US20060091451A1 - Semiconductor device - Google Patents

Semiconductor device Download PDF

Info

Publication number
US20060091451A1
US20060091451A1 US11/254,725 US25472505A US2006091451A1 US 20060091451 A1 US20060091451 A1 US 20060091451A1 US 25472505 A US25472505 A US 25472505A US 2006091451 A1 US2006091451 A1 US 2006091451A1
Authority
US
United States
Prior art keywords
silicon oxynitride
semiconductor device
oxynitride film
film
interlayer insulating
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/254,725
Inventor
Tadashi Yamaguchi
Koyu Asai
Mahito Sawada
Kiyoteru Kobayashi
Tatsunori Murata
Satoshi Shimizu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Technology Corp
Original Assignee
Renesas Technology Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Renesas Technology Corp filed Critical Renesas Technology Corp
Assigned to RENESAS TECHNOLOGY CORP. reassignment RENESAS TECHNOLOGY CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ASAI, KOYU, KOBAYASHI, KIYOTERU, MURATA, TATSUNORI, SAWADA, MAHITO, SHIMIZU, SATOSHI, YAMAGUCHI, TADASHI
Publication of US20060091451A1 publication Critical patent/US20060091451A1/en
Priority to US12/234,079 priority Critical patent/US7875539B2/en
Priority to US12/977,573 priority patent/US8084343B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76822Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
    • H01L21/76828Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc. thermal treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76837Filling up the space between adjacent conductive structures; Gap-filling properties of dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/5329Insulating materials
    • H01L23/53295Stacked insulating layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/564Details not otherwise provided for, e.g. protection against moisture
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Formation Of Insulating Films (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)
  • Chemical Vapour Deposition (AREA)

Abstract

In order to block hydrogen ions produced when forming an interlayer insulating film by HDP-CVD or the like to thereby suppress an adverse effect of the hydrogen ions on a device, in a semiconductor device including a contact layer, a metal interconnection and an interlayer insulating film on a semiconductor substrate having a gate electrode formed thereon, the interlayer insulating film is formed on the metal interconnection by bias-applied plasma CVD using source gas containing hydrogen atoms, and a silicon oxynitride film is provided in the underlayer of the metal interconnection and the interlayer insulating film.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to semiconductor devices, and more particularly to a semiconductor device having a hydrogen trapping function by insertion of a silicon oxynitride film.
  • 2. Description of the Background Art
  • Multilevel interconnection configuration has increasingly been employed to achieve higher integration and higher performance of devices. To fabricate a semiconductor device having multilevel interconnections, for example, a lower-layer aluminum interconnection is formed firstly, and a silicon oxynitride film serving as an interlayer insulating film is formed on the lower-layer aluminum interconnection by CVD (Chemical Vapor Deposition) or SOG (Spin On Glass), and then an upper-layer aluminum interconnection is formed on the silicon oxynitride film.
  • Such multilevel interconnection configuration leads to an increase in complexity as well as a higher aspect ratio of the uneven surface portion of the element, which may cause a break of wire. Thus, for the purposes of increasing the yield of the interconnections and improving reliability, planarization and smoothing are important. Currently, a TEOS (Tetra Ethoxy Silane)/O3 oxide film, a SOG film or the like has been used for such planarization and smoothing.
  • The silicon oxide film formed by CVD or SOG, however, contains a large amount of water (H2O or OH), which causes degradation in reliability of the device, particularly, degradation of hot-carrier resistance of a MOSFET (Metal-Oxide Semiconductor Field-Effect Transistor). To suppress such degradation due to the water from the TEOS/O3 film, it has been reported that an ECR (Electron Cyclotron Resonance)-SiO2 film may be deposited under the TEOS/O3 film, in which case a great number of dangling bonds present in the ECR-SiO2 film can capture water from the TEOS/O3 oxide film to prevent penetration of the water to the device (see N. Shimoyama et al., “Enhanced Hot-Carrier Degradation due to Water in TEOS/03 Oxide and a New Method of Water Blocking using ECR-SiO2 Film”, SDM 92-33, pp. 51-56).
  • Further, there is another way of addressing this problem of water by depositing an oxide film on a first interconnection by plasma CVD, to block water desorbing from an insulating film provided in its upper layer. It has been reported that a SiO2 film formed by plasma CVD using SiH and N2O gases under a low pressure of 1.5 Torr, and a TEOS film formed by plasma CVD by lowering the flow rate of TEOS/O3, can block water and suppress MOSFET hot-carrier degradation (see Kimiaki Shimokawa et al., “Water Desorption Control of Interlayer Dielectrics to Reduce MOSFET Hot Carrier Degradation”, IEICE TRANS. ELECTRON., VOL. E77-C, NO. 3, MARCH 1994, pp. 473-479).
  • Meanwhile, it is known that a Si-rich and N-rich plasma CVD film can block water from an interlayer insulating film such as a SOG film. This film can readily be formed with SiH4 and N2O gases by adding N2 gas under a low pressure, and has a function of absorbing water and releasing hydrogen (see Peter Lee et al., “MOISTURE TRAPPING AND PINHOLE SUPPRESSION BY THE USE OF HIGH REFRACTIVE INDEX PECVD SIO2 THIN FILM”, VMIC Conference, Jun. 7-8, 1994, ISMIC-103/94/0299, pp. 299-301).
  • Further, it has been reported that, in a semiconductor device having an insulating film formed by CVD using a source gas having Si—H bonds, moisture resistance is improved by setting the amount of the Si—H bonds in the insulating film to 0.6×1021 cm−3 or less and by setting N concentration to 3×1021 cm−3 or more, and thus, after completion of the semiconductor device, water is prevented from reaching a metal interconnection such as aluminum, resulting in improved reliability of the semiconductor device. The insulating film is formed on the interconnection, or is used as a passivation film (see Japanese Patent Laying-Open No. 09-289209).
  • Still further, a semiconductor device having a Si-rich oxide film, a Si oxide film, a SOG film and an oxide film formed sequentially on a lower-layer metal interconnection is known. The Si-rich oxide film, serving as an interlayer insulating film, is formed on the metal interconnection, or is used as a passivation film. It is reported that this semiconductor device ensures hot carrier reliability and good performance characteristic of the semiconductor element (see Japanese Patent Laying-Open No. 09-129625).
  • SUMMARY OF THE INVENTION
  • A silicon oxide film formed by CVD or SOG contains a great amount of water, which causes degradation of reliability of the device. One way to solve this problem of water is to form a P—SiO film serving as an interlayer insulating film by plasma CVD using TEOS, SiH4, O2, N2O, Ar or the like as source gas. Further, there is another method of forming a P—SiO film by CCP (Capacitively Coupled Plasma) CVD using SiH4, N2O or the like as source gas. With these methods, the water that desorbs from the interlayer insulating film formed by CVD or SOG and tries to penetrate into the underlayer can be blocked with the P—SiO film.
  • With advancement in miniaturization of devices in recent years, however, the above-described CVD or SOG has been replaced with HDP (High Density Plasma) CVD so as to fill in the gaps between the fine-pitch aluminum interconnections, having a ratio H/W of the height H of the interconnection to the distance W between the neighboring interconnections to be 1.0 or greater, with an insulating film. In HDP-CVD, RF (radio frequency) bias is applied to the substrate side to aggressively attract ions, which can significantly improve the gap-filling performance. This however causes a new problem that, in the film-forming process by the HDP-CVD, the hydrogen ions (H+) dissociated from SiH4 come to drift due to the RF bias, penetrate into the underlayer, to thereby degrade the device. Furthermore, the bias increases the amount of hydrogen penetrating into the underlayer oxide film, so that it is necessary to provide a film having a hydrogen trapping function in the underlayer.
  • An object of the present invention is to provide a semiconductor device that is free from the influence of hydrogen ions, by blocking the hydrogen ions produced when forming an interlayer insulating film by HDP-CVD or the like.
  • A semiconductor device according to the present invention includes a contact layer, a metal interconnection and an interlayer insulating film on a semiconductor substrate having a gate electrode formed thereon. The interlayer insulating film is formed on the metal interconnection by bias-applied plasma CVD using source gas containing hydrogen atoms. A silicon oxynitride film is provided in an underlayer of the metal interconnection and the interlayer insulating film.
  • Preferably, the silicon oxynitride film is formed immediately under the metal interconnection, or immediately over an etch stopper film of the gate electrode, or in the contact layer. The silicon oxynitride film may be formed by plasma CVD, using source gas containing either N2O or O2, and SiH4. The silicon oxynitride film having Si of 34 atomic % to 40 atomic %, O of 48 atomic % to 60 atomic %, and N of 5 atomic % to 12 atomic % may be formed.
  • Preferably, the silicon oxynitride film is subjected to heat treatment at a temperature of not lower than 450° C., and has N, B, P or As introduced therein. In the silicon oxynitride film, H in Si—H bonds is preferably not more than 8×10 21 atoms/cm3, and more preferably not more than 1×1021 atoms/cm3, by Fourier transform infrared (FT-IR) spectroscopy. Further, the film where peak of Si—O bonds is at a wave number of not less than 1020 cm−1 and not more than 1075 cm−1 by FT-IR spectroscopy and no peak of Si—N bonds (wave number: 835 cm−1) is detected by FT-IR spectroscopy is suitable.
  • Preferably, the silicon oxynitride film has tensile stress, and has a thickness of not less than 100 nm and not more than 600 nm. The interlayer insulating film is formed by high-density plasma CVD. A multilayer type semiconductor device may be provided by forming a plurality of layers of the metal interconnections and a plurality of layers of the interlayer insulating films. Further, the present invention is applicable generally to semiconductor devices including a tunnel insulating film, a control electrode, a floating electrode, and a first metal interconnection, wherein the first metal interconnection has a ratio H/W of a height H of the interconnection to a distance W between the neighboring interconnections, and the ratio H/W is not less than 1.0.
  • According to the present invention, the hydrogen ions that dissociate when forming the interlayer insulating film on the metal interconnection can be trapped to suppress hot-carrier degradation, NBTI (Negative Bias Temperature Instability) degradation and degradation of the tunnel insulating film attributable to the hydrogen ions. Particularly, it is possible to prevent degradation of hot-carrier resistance of a MOSFET device, variation in threshold value due to degradation of the tunnel oxide film in an AND or NOR type flash memory, or an adverse effect of the hydrogen ions on a device that requires a low-temperature process of not higher than 400° C. such as an MRAM or the like.
  • The foregoing and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1-3 are conceptual diagrams showing structures of semiconductor devices of the present invention fabricated in Examples 1-3, respectively.
  • FIGS. 4A and 4B show data of an untreated silicon oxynitride film and a silicon oxynitride film heat-treated at about 800° C., respectively, obtained by FT-IR (Fourier Transform InfraRed) spectroscopy.
  • FIG. 5 is a conceptual diagram showing the structure of the semiconductor device of the present invention fabricated in Example 1.
  • FIGS. 6A, 6B and 6C are conceptual diagrams showing structures of a memory portion, a selected transistor portion and a peripheral circuit, respectively, of an AND-type flash memory device according to the present invention.
  • FIG. 7A is a conceptual diagram showing the state where a contact hole for an electrode is formed in a silicon oxynitride film and a contact layer in the case where the silicon oxynitride film is formed immediately beneath a metal interconnection, and FIG. 7B is a conceptual diagram showing the state where a contact hole for an electrode is formed in a silicon oxynitride film and a contact layer in the case where the silicon oxynitride film is formed in the contact layer.
  • FIG. 8A is a conceptual diagram showing the state where a silicon oxynitride film is formed immediately beneath a first metal interconnection and etching is conducted to form a contact via for connecting the first metal interconnection with a second metal interconnection, and FIG. 8B is a conceptual diagram showing the state where etching is conducted to form a contact via for connecting first and second metal interconnections, without forming a silicon oxynitride film immediately beneath the first metal interconnection.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • A typical example of the semiconductor device of the present invention is shown in FIG. 1. As shown in FIG. 1, the semiconductor device includes a contact layer 3, a metal interconnection 4 and an interlayer insulating film 5 on a semiconductor substrate 2 having a gate electrode 1 formed thereon, and is characterized in that it has a silicon oxynitride film 6 in the underlayer of metal interconnection 4 and interlayer insulating film 5. When interlayer insulating film 5 is formed on metal interconnection 4 by bias-applied plasma CVD using a source gas including hydrogen atoms such as SiH4 or the like, the hydrogen ions would drift in the film-forming process due to the bias, and would penetrate into the underlayer. In the present invention, however, the silicon oxynitride film having the effect of trapping the hydrogen ions is provided in the underlayer of metal interconnection 4 and interlayer insulating film 5, so that it is possible to prevent occurrence of degradation of the device due to the hydrogen ions. Further, even in a multilayer semiconductor device having a plurality of metal interconnections and a plurality of interlayer insulating films formed therein, the silicon oxynitride film can effectively trap the hydrogen ions, whereby reliability of the device is improved.
  • With miniaturization of devices, HDP-CVD has been used for filling in the gaps between the metal interconnections of a finer pitch after the 90-nm node. In the film-forming process by HDP-CVD, RF bias is applied to the substrate side, so that a great amount of hydrogen ions dissociated from SiH4 would penetrate into the underlayer. According to the present invention, however, even when forming an interlayer insulating film by HDP-CVD, the hydrogen ions can effectively be trapped to prevent their penetration into the gate insulating film. Accordingly, it is possible to suppress hot-carrier degradation, NBTI degradation, as well as degradation of the tunnel insulating film.
  • Although the present invention is generally effective for semiconductor devices, it is also particularly effective for a flash memory device of NOR type, AND type or the like, in which it is necessary to form an interlayer insulating film by HDP-CVD so as to fill in the gaps between the fine-pitch aluminum interconnections. Further, in a product to which a low-temperature process of 400° C. or lower is applied as in the case of a MRAM (Magnetic RAM), a PRAM (Phase Change RAM), or a semiconductor device incorporating both of them, for example, not only the amount of hydrogen contained in the interlayer insulating films is increased by HDP-CVD, but also the amount of hydrogen contained in other interlayer films increases. The present invention is effective particularly in such a case.
  • FIGS. 6A-6C show an example where the present invention is applied to an AND-type flash memory device. FIG. 6A shows a memory portion, FIG. 6B shows a selected transistor portion, and FIG. 6C shows a peripheral circuit. As shown in FIG. 6A, the memory portion is configured with a tunnel insulating film 61, a control electrode 64 and a floating electrode 63, and also has an assist electrode 62 and a silicon oxynitride film 65. As shown in FIG. 6B, the selected transistor portion has a first metal interconnection 66 made of W and a second metal interconnection 69 made of Al. Metal interconnections 66 and 69 are connected via a contact via 60 a. Metal interconnection 66 and an interconnection in the lower layer are connected via another contact via 60 b. Further, an interlayer insulating film 67 a is formed on first metal interconnection 66 by bias-applied plasma CVD, using source gas containing hydrogen gas. A silicon oxynitride film 65 is formed immediately beneath first metal interconnection 66. The present invention is effective even for the semiconductor device where the interlayer insulating film needs to be formed by HDP-CVD so as to fill in the gaps between the fine-pitch interconnections where the ratio H/W of the height H of first metal interconnection 66 to the distance W between the neighboring interconnections is 1.0 or greater, as shown in FIG. 6B. FIG. 6C shows, by way of example, a peripheral circuit that includes a silicon oxynitride film 65 on a contact layer (TEOS film) 68 b, and has an interlayer insulating film (HDP-CVD film) 67 b formed on an interlayer insulating film (p-TEOS film) 68 a.
  • The silicon oxynitride film is provided in the underlayer of the interlayer insulating film, so as to trap the hydrogen ions dissociated from the interlayer insulating film that would otherwise penetrate into the underlayer. The silicon oxynitride film may be formed below the interlayer insulating film and above the metal interconnection to trap the hydrogen ions from the interlayer insulating film. With this configuration, however, void will occur in the silicon oxynitride film with normal CVD when the interconnection pitch becomes smaller, so that it is not possible to address the finer-pitch interconnections. Thus, in the semiconductor device of the present invention, the silicon oxynitride film is formed in the underlayer of the interlayer insulating film and the metal interconnection.
  • More specifically, as shown in FIG. 1, the silicon oxynitride film 6 is formed immediately beneath metal interconnection 4. Alternatively, as shown in FIG. 2, the silicon oxynitride film 26 is formed immediately above an etch stopper film 27 of a gate electrode 21. Still alternatively, as shown in FIG. 3, the silicon oxynitride film 36 is formed within contact layers 33 a, 33 b. Although the similar effect of trapping hydrogen ions can be enjoyed in any of these cases, the configuration to form the silicon oxynitride film immediately beneath the metal interconnection is preferable in that etching when forming a contact hole for an electrode in the contact layer becomes easy.
  • FIGS. 7A and 7B each show the state after formation of a contact hole 72 for an electrode through silicon oxynitride film 75 and contact layer 71. FIG. 7A shows the case where silicon oxynitride film 75 has been formed immediately above the contact layer 71 so as to form silicon oxynitride film 75 immediately beneath the metal interconnection. FIG. 7B shows the case where silicon oxynitride film 75 has been formed in contact layer 71. When silicon oxynitride film 75 is formed immediately above contact layer 71, as shown in FIG. 7A, contact hole 72 is formed as follows. Firstly, silicon oxynitride film 75 is etched to create an opening (first step), and next, contact layer 71 formed of an oxide film such as TEOS or the like is etched to create an opening (second step). Since silicon oxynitride film 75 and contact layer 71 differ in etching rate from each other, they are etched in separate steps as described above. Meanwhile, in the case where silicon oxynitride film 75 is formed within contact layer 71, as shown in FIG. 7B, it is necessary to form the contact hole by switching between three steps of: etching of the contact layer (oxide film such as TEOS or the like), etching of the silicon oxynitride film, and etching of the contact layer. This will complicate the etching process, in which case failure in opening of the contact hole as shown in FIG. 7B is likely to occur. Thus, it is preferable to form silicon oxynitride film 75 immediately above contact layer 71, as shown in FIG. 7A.
  • FIGS. 8A and 8B each show the state where etching has been conducted to form a contact via for connecting first and second metal interconnections. With miniaturization of devices, misalignment of the via 83 with respect to the first metal interconnection 86 becomes inevitable, as shown in FIG. 8B, in which case a slit-like opening 87 will be generated at the misaligned portion to extend through the underlying contact layer 81, which would cause a short circuit when forming a W plug afterwards. However, when the silicon oxynitride film 85 is inserted immediately beneath first interconnection 86, as shown in FIG. 8A, silicon oxynitride film 85 serves as an etch stopper film even in the event of misalignment of via 83, since the etching rate of silicon oxynitride film 85 is slower than those of the other oxide films. This can prevent formation of an opening through contact layer 81.
  • One conceivable way of fabricating the device will be to form a contact layer and an electrode therethrough, then form a SV (Stacked Via) layer made of a TEOS layer and a silicon oxynitride film or the like, bury an electrode in the SV layer and join it with the electrode in the contact layer, and then form a metal interconnection thereon. With this method, however, formation of the electrode in the SV layer in alignment with the electrode in the contact layer is difficult, and the number of manufacturing steps increases. Thus, it is preferable to fabricate the device by forming a contact layer and a silicon oxynitride film, forming a contact hole and an electrode, and then forming a metal interconnection thereon. This facilitates fabrication of the device and reduces the production cost as well.
  • The silicon oxynitride film is made of a composition of SiON. If the amount of Si increases, the percentage of Si in the non-bonded state within the silicon oxynitride film increases, which is preferable in that the hydrogen ion trapping function is enhanced. From this standpoint, the silicon oxynitride film of the present invention preferably has a composition where Si is from 34 atomic % to 40 atomic %, O is from 48 atomic % to 60 atomic %, and N is from 5 atomic % to 12 atomic %. The silicon oxynitride film having such a composition may be formed by plasma CVD, using source gas containing either N2O or O2, and SiH4.
  • When the silicon oxynitride film is formed by plasma CVD using source gas containing SiH4, Si—H bonds are produced. H in the Si—H bonds is preferably not more than 8×1021 atoms/cm3, more preferably not more than 4×1021 atoms/cm3, and most preferably not more than 1×1021 atoms/cm3, by FT-IR spectroscopy, from the standpoint of enhancement of the hydrogen ion trapping function. The hydrogen ion trapping sites for trapping the hydrogen ions may be increased by subjecting the silicon oxynitride film having been formed to heat treatment. This can suppress release of the once trapped hydrogen ions and can significantly improve the hydrogen ion trapping function. The heating temperature is preferably not lower than 450° C., more preferably not lower than 600° C., and most preferably not lower than 700° C.
  • The hydrogen ion trapping sites may also be increased by introducing ions of N, B, P or As into the silicon oxynitride film, or by providing the silicon oxynitride film with tensile stress. Furthermore, the hydrogen ion trapping sites may be increased by increasing the density of dangling bonds, or by X-ray irradiation or UV irradiation. With these methods, a silicon oxynitride film where H in the Si—H bonds is not more than 1×1021 atoms/cm3 by FT-IR spectroscopy can be obtained. Further, it is possible to form a silicon oxynitride film in which peak of the Si—O bonds by FT-IR spectroscopy is at the wave number of not less than 1020 cm−1 and not more than 1075 cm−1, and peak of the Si—N bonds (wave number: 835 cm−1) is not detected. Such a silicon oxynitride film is preferable in that its hydrogen ion trapping capability is great.
  • FIGS. 4A and 4B each show data of a silicon oxynitride film by FT-IR spectroscopy. FIG. 4A shows FT-IR data of an untreated film, and FIG. 4B shows data of the silicon oxynitride film having undergone heat treatment at about 800° C. In the silicon oxynitride film heat-treated at about 800° C., H in the Si—H bonds is 0.8×1021 atoms/cm3 by FT-IR spectroscopy, and peak of the Si—O bonds by FT-IR spectroscopy is at the waver number of not less than 1020 cm−1 and not more than 1075 cm−1, and peak of the Si—N bonds (wave number: 835 cm−1) is not detected.
  • The preferable thickness of the silicon oxynitride film varies depending on its chemical composition or the like. However, in general, it is preferably not less than 100 nm and more preferably not less than 250 nm, from the standpoint of ensuring sufficient hydrogen ion trapping function. Although the trapping function increases as the thickness of the silicon oxynitride film increases, too thick a film would suffer cracking. Thus, it is preferably not more than 600 nm and more preferably not more than 350 nm.
  • EXAMPLE 1
  • FIGS. 1 and 5 show a structure of a semiconductor device fabricated in the present example. FIG. 1 shows only the basic elements from among the constituent elements shown in FIG. 5, for better understanding of the present invention as well as for facilitating comparison with the semiconductor devices shown in FIGS. 2 and 3.
  • As shown in FIG. 5, firstly, a p-type well 52 a was formed on a semiconductor substrate 52, and a field oxide film 58 was formed on a surface of p-type well 52 a. Next, a gate oxide film 58 c was formed on p-type well 52 a, and a gate electrode 51 was formed on gate oxide film 58 c. A sidewall spacer 51 a was formed on the side surface of gate electrode 51.
  • A SiN film serving as an etch stopper film 57 was formed on gate electrode 51 and, using gate electrode 51 and sidewall spacer 51 a as masks, impurity ions were implanted, to form a source region 58 a and a drain region 58 b on the respective sides of gate electrode 51. Thereafter, a TEOS film was formed as a contact layer 53, and a silicon oxynitride film 56 was formed on contact layer 53.
  • Silicon oxynitride film 56 was formed by plasma CVD, using SiH4 (flow rate: 100 cm3/min) and N2O (flow rate: 1 L/min) as source gas. Thereafter, it was' subjected to heat treatment at 450° C. under the N2 atmosphere. This silicon oxynitride film had a composition of Si of 37 atomic %, O of 55 atomic % and N of 9 atomic %, and H in the Si—H bonds was 6×1021 atoms/cm3 by FT-IR spectroscopy. The film thickness was 250 nm.
  • Next, a metal interconnection 54 of Al was formed on silicon oxynitride film 56, and an interlayer insulating film 55 was formed on metal interconnection 54. Interlayer insulating film 55 was formed by HDP-CVD, using SiH4 (flow rate: 100 cm3/min), O2 (flow rate: 100 cm3/min), and Ar (flow rate: 100 cm3/min) as source gas. HDP-CVD was carried out at 1 kW, by applying RF bias of 13.56 MHz.
  • When interlayer insulating film 55 is formed by HDP-CVD, the hydrogen ions dissociated from SiH4 during the forming process come to drift due to the RF bias and penetrate into the underlayer. According to SIMS (Secondary Ion Mass Spectroscopy), the hydrogen ions penetrating into the underlayer was 1×1021 atoms/cm3 or more. In the present example, however, the silicon oxynitride film was formed immediately beneath the metal interconnection, and no hydrogen ion penetrating into the underlayer was observed.
  • EXAMPLE 2
  • In Example 1, silicon oxynitride film 6 was formed immediately beneath metal interconnection 4, as shown in FIG. 1. In the present example, a silicon oxynitride film 26 was formed immediately above an etch stopper film 27 of a gate electrode 21, as shown in FIG. 2. That is, in the present example, an etch stopper film 27, a silicon oxynitride film 26, a contact layer 23, a metal interconnection 24, and an interlayer insulating film 25 were formed on a semiconductor substrate 22 having a gate electrode 21 formed thereon. The semiconductor device was fabricated in the similar manner as in Example 1, except that the order of forming the layers was different as described above.
  • In the semiconductor device thus fabricated, the silicon oxynitride film had a composition of Si of 38 atomic %, O of 53 atomic %, and N of 10 atomic %, H in the Si—H bonds by FT-IR spectroscopy was 5×1021 atoms/cm3, and the film thickness was 300 nm. In the present example, no hydrogen ion penetrating through the silicon oxynitride film into the underlayer was observed by SIMS.
  • EXAMPLE 3
  • In Example 1, silicon oxynitride film 6 was formed immediately beneath metal interconnection 4, as shown in FIG. 1. In the present example, a silicon oxynitride film 36 was formed in contact layers 33 a, 33 b, as shown in FIG. 3. That is, in the present example, an etch stopper layer 37, a contact layer 33 b, a silicon oxynitride film 36, a contact layer 33 a, a metal interconnection 34, and an interlayer insulating film 35 were formed on a semiconductor substrate 32 having a gate electrode 31 formed thereon. Except for the difference in order of forming the layers, the semiconductor device was fabricated in the similar manner as in Example 1.
  • In the semiconductor device thus fabricated, the silicon oxynitride film had a composition of Si of 36 atomic %, O of 52 atomic % and N of 10 atomic %, H in the Si—H bonds by FT-IR spectroscopy was 7×1021 atoms/cm3, and its thickness was 280 nm. In the present example, there was no hydrogen ion observed by SIMS that penetrates through the silicon oxynitride film into the underlayer.
  • Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims.

Claims (16)

1. A semiconductor device including a contact layer, a metal interconnection and an interlayer insulating film on a semiconductor substrate having a gate electrode formed thereon, wherein
said interlayer insulating film is formed on said metal interconnection by bias-applied plasma CVD using source gas containing hydrogen atoms, and
a silicon oxynitride film is provided in an underlayer of said metal interconnection and said interlayer insulating film.
2. The semiconductor device according to claim 1, wherein said silicon oxynitride film is formed immediately under said metal interconnection.
3. The semiconductor device according to claim 1, wherein said silicon oxynitride film is formed immediately over an etch stopper film of said gate electrode.
4. The semiconductor device according to claim 1, wherein said silicon oxynitride film is formed in said contact layer.
5. The semiconductor device according to claim 1, wherein said silicon oxynitride film is formed by plasma CVD.
6. The semiconductor device according to claim 5, wherein said silicon oxynitride film is formed using source gas containing either N2O or O2, and SiH4.
7. The semiconductor device according to claim 6, wherein said silicon oxynitride film has Si of 34 atomic % to 40 atomic %, O of 48 atomic % to 60 atomic %, and N of 5 atomic % to 12 atomic %.
8. The semiconductor device according to claim 1, wherein said silicon oxynitride film is subjected to heat treatment at a temperature of not lower than 450° C.
9. The semiconductor device according to claim 1, wherein said silicon oxynitride film has H in Si—H bonds of not more than 8×1021 atoms/cm3 by Fourier transform infrared (FT-IR) spectroscopy.
10. The semiconductor device according to claim 1, wherein said silicon oxynitride film has N, B, P or As introduced therein.
11. The semiconductor device according to claim 1, wherein in said silicon oxynitride film, H in Si—H bonds is not more than 1×1021 atoms/cm3 by FT-IR spectroscopy, peak of Si—O bonds is at a wave number of not less than 1020 cm−1 and not more than 1075 cm−1 by FT-IR spectroscopy, and no peak of Si—N bonds (wave number: 835 cm−1) is detected by FT-IR spectroscopy.
12. The semiconductor device according to claim 11, wherein said silicon oxynitride film has tensile stress.
13. The semiconductor device according to claim 1, wherein said silicon oxynitride film has a thickness of not less than 100 nm and not more than 600 nmn.
14. The semiconductor device according to claim 1, wherein said interlayer insulating film is formed by high-density plasma CVD.
15. The semiconductor device according to claim 1, wherein a plurality of layers of said metal interconnections and a plurality of layers of said interlayer insulating films are formed.
16. The semiconductor device according to claim 1, including a tunnel insulating film, a control electrode, a floating electrode, and a first metal interconnection, wherein the first metal interconnection has a ratio H/W of a height H of the interconnection to a distance W between the neighboring interconnections, and the ratio H/W is not less than 1.0.
US11/254,725 2004-10-28 2005-10-21 Semiconductor device Abandoned US20060091451A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US12/234,079 US7875539B2 (en) 2004-10-28 2008-09-19 Semiconductor device
US12/977,573 US8084343B2 (en) 2004-10-28 2010-12-23 Semiconductor device

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2004-313358 2004-10-28
JP2004313358 2004-10-28
JP2005-249333 2005-08-30
JP2005249333A JP5110783B2 (en) 2004-10-28 2005-08-30 Semiconductor device

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/234,079 Division US7875539B2 (en) 2004-10-28 2008-09-19 Semiconductor device

Publications (1)

Publication Number Publication Date
US20060091451A1 true US20060091451A1 (en) 2006-05-04

Family

ID=36260819

Family Applications (3)

Application Number Title Priority Date Filing Date
US11/254,725 Abandoned US20060091451A1 (en) 2004-10-28 2005-10-21 Semiconductor device
US12/234,079 Active 2026-04-28 US7875539B2 (en) 2004-10-28 2008-09-19 Semiconductor device
US12/977,573 Active US8084343B2 (en) 2004-10-28 2010-12-23 Semiconductor device

Family Applications After (2)

Application Number Title Priority Date Filing Date
US12/234,079 Active 2026-04-28 US7875539B2 (en) 2004-10-28 2008-09-19 Semiconductor device
US12/977,573 Active US8084343B2 (en) 2004-10-28 2010-12-23 Semiconductor device

Country Status (4)

Country Link
US (3) US20060091451A1 (en)
JP (1) JP5110783B2 (en)
KR (1) KR20060052334A (en)
TW (1) TWI459466B (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070195423A1 (en) * 2004-01-14 2007-08-23 Vladimir Kamenov Method of determining lens materials for a projection exposure apparatus
US20080179669A1 (en) * 2007-01-31 2008-07-31 Infineon Technologies Austria Ag Integrated circuit having a semiconductor arrangement
US20100148301A1 (en) * 2008-12-16 2010-06-17 Elpida Memory, Inc. Semiconductor device and manufacturing method thereof
US20120142192A1 (en) * 2010-07-30 2012-06-07 Applied Materials, Inc. Oxide-rich liner layer for flowable cvd gapfill
JP2012216795A (en) * 2011-03-25 2012-11-08 Semiconductor Energy Lab Co Ltd Semiconductor device and manufacturing method for the same
CN109148272A (en) * 2017-06-16 2019-01-04 中芯国际集成电路制造(上海)有限公司 Semiconductor devices and forming method thereof

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5110783B2 (en) * 2004-10-28 2012-12-26 ルネサスエレクトロニクス株式会社 Semiconductor device
WO2013054823A1 (en) * 2011-10-14 2013-04-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
KR101933125B1 (en) * 2014-09-23 2018-12-27 주식회사 엘지화학 Composite membrane containing ion transfer polymer and method for manufacturing the same
TWI548000B (en) * 2014-12-22 2016-09-01 力晶科技股份有限公司 Semiconductor device and method of manufacturing thereof
CN106449977A (en) * 2016-10-27 2017-02-22 深圳大学 Near infrared light-control storer and manufacturing method thereof

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020024117A1 (en) * 2000-08-29 2002-02-28 Russell Steven W. Dielectric layer liner for an integrated circuit structure
US6437424B1 (en) * 1999-03-09 2002-08-20 Sanyo Electric Co., Ltd. Non-volatile semiconductor memory device with barrier and insulating films
US6670710B2 (en) * 2001-05-25 2003-12-30 Kabushiki Kaisha Toshiba Semiconductor device having multi-layered wiring

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0846188A (en) * 1994-07-28 1996-02-16 Sony Corp Semiconductor device
JP3047343B2 (en) * 1994-07-30 2000-05-29 日本電気株式会社 Method for manufacturing semiconductor device
US6705323B1 (en) * 1995-06-07 2004-03-16 Conceptus, Inc. Contraceptive transcervical fallopian tube occlusion devices and methods
KR100197980B1 (en) * 1995-09-14 1999-06-15 김영환 Method of manufacturing a semiconductor device
JP3432997B2 (en) * 1996-04-23 2003-08-04 株式会社東芝 Insulating film used for semiconductor devices
JP3098474B2 (en) * 1997-10-31 2000-10-16 日本電気株式会社 Method for manufacturing semiconductor device
US6100137A (en) * 1999-08-12 2000-08-08 Vanguard International Semiconductor Corporation Etch stop layer used for the fabrication of an overlying crown shaped storage node structure
JP2003100755A (en) * 2001-09-27 2003-04-04 Matsushita Electric Ind Co Ltd Semiconductor device and method for manufacturing the same
US6649514B1 (en) * 2002-09-06 2003-11-18 Lattice Semiconductor Corporation EEPROM device having improved data retention and process for fabricating the device
JP4489345B2 (en) * 2002-12-13 2010-06-23 株式会社ルネサステクノロジ Manufacturing method of semiconductor device
JP5110783B2 (en) * 2004-10-28 2012-12-26 ルネサスエレクトロニクス株式会社 Semiconductor device

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6437424B1 (en) * 1999-03-09 2002-08-20 Sanyo Electric Co., Ltd. Non-volatile semiconductor memory device with barrier and insulating films
US20020024117A1 (en) * 2000-08-29 2002-02-28 Russell Steven W. Dielectric layer liner for an integrated circuit structure
US6670710B2 (en) * 2001-05-25 2003-12-30 Kabushiki Kaisha Toshiba Semiconductor device having multi-layered wiring

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070195423A1 (en) * 2004-01-14 2007-08-23 Vladimir Kamenov Method of determining lens materials for a projection exposure apparatus
US20080179669A1 (en) * 2007-01-31 2008-07-31 Infineon Technologies Austria Ag Integrated circuit having a semiconductor arrangement
DE102007032387B4 (en) * 2007-01-31 2017-02-02 Infineon Technologies Austria Ag Power semiconductor device and DMOS power semiconductor device
US7834427B2 (en) * 2007-01-31 2010-11-16 Infineon Technologies Austria Ag Integrated circuit having a semiconductor arrangement
US20120164816A1 (en) * 2008-12-16 2012-06-28 Elpida Memory, Inc. Method of manufacturing a semiconductor device
US8154102B2 (en) * 2008-12-16 2012-04-10 Elpida Memory, Inc. Semiconductor device and manufacturing method thereof
US8603892B2 (en) * 2008-12-16 2013-12-10 Elpida Memory, Inc. Method of manufacturing a semiconductor device
US20100148301A1 (en) * 2008-12-16 2010-06-17 Elpida Memory, Inc. Semiconductor device and manufacturing method thereof
US20120142192A1 (en) * 2010-07-30 2012-06-07 Applied Materials, Inc. Oxide-rich liner layer for flowable cvd gapfill
US8318584B2 (en) * 2010-07-30 2012-11-27 Applied Materials, Inc. Oxide-rich liner layer for flowable CVD gapfill
JP2012216795A (en) * 2011-03-25 2012-11-08 Semiconductor Energy Lab Co Ltd Semiconductor device and manufacturing method for the same
US9472676B2 (en) 2011-03-25 2016-10-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
CN109148272A (en) * 2017-06-16 2019-01-04 中芯国际集成电路制造(上海)有限公司 Semiconductor devices and forming method thereof
CN109148272B (en) * 2017-06-16 2020-10-09 中芯国际集成电路制造(上海)有限公司 Semiconductor device and method of forming the same

Also Published As

Publication number Publication date
TWI459466B (en) 2014-11-01
US20110092037A1 (en) 2011-04-21
US8084343B2 (en) 2011-12-27
KR20060052334A (en) 2006-05-19
JP2006156952A (en) 2006-06-15
TW200620470A (en) 2006-06-16
JP5110783B2 (en) 2012-12-26
US7875539B2 (en) 2011-01-25
US20090017614A1 (en) 2009-01-15

Similar Documents

Publication Publication Date Title
US7875539B2 (en) Semiconductor device
US6087278A (en) Method for fabricating semiconductor devices having an HDP-CVD oxide layer as a passivation layer
US6211040B1 (en) Two-step, low argon, HDP CVD oxide deposition process
US7183214B2 (en) High-density plasma (HDP) chemical vapor deposition (CVD) methods and methods of fabricating semiconductor devices employing the same
CN100470787C (en) Semiconductor device and mfg. method thereof
JP3015717B2 (en) Semiconductor device manufacturing method and semiconductor device
JPH09275138A (en) Semiconductor device and its manufacture
KR100529663B1 (en) Semiconductor device and manufacturing method thereof
TWI787876B (en) Method of forming semiconductor device and semiconductor device
KR100724573B1 (en) Fabrication methods of a semiconductor device having a hydrogen source layer
JP3015738B2 (en) Method for manufacturing semiconductor device
US6472751B1 (en) H2 diffusion barrier formation by nitrogen incorporation in oxide layer
US6444593B1 (en) Surface treatment of low-K SiOF to prevent metal interaction
US6593632B1 (en) Interconnect methodology employing a low dielectric constant etch stop layer
US7300862B2 (en) Method for manufacturing semiconductor device
KR100861837B1 (en) Method of forming a metal line in semiconductor device
KR100219102B1 (en) Method of manufacturing semiconductor device
JPH06163521A (en) Fabrication of semiconductor device
US10453797B2 (en) Interconnection structures and fabrication methods thereof
JP2937886B2 (en) Method for forming interlayer insulating film of semiconductor device
US9431455B2 (en) Back-end processing using low-moisture content oxide cap layer
US6472307B1 (en) Methods for improved encapsulation of thick metal features in integrated circuit fabrication
KR20020092682A (en) Method of Forming Dielectric layer in Semiconductor Device
US20030077917A1 (en) Method of fabricating a void-free barrier layer
JPH06163522A (en) Interlayer insulation film for semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: RENESAS TECHNOLOGY CORP., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YAMAGUCHI, TADASHI;ASAI, KOYU;SAWADA, MAHITO;AND OTHERS;REEL/FRAME:017123/0309

Effective date: 20051006

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION