US20050264965A1 - Semiconductor integrated circuit device and method for fabricating the same - Google Patents

Semiconductor integrated circuit device and method for fabricating the same Download PDF

Info

Publication number
US20050264965A1
US20050264965A1 US11/142,379 US14237905A US2005264965A1 US 20050264965 A1 US20050264965 A1 US 20050264965A1 US 14237905 A US14237905 A US 14237905A US 2005264965 A1 US2005264965 A1 US 2005264965A1
Authority
US
United States
Prior art keywords
circuit
semiconductor integrated
analog
integrated circuit
digital
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/142,379
Inventor
Minoru Okamoto
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Priority to US11/142,379 priority Critical patent/US20050264965A1/en
Publication of US20050264965A1 publication Critical patent/US20050264965A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/60Protection against electrostatic charges or discharges, e.g. Faraday shields
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4911Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
    • H01L2224/49113Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting different bonding areas on the semiconductor or solid-state body to a common bonding area outside the body, e.g. converging wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor

Definitions

  • the present invention relates to a semiconductor integrated circuit device improving resistance to destruction caused by electrostatic discharge (ESD) between a digital circuit and an analog circuit in a semiconductor integrated circuit composed of multiple power supplies.
  • ESD electrostatic discharge
  • semiconductor integrated circuits have been developed to integrate a digital circuit and an analog circuit on a single semiconductor chip as LSI chip technology progresses.
  • this kind of LSI chip in which the digital circuit and the analog circuit are combined, the influence of noises given by the digital circuit to the analog circuit is reduced by externally supplying plural power sources to each circuit.
  • the semiconductor integrated circuits are constructed so as to connect the digital circuit to the analog circuit via a circuit (hereinafter, referred to as a “protection circuit”) for avoiding destruction caused by ESD.
  • FIG. 11 is a diagram showing an exemplary structure of a known semiconductor integrated circuit 1000 .
  • the semiconductor integrated circuit 1000 shown in FIG. 11 includes a digital circuit 1010 and an analog circuit 1050 .
  • the digital circuit 1010 and the analog circuit 1050 are connected via a control signal line 1080 to each other.
  • the digital circuit 1010 receives electrical signals from pads 1020 a and 1020 b through protection circuits 1022 a and 1022 b .
  • a power supply pad 1024 supplies a digital power source 1034 to the protection circuits 1022 a and 1022 b .
  • a power supply pad 1025 supplies a digital ground source 1035 to the protection circuits 1022 a and 1022 b.
  • the analog circuit 1050 receives electrical signals from pads 1060 a and 1060 b through the protection circuits 1062 a and 1062 b .
  • a power supply pad 1064 supplies an analog power source 1074 to the protection circuits 1062 a and 1062 b .
  • a power supply pad 1065 supplies an analog ground source 1075 to the protection circuits 1062 a and 1062 b.
  • FIG. 12 is a diagram showing an exemplary structure of the protection circuits 1022 a , 1022 b , 1062 a , and 1062 b .
  • each circuit is constructed using diodes so as to absorb a surge voltage.
  • the protection circuits 1022 a and 1022 b and the protection circuits 1062 a and 1062 b function only for the corresponding digital circuit 1010 and analog circuit 1050 .
  • a protection circuit 1090 is connected between the digital circuit 1010 and the analog circuit 1050 . That is, a power source 1034 for the digital circuit 1010 and a power source 1074 for the analog circuit 1050 are connected via the protection circuit 1090 to each other, and ground sources 1035 and 1075 are done likewise.
  • FIG. 13 is a diagram showing an exemplary structure of the protection circuit 1090 .
  • the circuit is constructed using diodes so as to prevent the destruction caused by ESD from being caused between the digital circuit 1010 and the analog circuit 1050 .
  • the protection circuit 1090 prevents the digital circuit 1010 and the analog circuit 1050 from being directly connected to each other so that it also has the function of absorbing noises from the digital circuit 1010 to the analog circuit 1050 .
  • FIG. 14 is a diagram showing an example of a connection relationship between the pad in the semiconductor integrated circuit 1000 shown in FIG. 11 and a terminal of a package substrate.
  • the pad 1025 in the semiconductor integrated circuit 1000 is electrically connected via a lead 1327 to a terminal 1326 located on a package substrate 1300 shown in FIG. 14 .
  • the connections of the other pads are also performed likewise.
  • FIG. 15 is a diagram showing an example of connection relationships between the terminals of the package substrate 1300 and external pins. As shown in FIG. 15 , the terminal 1326 is electrically connected via an interconnect 1427 to an external pin 1426 inside the package substrate 1300 . The connections of the other terminals are also performed likewise.
  • the package substrate 1300 and the semiconductor integrated circuit 1000 are connected to each other, and thereafter they are packaged by resin 1410 or the like so as to form an LSI chip 1400 .
  • FIG. 16 is a flow chart showing process steps for fabricating the LSI chip 1400 .
  • the semiconductor integrated circuit 1000 is designed in step ST 2000 , and thereafter the process proceeds to step ST 2010 to fabricate the semiconductor integrated circuit 1000 .
  • the process proceeds to step ST 2020 to integrate the semiconductor integrated circuit 1000 and the package circuit 1300 , thereby forming the LSI chip 1400 .
  • step ST 2100 for carrying out an LSI test for the LSI chip 1400 includes at least step ST 2110 for testing whether or not the digital circuit 1010 and the analog circuit 1050 satisfy the specification and step ST 2120 for testing these circuits for destruction caused by ESD.
  • step ST 2110 for testing whether or not the digital circuit 1010 and the analog circuit 1050 satisfy the specification and step ST 2120 for testing these circuits for destruction caused by ESD.
  • the process returns to the step ST 2000 and repeats the subsequent steps.
  • the protection circuit 1090 is inserted for the purpose of reducing the influence of noises produced in the digital circuit 1010 and improving resistance to the ESD.
  • surge voltages may not be appropriately discharged.
  • a high voltage may be applied, via a control signal that flows into a control signal line 1080 connecting the digital circuit 1010 to the analog circuit 1050 , to these circuits, and thus a portion of the digital circuit 1010 or the analog circuit 1050 connecting the control signal line 1080 therebetween may be destroyed.
  • Such a case can be handled by changing the protection circuit 1090 in its design so as to reduce the period during which the surge charges pass through the protection circuit 1090 . More particularly, it can be handled by again carrying out step ST 2000 shown in FIG. 16 .
  • the semiconductor integrated circuit 1000 need again be fabricated as shown in step ST 2010 shown in FIG. 16 .
  • the semiconductor integrated circuit 1000 is fabricated through multiple fabrication process steps. Therefore, a long period exceeding at least one month becomes necessary for again fabricating the semiconductor integrated circuit 1000 .
  • a mask required for fabrication costs very expensive.
  • the resistance to surge voltages applied to the LSI chip 1400 and the influence of noises need totally be judged. It is difficult to change the design of the protection circuit 1090 in view of all the conditions at the change of the design. Therefore, at the change of the design, it cannot surely be judged that the resistance to the ESD is improved and the influence of noises is also small.
  • This kind of destruction caused by ESD occurs with a high frequency in the process of carrying the LSI chip or the process of mounting the LSI chip to the substrate.
  • a first object of the present invention is to provide a semiconductor integrated circuit capable of improving resistance to ESD at a low cost in a short period.
  • a second object of the present invention is to provide a method for fabricating a semiconductor integrated circuit device capable of improving resistance to ESD at a low cost in a short period.
  • a first semiconductor integrated circuit device of the present invention including a digital circuit and an analog circuit which are integrated on a single semiconductor chip, comprises: a first electrostatic destruction protection circuit, connected to the digital circuit, for protecting the digital circuit from destruction caused by ESD in the digital circuit by an influence of an input digital signal; and a second electrostatic destruction protection circuit, connected to the analog circuit, for protecting the analog circuit from destruction caused by ESD in the analog circuit by an influence of an input analog signal, wherein a first grounding conductor connected to the first electrostatic destruction protection circuit and a second grounding conductor connected to the second electrostatic destruction protection circuit are connected to each other outside the semiconductor integrated circuit device.
  • the first grounding conductor connected to the first electrostatic destruction protection circuit and the second grounding conductor connected to the second electrostatic destruction protection circuit are connected to each other outside the semiconductor integrated circuit device. Therefore, a semiconductor integrated circuit device capable of improving resistance to ESD can be provided at a low cost in a short period.
  • the first grounding conductor and the second grounding conductor are preferably connected to each other inside a package substrate of the semiconductor integrated circuit device.
  • a semiconductor integrated circuit device capable of improving resistance to ESD can be provided at a low cost in a short period.
  • the first grounding conductor and the second grounding conductor are preferably connected to each other outside a package substrate of the semiconductor integrated circuit device.
  • first grounding conductor and the second grounding conductor are to be connected to each other can be easily selected, and a trade-off between the enhancement of resistance to destruction caused by ESD and reduction of noises can be made.
  • the first grounding conductor and the second grounding conductor are connected to each other using a capacitance outside a package substrate of the semiconductor integrated circuit device.
  • the capacitance can be arbitrarily set. Therefore, a trade-off between the enhancement of resistance to destruction caused by ESD and reduction of noises can be made in more detail.
  • the first grounding conductor and the second grounding conductor are preferably connected to each other via a member for electrically connecting the semiconductor integrated circuit device to a package substrate of the semiconductor integrated circuit device.
  • a first method for fabricating a semiconductor integrated circuit device including a digital circuit and an analog circuit are integrated on a single semiconductor chip, comprises: a circuit test step of judging whether or not the digital circuit connected to a first electrostatic destruction protection circuit for protecting the digital circuit from destruction caused by ESD in the digital circuit by an influence of an input digital signal and the analog circuit connected to a second electrostatic destruction protection circuit for protecting the analog circuit from destruction caused by ESD in the analog circuit by an influence of an input analog signal satisfy the specification; an electrostatic destruction test step of, when it is judged in the circuit test step that both the digital circuit and the analog circuit satisfy the specification, judging whether or not destruction caused by ESD occurs for the digital circuit and the analog circuit; and an external connection step of, when it is judged in the electrostatic destruction test step that destruction caused by ESD occurs in at least one of the digital circuit and the analog circuit, connecting a first grounding conductor connected to the first electrostatic destruction protection circuit to a second grounding conductor connected to the second electrostatic destruction protection circuit outside the semiconductor integrated circuit device.
  • the first grounding conductor and the second grounding conductor are connected to each other outside the semiconductor integrated circuit device in accordance with results of the first and second LSI test steps. Therefore, a method for fabricating a semiconductor integrated circuit device capable of improving resistance to ESD can be provided at a low cost in a short period.
  • the external connection step is preferably the step of connecting the first grounding conductor to the second grounding conductor inside a package substrate of the semiconductor integrated circuit device.
  • a method for fabricating a semiconductor integrated circuit device capable of improving resistance to ESD can be provided at a low cost in a short period.
  • the external connection step is preferably the step of connecting the first grounding conductor to the second grounding conductor outside a package substrate of the semiconductor integrated circuit device.
  • first grounding conductor and the second grounding conductor are to be connected to each other can be easily selected, and a trade-off between the enhancement of resistance to destruction caused by ESD and reduction of noises can be made.
  • the external connection step is preferably the step of connecting the first grounding conductor to the second grounding conductor using a capacitance outside a package substrate of the semiconductor integrated circuit device.
  • the capacitance can be arbitrarily set. Therefore, a trade-off between the enhancement of resistance to destruction caused by ESD and reduction of noises can be made in more detail.
  • the external connection step is preferably the step of connecting the first grounding conductor to the second grounding conductor via a member for electrically connecting the semiconductor integrated circuit device to a package substrate of the semiconductor integrated circuit device.
  • a second method for fabricating a semiconductor integrated circuit device comprises: a first package production step of producing a first package substrate in which a first grounding conductor connected to a first electrostatic destruction protection circuit for protecting a first digital circuit from destruction caused by ESD in the first digital circuit by an influence of an input digital signal and a second grounding conductor connected to a second electrostatic destruction protection circuit for protecting a first analog circuit from destruction caused by ESD in the first analog circuit by an influence of an input analog signal are not connected to each other inside a package substrate of a first semiconductor integrated circuit device including the first digital circuit and the first analog circuit which are integrated on a single semiconductor chip; a second package production step of producing a second package substrate in which a third grounding conductor connected to a third electrostatic destruction protection circuit for protecting a second digital circuit from destruction caused by ESD in the second digital circuit by an influence of an input digital signal and a fourth grounding conductor connected to a fourth electrostatic destruction protection circuit for protecting a second analog circuit from destruction caused by ESD in the second analog circuit by an influence of an
  • a period required for LSI test can be reduced, and a method for fabricating a semiconductor integrated circuit device capable of improving resistance to ESD can be provided.
  • FIG. 1 is a diagram for explaining a semiconductor integrated circuit according to an embodiment of the present invention.
  • FIG. 2 is a view showing an LSI chip for explaining an example in which connection is performed inside a package substrate.
  • FIG. 3 is a view schematically showing a certain one of plural layers in the package substrate.
  • FIG. 4 is a view showing the LSI chip for explaining an example in which connection is performed outside the package substrate.
  • FIG. 5 is a view showing the back surface of the LSI chip.
  • FIG. 6 is a view showing the LSI chip for explaining an example in which connection is performed using a capacitance outside the package substrate.
  • FIG. 7 is a view showing the back surface of the package substrate.
  • FIG. 8 is a diagram showing the LSI chip for explaining an example in which connection is performed using a lead outside.
  • FIG. 9 is a flow chart for explaining a method for fabricating a semiconductor integrated circuit device according to a modified example of this embodiment.
  • FIG. 10 is a flow chart for explaining another method for fabricating a semiconductor integrated circuit device.
  • FIG. 11 is a diagram showing an exemplary structure of a known semiconductor integrated circuit.
  • FIG. 12 is a diagram showing an example of a protection circuit.
  • FIG. 13 is a diagram showing an example of another protection circuit.
  • FIG. 14 is a view for explaining connection relationships between pads in the semiconductor integrated circuit and terminals of the package substrate.
  • FIG. 15 is a view for explaining connection relationships between the terminals of the package substrate and external pins.
  • FIG. 16 is a flow chart for explaining a known method for fabricating an LSI chip.
  • FIG. 1 is a diagram for explaining a semiconductor integrated circuit 1000 according to an embodiment of the present invention.
  • the semiconductor integrated circuit 1000 shown in FIG. 1 includes a digital circuit 1010 and an analog circuit 1050 .
  • the digital circuit 1010 and the analog circuit 1050 are connected via a control signal line 1080 to each other.
  • the digital circuit 1010 receives electrical signals from pads 1020 a and 1020 b through protection circuits 1022 a and 1022 b (both corresponding to a first electrostatic destruction protection circuit).
  • a power supply pad 1024 supplies a digital power source 1034 to the protection circuits 1022 a and 1022 b .
  • a power supply pad 1025 supplies a digital ground source 1035 to the protection circuits 1022 a and 1022 b.
  • the analog circuit 1050 receives electrical signals from pads 1060 a and 1060 b through protection circuits 1062 a and 1062 b (both corresponding to a second electrostatic destruction protection circuit).
  • a power supply pad 1064 supplies an analog power source 1074 to the protection circuits 1062 a and 1062 b .
  • a power supply pad 1065 supplies an analog ground source 1075 to the protection circuits 1062 a and 1062 b.
  • the semiconductor integrated circuit 1000 shown in FIG. 1 is distinct from the known semiconductor integrated circuit 1000 shown in FIG. 11 in that an interconnect (corresponding to a first grounding conductor) to which the digital ground source 1035 is supplied and an interconnect (corresponding to a second grounding conductor) to which the analog ground source 1075 is supplied are electrically connected via the power supply pad 1025 and the power supply pad 1065 to each other by using a conductor 100 outside the semiconductor integrated circuit 1000 . Thereby, a period during which surge charges pass through the protection circuit 1090 can be reduced, and static electricity can be appropriately discharged.
  • FIG. 2 is a view showing an LSI chip 200 for explaining an example in which the connection is performed inside a package substrate 210 .
  • the LSI chip 200 shown in FIG. 2 comprises the semiconductor integrated circuit 1000 , the package substrate 210 and an encapsulating compound 212 .
  • a terminal 226 and a terminal 266 are ones constructed on the package substrate 210 .
  • the terminal 226 is connected to a power supply pad 1025 in the semiconductor integrated circuit 1000 , that is, the interconnect to which a digital ground source 1035 is supplied.
  • the terminal 266 is connected to a power supply pad 1065 in the semiconductor integrated circuit 1000 , that is, the interconnect to which an analog ground source 1075 is supplied.
  • the terminals 226 and 266 are connected via interconnects 227 and 267 to external pins 228 and 268 of the LSI chip 200 , respectively.
  • the power supply pad 1025 for supplying the digital ground source 1035 and the power supply pad 1065 for supplying the analog ground source 1075 are connected to each other by connecting the interconnects 227 and 267 via an interconnect 280 to each other inside the package substrate 210 .
  • FIG. 3 is a view schematically showing a certain one of plural substrate layers in the package substrate 210 . More particularly, FIG. 3 is a view taken along the cross sections L 1 and L 2 shown in FIG. 2 . As shown in FIG. 3 , the interconnects 227 and 267 are connected via the interconnect 280 to each other in the layer 310 in which these interconnects 227 and 267 are formed. In order to facilitate the understanding, FIG. 3 is simplified by showing interconnect layers and the like rectilinearly. However, it is needless to say that the connection is specifically performed in a convenient position for an interconnect pattern in view of various elements.
  • FIG. 4 is a view showing an LSI chip 400 for explaining an example in which the connection is performed outside the package substrate 410 .
  • the LSI chip 400 shown in FIG. 4 comprises the semiconductor integrated circuit 1000 , the package substrate 410 , and an encapsulating compound 212 . From an interconnect 427 connected to the interconnect of the semiconductor integrated circuit 1000 to which the digital ground source 1035 is supplied and an interconnect 467 connected to the interconnect thereof to which the analog ground source 1075 is supplied, their outputs are led out of the package substrate 410 and are connected via an interconnect 480 to each other on the back surface of the LSI chip 400 .
  • FIG. 5 is a view showing the back surface of the LSI chip 400 . More specifically, a connection part of the interconnect 427 and a connection part of the interconnect 467 are electrically connected via the interconnect 480 to each other.
  • connection using the interconnect 480 can be performed outside. Therefore, after completion of the LSI chip 400 , a trade-off between the enhancement of resistance to pressure caused by ESD and reduction of noises can be made.
  • FIG. 6 is a view showing the LSI chip 400 for explaining an example in which the connection is performed using a capacitance outside the package substrate 410 .
  • the LSI chip 400 shown in FIG. 6 from the interconnect 427 connected to the interconnect to which the ground source 1035 is supplied and the interconnect 467 connected to the interconnect to which the ground source 1075 is supplied, their outputs are led out of the package substrate 410 and are connected to each other on the back surface of the LSI chip 400 , as in the case of the LSI chip 400 shown in FIG. 4 .
  • the one shown in FIG. 6 is distinct from the one shown in FIG. 4 in that the interconnects 427 and 467 are connected to each other by using not the interconnect 480 but a condenser 680 .
  • FIG. 7 is a view showing the back surface of the package substrate 400 . More particularly, a connection part of the interconnect 427 and a connection part of the interconnect 467 are connected to each other by using the condenser 680 .
  • the capacitance of the condenser can be arbitrarily selected outside at the connection using the condenser 680 . Therefore, after completion of the LSI chip 400 , a trade-off between the enhancement of resistance to pressure caused by ESD and reduction of noises can be adjusted more finely.
  • FIG. 8 is a view showing the LSI chip 400 for explaining an example in which the connection is performed outside by using a lead.
  • the power supply pad 1025 connected to the interconnect of the semiconductor integrated circuit 1000 to which the digital ground source 1035 is supplied and the power supply pad 1065 connected to the interconnect thereof to which the analog ground source 1075 is supplied are connected to each other by connecting a terminal 1326 located on a package substrate 1300 and the power supply pad 1065 via a lead 880 to each other.
  • a terminal 1366 and the power supply pad 1025 may also be connected via the lead to each other. It is desirable in each case that the distance at which they are connected via a lead be short.
  • FIG. 9 is a flow chart for explaining a method for fabricating a semiconductor integrated circuit device according to a modified example of this embodiment of the present invention.
  • a semiconductor integrated circuit 1000 is designed in step ST 2000 , and thereafter the process proceeds to step ST 2010 to fabricate the semiconductor integrated circuit 1000 .
  • step ST 2020 the semiconductor integrated circuit 1000 and a package substrate 1300 are integrated, for example, to form an LSI chip 1400 shown in FIG. 14 .
  • the process proceeds to step ST 2100 for carrying out an LSI test.
  • Step ST 2100 for carrying out the LSI test includes at least step ST 2110 (corresponding to a circuit test step) for testing operations of the digital circuit 1010 and the analog circuit 1050 and step ST 2120 (corresponding to an electrostatic destruction test step) for testing these circuits for destruction caused by ESD.
  • step ST 2110 corresponding to a circuit test step
  • step ST 2120 corresponding to an electrostatic destruction test step
  • step ST 2110 for testing the operations of the digital circuit 1010 and the analog circuit 1050 , whether or not the operations are performed as specified is judged.
  • the process proceeds to step ST 2120 .
  • the process returns to step ST 2000 so as to again begin with a design of a semiconductor integrated circuit.
  • step ST 2120 for testing the circuits for destruction caused by ESD is carried out, for example, in the following manner.
  • step ST 2120 When the operation of the voltage-applied LSI chip 1400 is checked and consequently a normal operation is performed, it is judged that no destruction caused by ESD takes place (YES in step ST 2120 ). On the other hand, when a normal operation is not performed, that is, when destruction caused by ESD takes place (if NO in step ST 2120 ), the process proceeds to step ST 2200 .
  • step ST 2200 the power supply pad 1025 for supplying the digital ground source 1035 and the power supply pad 1065 for supplying the analog ground source 1075 are electrically connected to each other outside the semiconductor integrated circuit 1000 (corresponding to an external connection step). This connecting manner is as described above.
  • step ST 2020 wherein the semiconductor integrated circuit 1000 having the process of the step ST 2200 completed and the package substrate are integrated.
  • the LSI test of step ST 2100 is carried out. Then, if it becomes possible to judge that the digital circuit 1010 and the analog circuit 1050 satisfy the specification and no destruction caused by ESD takes place, this means that the semiconductor integrated circuit device is completed.
  • step ST 2120 steps for the design and fabrication of the semiconductor integrated circuit 1000 (steps ST 2000 and ST 2010 ) can be omitted. Therefore, the LSI chip 1400 can be completed in a short period.
  • FIG. 10 is a flow chart for explaining another method for fabricating a semiconductor integrated circuit device.
  • steps ST 2000 and ST 2010 are performed as in FIG. 9 .
  • the process proceeds to step ST 2400 .
  • Step ST 2400 includes a first package production step (step ST 2020 ) and a second package production step (steps ST 2205 and ST 2025 ).
  • the first package production step (step ST 2020 ) is one for integrating the semiconductor integrated circuit 1000 in which an interconnect to which the ground source 1035 is supplied (here, corresponding to a first grounding conductor) and an interconnect to which a ground source 1075 is supplied (here, corresponding to a second grounding conductor) are not connected to each other and the package substrate.
  • step ST 2205 and ST 2025 In the second package production step (steps ST 2205 and ST 2025 ), first, an interconnect to which the digital ground source 1035 is supplied (here, corresponding to a third grounding conductor) and an interconnect to which the analog ground source 1075 is supplied (here, corresponding to a fourth grounding conductor) are electrically connected via the power supply pads 1025 and 1065 for supplying the ground sources 1035 and 1075 , respectively, to each other outside the semiconductor integrated circuit (step ST 2205 ). Then, the process proceeds to a step (step ST 2205 ) for integrating the semiconductor integrated circuit 1000 in which these interconnects are electrically connected to each other outside as described above and the package substrate. This connecting manner is as described above.
  • step ST 2020 of step ST 2400 the semiconductor integrated circuit 1000 in which the interconnect to which the ground source 1035 is supplied and the interconnect to which the ground source 1075 is supplied are not electrically connected to each other outside and the package substrate are integrated.
  • step ST 2025 of step ST 2400 the semiconductor integrated circuit 1000 in which the interconnect to which the ground source 1035 is supplied and the interconnect to which the ground source 1075 is supplied are electrically connected to each other outside and the package substrate are integrated. Thereafter, the process proceeds to step ST 2500 .
  • step ST 2500 a first LSI test step (step ST 2100 ) and a second LSI test step (step ST 2105 ) are carried out, so that the subsequent step is determined.
  • steps ST 2100 and ST 2105 the LSI test is carried out as described above.
  • step ST 2100 of step ST 2500 judges that the LSI is “normal” (that is, when the test of the digital circuit 1010 (here corresponding to a first digital circuit) and the analog circuit 1050 (here corresponding to a first analog circuit), the test here corresponding to a first circuit test step, and the test of the circuits for destruction caused by ESD, here corresponding to a first electrostatic destruction test step, both judge that they are “normal”), the process proceeds to step ST 2301 regardless of the result of the second LSI test in step ST 2105 .
  • step ST 2301 a package substrate on which the power supply pad 1025 for supplying the digital ground source 1035 and the power supply pad 1065 for supplying the analog ground source 1075 are not electrically connected to each other outside the semiconductor integrated circuit 1000 is selected (corresponding to a first package selection step).
  • step ST 2100 judges that the LSI is “not normal” (that is, the test of the digital circuit 1010 and the analog circuit 1050 judges that they are “normal” and the test of the circuits for the destruction caused by ESD judges that they are “not normal”) but the second LSI test in step ST 2105 judges that the LSI is “normal” (that is, the test of the digital circuit 1010 (here corresponding to a second digital circuit) and the analog circuit 1050 (here corresponding to a second analog circuit), the test here corresponding to a second circuit test step, and the test of the circuits for the destruction caused by ESD, here corresponding to a second electrostatic destruction test step, both judge that they are “normal”), the process proceeds to step ST 2302 .
  • step ST 2302 a package substrate on which the power supply pad 1025 for supplying the digital ground source 1035 and the power supply pad 1065 for supplying the analog ground source 1075 are electrically connected to each other outside the semiconductor integrated circuit 1000 is selected (corresponding to a second package selection step).
  • step ST 2500 When the results of the first and second LSI tests in steps ST 2100 and ST 2105 of step ST 2500 are other than the above results (that is, when the circuits are judged as “not normal” in the first or second circuit test step and when the circuits are judged as “normal” in the first circuit test step but judged as “not normal” in the first electrostatic destruction test step and then the circuits are judged as “normal” in the second circuit test step but judged as “not normal” in the second electrostatic destruction test step), the process returns to step ST 2000 to again begin with the design of the semiconductor integrated circuit 1000 .
  • a period required for a further LSI test (step ST 2100 ) to be performed after step ST 2200 shown in FIG. 9 can be reduced as compared with the fabricating method shown in FIG. 9 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

A semiconductor integrated circuit including a digital circuit and an analog circuit which are integrated on a single semiconductor chip comprises a first electrostatic destruction protection circuit, connected to a digital circuit, for protecting the digital circuit from destruction caused by ESD therein by an influence of an input digital signal and a second electrostatic destruction protection circuit, connected to an analog circuit, for protecting the analog circuit from destruction caused by ESD therein by an influence of an input analog signal. A first grounding conductor connected to the first electrostatic destruction protection circuit and a second grounding conductor connected to the second electrostatic destruction protection circuit are connected to each other outside the semiconductor integrated circuit.

Description

    BACKGROUND OF THE INVENTION
  • (a) Field of the Invention
  • The present invention relates to a semiconductor integrated circuit device improving resistance to destruction caused by electrostatic discharge (ESD) between a digital circuit and an analog circuit in a semiconductor integrated circuit composed of multiple power supplies.
  • (b) Description of the Related Art
  • In recent years, semiconductor integrated circuits have been developed to integrate a digital circuit and an analog circuit on a single semiconductor chip as LSI chip technology progresses. In this kind of LSI chip in which the digital circuit and the analog circuit are combined, the influence of noises given by the digital circuit to the analog circuit is reduced by externally supplying plural power sources to each circuit. In order to avoid the destruction caused by ESD of the LSI chip, instead of complete separation between a power supply for the digital circuit and a power supply for the analog circuit and between a ground for the digital circuit and a ground for the analog circuit, the semiconductor integrated circuits are constructed so as to connect the digital circuit to the analog circuit via a circuit (hereinafter, referred to as a “protection circuit”) for avoiding destruction caused by ESD.
  • FIG. 11 is a diagram showing an exemplary structure of a known semiconductor integrated circuit 1000.
  • The semiconductor integrated circuit 1000 shown in FIG. 11 includes a digital circuit 1010 and an analog circuit 1050. The digital circuit 1010 and the analog circuit 1050 are connected via a control signal line 1080 to each other.
  • The digital circuit 1010 receives electrical signals from pads 1020 a and 1020 b through protection circuits 1022 a and 1022 b. A power supply pad 1024 supplies a digital power source 1034 to the protection circuits 1022 a and 1022 b. A power supply pad 1025 supplies a digital ground source 1035 to the protection circuits 1022 a and 1022 b.
  • Likewise, the analog circuit 1050 receives electrical signals from pads 1060 a and 1060 b through the protection circuits 1062 a and 1062 b. A power supply pad 1064 supplies an analog power source 1074 to the protection circuits 1062 a and 1062 b. A power supply pad 1065 supplies an analog ground source 1075 to the protection circuits 1062 a and 1062 b.
  • FIG. 12 is a diagram showing an exemplary structure of the protection circuits 1022 a, 1022 b, 1062 a, and 1062 b. For example, as shown in FIG. 12, each circuit is constructed using diodes so as to absorb a surge voltage. Thereby, even when surge voltages are mixed between the power supply pad 1024 for supplying a power source to the digital circuit 1010 and each of the pads 1020 a and 1020 b for inputting electrical signals, between the power supply pad 1025 and each of pads 1020 a and 1020 b, between the power supply pad 1064 for likewise supplying a power source to the analog circuit 1050 and each of the pads 1060 a and 1060 b for inputting electrical signals, and further between the power supply pad 1065 and each of the pads 1060 a and 1060 b, respectively, charges are bypassed by the circuit shown in FIG. 12, thereby avoiding destruction caused by ESD of the digital circuit 1010 and the analog circuit 1050.
  • As described above, the protection circuits 1022 a and 1022 b and the protection circuits 1062 a and 1062 b function only for the corresponding digital circuit 1010 and analog circuit 1050. In consideration of the case where charges are bypassed by the respective protection circuits 1022 a, 1022 b, 1062 a, and 1062 b, leading to the destruction caused by ESD between the digital circuit 1010 and the analog circuit 1050, a protection circuit 1090 is connected between the digital circuit 1010 and the analog circuit 1050. That is, a power source 1034 for the digital circuit 1010 and a power source 1074 for the analog circuit 1050 are connected via the protection circuit 1090 to each other, and ground sources 1035 and 1075 are done likewise.
  • FIG. 13 is a diagram showing an exemplary structure of the protection circuit 1090. For example, as shown in FIG. 13, the circuit is constructed using diodes so as to prevent the destruction caused by ESD from being caused between the digital circuit 1010 and the analog circuit 1050. The protection circuit 1090 prevents the digital circuit 1010 and the analog circuit 1050 from being directly connected to each other so that it also has the function of absorbing noises from the digital circuit 1010 to the analog circuit 1050.
  • Many protection circuits other than those having the structures shown in FIGS. 12 and 13 have been devised (for example, see Japanese Unexamined Patent Publications No. 10-56138 and 11-27404).
  • FIG. 14 is a diagram showing an example of a connection relationship between the pad in the semiconductor integrated circuit 1000 shown in FIG. 11 and a terminal of a package substrate.
  • For example, the pad 1025 in the semiconductor integrated circuit 1000 is electrically connected via a lead 1327 to a terminal 1326 located on a package substrate 1300 shown in FIG. 14. The connections of the other pads are also performed likewise.
  • FIG. 15 is a diagram showing an example of connection relationships between the terminals of the package substrate 1300 and external pins. As shown in FIG. 15, the terminal 1326 is electrically connected via an interconnect 1427 to an external pin 1426 inside the package substrate 1300. The connections of the other terminals are also performed likewise.
  • In this way, the package substrate 1300 and the semiconductor integrated circuit 1000 are connected to each other, and thereafter they are packaged by resin 1410 or the like so as to form an LSI chip 1400.
  • FIG. 16 is a flow chart showing process steps for fabricating the LSI chip 1400.
  • As shown in FIG. 16, the semiconductor integrated circuit 1000 is designed in step ST2000, and thereafter the process proceeds to step ST2010 to fabricate the semiconductor integrated circuit 1000. Next, the process proceeds to step ST2020 to integrate the semiconductor integrated circuit 1000 and the package circuit 1300, thereby forming the LSI chip 1400.
  • Thereafter, the process proceeds to step ST2100 for carrying out an LSI test for the LSI chip 1400. That is, step ST2100 for carrying out the LSI test includes at least step ST2110 for testing whether or not the digital circuit 1010 and the analog circuit 1050 satisfy the specification and step ST2120 for testing these circuits for destruction caused by ESD. After the LSI test in step ST2100, if it is found that the digital circuit 1010 and the analog circuit 1050 satisfy the specification and no destruction caused by ESD occurs, then it follows that the LSI chip 1400 has been completed. On the other hand, if it is found that the digital circuit 1010 or the analog circuit 1050 does not satisfy the specification or that the destruction caused by ESD occurs in the digital circuit 1010 or the analog circuit 1050, the process returns to the step ST2000 and repeats the subsequent steps.
  • However, as described above, the protection circuit 1090 is inserted for the purpose of reducing the influence of noises produced in the digital circuit 1010 and improving resistance to the ESD. However, when the period during which surge charges pass through the protection circuit 1090 is long, surge voltages may not be appropriately discharged. At this time, a high voltage may be applied, via a control signal that flows into a control signal line 1080 connecting the digital circuit 1010 to the analog circuit 1050, to these circuits, and thus a portion of the digital circuit 1010 or the analog circuit 1050 connecting the control signal line 1080 therebetween may be destroyed.
  • Such a case can be handled by changing the protection circuit 1090 in its design so as to reduce the period during which the surge charges pass through the protection circuit 1090. More particularly, it can be handled by again carrying out step ST2000 shown in FIG. 16. However, the semiconductor integrated circuit 1000 need again be fabricated as shown in step ST2010 shown in FIG. 16. The semiconductor integrated circuit 1000 is fabricated through multiple fabrication process steps. Therefore, a long period exceeding at least one month becomes necessary for again fabricating the semiconductor integrated circuit 1000. In addition, a mask required for fabrication costs very expensive. Besides, finally, the resistance to surge voltages applied to the LSI chip 1400 and the influence of noises need totally be judged. It is difficult to change the design of the protection circuit 1090 in view of all the conditions at the change of the design. Therefore, at the change of the design, it cannot surely be judged that the resistance to the ESD is improved and the influence of noises is also small.
  • This kind of destruction caused by ESD occurs with a high frequency in the process of carrying the LSI chip or the process of mounting the LSI chip to the substrate.
  • SUMMARY OF THE INVENTION
  • A first object of the present invention is to provide a semiconductor integrated circuit capable of improving resistance to ESD at a low cost in a short period. A second object of the present invention is to provide a method for fabricating a semiconductor integrated circuit device capable of improving resistance to ESD at a low cost in a short period.
  • In order to solve the problem, a first semiconductor integrated circuit device of the present invention including a digital circuit and an analog circuit which are integrated on a single semiconductor chip, comprises: a first electrostatic destruction protection circuit, connected to the digital circuit, for protecting the digital circuit from destruction caused by ESD in the digital circuit by an influence of an input digital signal; and a second electrostatic destruction protection circuit, connected to the analog circuit, for protecting the analog circuit from destruction caused by ESD in the analog circuit by an influence of an input analog signal, wherein a first grounding conductor connected to the first electrostatic destruction protection circuit and a second grounding conductor connected to the second electrostatic destruction protection circuit are connected to each other outside the semiconductor integrated circuit device.
  • According to the first semiconductor integrated circuit device, the first grounding conductor connected to the first electrostatic destruction protection circuit and the second grounding conductor connected to the second electrostatic destruction protection circuit are connected to each other outside the semiconductor integrated circuit device. Therefore, a semiconductor integrated circuit device capable of improving resistance to ESD can be provided at a low cost in a short period.
  • In the first semiconductor integrated circuit device of the present invention, the first grounding conductor and the second grounding conductor are preferably connected to each other inside a package substrate of the semiconductor integrated circuit device.
  • Thus, a semiconductor integrated circuit device capable of improving resistance to ESD can be provided at a low cost in a short period.
  • In the first semiconductor integrated circuit device of the present invention, the first grounding conductor and the second grounding conductor are preferably connected to each other outside a package substrate of the semiconductor integrated circuit device.
  • Thus, whether or not the first grounding conductor and the second grounding conductor are to be connected to each other can be easily selected, and a trade-off between the enhancement of resistance to destruction caused by ESD and reduction of noises can be made.
  • In the first semiconductor integrated circuit device of the present invention, it is preferable that the first grounding conductor and the second grounding conductor are connected to each other using a capacitance outside a package substrate of the semiconductor integrated circuit device.
  • Thus, the capacitance can be arbitrarily set. Therefore, a trade-off between the enhancement of resistance to destruction caused by ESD and reduction of noises can be made in more detail.
  • In the first semiconductor integrated circuit device of the present invention, the first grounding conductor and the second grounding conductor are preferably connected to each other via a member for electrically connecting the semiconductor integrated circuit device to a package substrate of the semiconductor integrated circuit device.
  • Thus, resistance to destruction caused by ESD can be enhanced without changing the package substrate itself.
  • A first method for fabricating a semiconductor integrated circuit device including a digital circuit and an analog circuit are integrated on a single semiconductor chip, comprises: a circuit test step of judging whether or not the digital circuit connected to a first electrostatic destruction protection circuit for protecting the digital circuit from destruction caused by ESD in the digital circuit by an influence of an input digital signal and the analog circuit connected to a second electrostatic destruction protection circuit for protecting the analog circuit from destruction caused by ESD in the analog circuit by an influence of an input analog signal satisfy the specification; an electrostatic destruction test step of, when it is judged in the circuit test step that both the digital circuit and the analog circuit satisfy the specification, judging whether or not destruction caused by ESD occurs for the digital circuit and the analog circuit; and an external connection step of, when it is judged in the electrostatic destruction test step that destruction caused by ESD occurs in at least one of the digital circuit and the analog circuit, connecting a first grounding conductor connected to the first electrostatic destruction protection circuit to a second grounding conductor connected to the second electrostatic destruction protection circuit outside the semiconductor integrated circuit device.
  • According to the first method for fabricating a semiconductor integrated circuit device of the present invention, the first grounding conductor and the second grounding conductor are connected to each other outside the semiconductor integrated circuit device in accordance with results of the first and second LSI test steps. Therefore, a method for fabricating a semiconductor integrated circuit device capable of improving resistance to ESD can be provided at a low cost in a short period.
  • In the first method for fabricating a semiconductor integrated circuit device of the present invention, the external connection step is preferably the step of connecting the first grounding conductor to the second grounding conductor inside a package substrate of the semiconductor integrated circuit device.
  • Thus, a method for fabricating a semiconductor integrated circuit device capable of improving resistance to ESD can be provided at a low cost in a short period.
  • In the first method for fabricating a semiconductor integrated circuit device of the present invention, the external connection step is preferably the step of connecting the first grounding conductor to the second grounding conductor outside a package substrate of the semiconductor integrated circuit device.
  • Thus, whether or not the first grounding conductor and the second grounding conductor are to be connected to each other can be easily selected, and a trade-off between the enhancement of resistance to destruction caused by ESD and reduction of noises can be made.
  • In the first method for fabricating a semiconductor integrated circuit device of the present invention, the external connection step is preferably the step of connecting the first grounding conductor to the second grounding conductor using a capacitance outside a package substrate of the semiconductor integrated circuit device.
  • Thus, the capacitance can be arbitrarily set. Therefore, a trade-off between the enhancement of resistance to destruction caused by ESD and reduction of noises can be made in more detail.
  • In the first method for fabricating a semiconductor integrated circuit device of the present invention, the external connection step is preferably the step of connecting the first grounding conductor to the second grounding conductor via a member for electrically connecting the semiconductor integrated circuit device to a package substrate of the semiconductor integrated circuit device.
  • Thus, resistance to destruction caused by ESD can be enhanced without changing the package substrate itself.
  • A second method for fabricating a semiconductor integrated circuit device comprises: a first package production step of producing a first package substrate in which a first grounding conductor connected to a first electrostatic destruction protection circuit for protecting a first digital circuit from destruction caused by ESD in the first digital circuit by an influence of an input digital signal and a second grounding conductor connected to a second electrostatic destruction protection circuit for protecting a first analog circuit from destruction caused by ESD in the first analog circuit by an influence of an input analog signal are not connected to each other inside a package substrate of a first semiconductor integrated circuit device including the first digital circuit and the first analog circuit which are integrated on a single semiconductor chip; a second package production step of producing a second package substrate in which a third grounding conductor connected to a third electrostatic destruction protection circuit for protecting a second digital circuit from destruction caused by ESD in the second digital circuit by an influence of an input digital signal and a fourth grounding conductor connected to a fourth electrostatic destruction protection circuit for protecting a second analog circuit from destruction caused by ESD in the second analog circuit by an influence of an input analog signal are connected to each other inside a package substrate of a second semiconductor integrated circuit device including the second digital circuit and the second analog circuit which are integrated on a single semiconductor chip; a first LSI test step to be performed after the first package production step, including a first circuit test step of judging whether or not the first digital circuit and the first analog circuit satisfy the specification and a first electrostatic destruction test step of, when it is judged in the first circuit test step that both the first digital circuit and the first analog circuit satisfy the specification, judging whether or not destruction caused by ESD occurs for the first digital circuit and the first analog circuit; a second LSI test step to be performed after the second package production step, including a second circuit test step of judging whether or not the second digital circuit and the second analog circuit satisfy the specification and a second electrostatic destruction test step of, when it is judged in the second circuit test step that both the second digital circuit and the second analog circuit satisfy the specification, judging whether or not destruction caused by ESD occurs for the second digital circuit and the second analog circuit; a first package selection step of, when it is judged in the first electrostatic destruction test step of the first LSI test step that no destruction caused by ESD occurs in both the first digital circuit and the first analog circuit, selecting the first package substrate; and a second package selection step of, when it is judged in the first electrostatic destruction test step of the first LSI test step that destruction caused by ESD occurs in at least one of the first digital circuit and the first analog circuit and it is judged in the second electrostatic destruction test step of the second LSI test step that no destruction caused by ESD occurs in both the second digital circuit and the second analog circuit, selecting the second package substrate.
  • According to the second method for fabricating a semiconductor integrated circuit device of the present invention, a period required for LSI test can be reduced, and a method for fabricating a semiconductor integrated circuit device capable of improving resistance to ESD can be provided.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a diagram for explaining a semiconductor integrated circuit according to an embodiment of the present invention.
  • FIG. 2 is a view showing an LSI chip for explaining an example in which connection is performed inside a package substrate.
  • FIG. 3 is a view schematically showing a certain one of plural layers in the package substrate.
  • FIG. 4 is a view showing the LSI chip for explaining an example in which connection is performed outside the package substrate.
  • FIG. 5 is a view showing the back surface of the LSI chip.
  • FIG. 6 is a view showing the LSI chip for explaining an example in which connection is performed using a capacitance outside the package substrate.
  • FIG. 7 is a view showing the back surface of the package substrate.
  • FIG. 8 is a diagram showing the LSI chip for explaining an example in which connection is performed using a lead outside.
  • FIG. 9 is a flow chart for explaining a method for fabricating a semiconductor integrated circuit device according to a modified example of this embodiment.
  • FIG. 10 is a flow chart for explaining another method for fabricating a semiconductor integrated circuit device.
  • FIG. 11 is a diagram showing an exemplary structure of a known semiconductor integrated circuit.
  • FIG. 12 is a diagram showing an example of a protection circuit.
  • FIG. 13 is a diagram showing an example of another protection circuit.
  • FIG. 14 is a view for explaining connection relationships between pads in the semiconductor integrated circuit and terminals of the package substrate.
  • FIG. 15 is a view for explaining connection relationships between the terminals of the package substrate and external pins.
  • FIG. 16 is a flow chart for explaining a known method for fabricating an LSI chip.
  • DESCRIPTION OF THE PREFERRED EMBODIMENT
  • An embodiment of the present invention will be described hereinafter with reference to the drawings.
  • FIG. 1 is a diagram for explaining a semiconductor integrated circuit 1000 according to an embodiment of the present invention.
  • The semiconductor integrated circuit 1000 shown in FIG. 1 includes a digital circuit 1010 and an analog circuit 1050. The digital circuit 1010 and the analog circuit 1050 are connected via a control signal line 1080 to each other.
  • The digital circuit 1010 receives electrical signals from pads 1020 a and 1020 b through protection circuits 1022 a and 1022 b (both corresponding to a first electrostatic destruction protection circuit). A power supply pad 1024 supplies a digital power source 1034 to the protection circuits 1022 a and 1022 b. A power supply pad 1025 supplies a digital ground source 1035 to the protection circuits 1022 a and 1022 b.
  • Likewise, the analog circuit 1050 receives electrical signals from pads 1060 a and 1060 b through protection circuits 1062 a and 1062 b (both corresponding to a second electrostatic destruction protection circuit). A power supply pad 1064 supplies an analog power source 1074 to the protection circuits 1062 a and 1062 b. A power supply pad 1065 supplies an analog ground source 1075 to the protection circuits 1062 a and 1062 b.
  • The semiconductor integrated circuit 1000 shown in FIG. 1 is distinct from the known semiconductor integrated circuit 1000 shown in FIG. 11 in that an interconnect (corresponding to a first grounding conductor) to which the digital ground source 1035 is supplied and an interconnect (corresponding to a second grounding conductor) to which the analog ground source 1075 is supplied are electrically connected via the power supply pad 1025 and the power supply pad 1065 to each other by using a conductor 100 outside the semiconductor integrated circuit 1000. Thereby, a period during which surge charges pass through the protection circuit 1090 can be reduced, and static electricity can be appropriately discharged.
  • In this case, since the interconnect to which the digital ground source 1035 is supplied and the interconnect to which the analog ground source 1075 is supplied are connected to each other, it is feared that noises produced in the digital circuit 1010 enter the analog circuit. However, an interconnect capacitance outside the semiconductor integrated circuit 1000 is approximately 1000 times as large as that inside the semiconductor integrated circuit 1000. Therefore, the noises produced in the digital circuit 1010 hardly affect the analog circuit 1050.
  • Hereinafter, a description will be given of examples in which an interconnect to which a digital ground source 1035 is supplied and an interconnect to which an analog ground source 1075 is supplied are connected to each other outside the semiconductor integrated circuit 1000.
  • EXAMPLE OF CONNECTION (1)
  • FIG. 2 is a view showing an LSI chip 200 for explaining an example in which the connection is performed inside a package substrate 210.
  • The LSI chip 200 shown in FIG. 2 comprises the semiconductor integrated circuit 1000, the package substrate 210 and an encapsulating compound 212. A terminal 226 and a terminal 266 are ones constructed on the package substrate 210. The terminal 226 is connected to a power supply pad 1025 in the semiconductor integrated circuit 1000, that is, the interconnect to which a digital ground source 1035 is supplied. The terminal 266 is connected to a power supply pad 1065 in the semiconductor integrated circuit 1000, that is, the interconnect to which an analog ground source 1075 is supplied. The terminals 226 and 266 are connected via interconnects 227 and 267 to external pins 228 and 268 of the LSI chip 200, respectively.
  • The power supply pad 1025 for supplying the digital ground source 1035 and the power supply pad 1065 for supplying the analog ground source 1075 are connected to each other by connecting the interconnects 227 and 267 via an interconnect 280 to each other inside the package substrate 210.
  • A description will be given of the case where the package substrate 210 is composed of multiple layers.
  • FIG. 3 is a view schematically showing a certain one of plural substrate layers in the package substrate 210. More particularly, FIG. 3 is a view taken along the cross sections L1 and L2 shown in FIG. 2. As shown in FIG. 3, the interconnects 227 and 267 are connected via the interconnect 280 to each other in the layer 310 in which these interconnects 227 and 267 are formed. In order to facilitate the understanding, FIG. 3 is simplified by showing interconnect layers and the like rectilinearly. However, it is needless to say that the connection is specifically performed in a convenient position for an interconnect pattern in view of various elements.
  • EXAMPLE OF CONNECTION (2)
  • FIG. 4 is a view showing an LSI chip 400 for explaining an example in which the connection is performed outside the package substrate 410.
  • The LSI chip 400 shown in FIG. 4 comprises the semiconductor integrated circuit 1000, the package substrate 410, and an encapsulating compound 212. From an interconnect 427 connected to the interconnect of the semiconductor integrated circuit 1000 to which the digital ground source 1035 is supplied and an interconnect 467 connected to the interconnect thereof to which the analog ground source 1075 is supplied, their outputs are led out of the package substrate 410 and are connected via an interconnect 480 to each other on the back surface of the LSI chip 400.
  • FIG. 5 is a view showing the back surface of the LSI chip 400. More specifically, a connection part of the interconnect 427 and a connection part of the interconnect 467 are electrically connected via the interconnect 480 to each other.
  • Thereby, whether or not the connection using the interconnect 480 is to be performed can be selected outside. Therefore, after completion of the LSI chip 400, a trade-off between the enhancement of resistance to pressure caused by ESD and reduction of noises can be made.
  • EXAMPLE OF CONNECTION (3)
  • FIG. 6 is a view showing the LSI chip 400 for explaining an example in which the connection is performed using a capacitance outside the package substrate 410.
  • According to the LSI chip 400 shown in FIG. 6, from the interconnect 427 connected to the interconnect to which the ground source 1035 is supplied and the interconnect 467 connected to the interconnect to which the ground source 1075 is supplied, their outputs are led out of the package substrate 410 and are connected to each other on the back surface of the LSI chip 400, as in the case of the LSI chip 400 shown in FIG. 4. However, the one shown in FIG. 6 is distinct from the one shown in FIG. 4 in that the interconnects 427 and 467 are connected to each other by using not the interconnect 480 but a condenser 680.
  • FIG. 7 is a view showing the back surface of the package substrate 400. More particularly, a connection part of the interconnect 427 and a connection part of the interconnect 467 are connected to each other by using the condenser 680.
  • Thereby, the capacitance of the condenser can be arbitrarily selected outside at the connection using the condenser 680. Therefore, after completion of the LSI chip 400, a trade-off between the enhancement of resistance to pressure caused by ESD and reduction of noises can be adjusted more finely.
  • EXAMPLE OF CONNECTION (4)
  • FIG. 8 is a view showing the LSI chip 400 for explaining an example in which the connection is performed outside by using a lead.
  • The power supply pad 1025 connected to the interconnect of the semiconductor integrated circuit 1000 to which the digital ground source 1035 is supplied and the power supply pad 1065 connected to the interconnect thereof to which the analog ground source 1075 is supplied are connected to each other by connecting a terminal 1326 located on a package substrate 1300 and the power supply pad 1065 via a lead 880 to each other. Although in this embodiment a description is given of the case where the terminal 1326 and the power supply pad 1065 are connected via the lead to each other, it is needless to say that a terminal 1366 and the power supply pad 1025 may also be connected via the lead to each other. It is desirable in each case that the distance at which they are connected via a lead be short.
  • Thereby, resistance to pressure caused by ESD can be enhanced without changing the package substrate as shown in FIGS. 2 and 3.
  • Hereinafter, methods for fabricating the semiconductor integrated circuit device will be described as modified examples of this embodiment.
  • METHOD FOR FABRICATING SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE (1)
  • FIG. 9 is a flow chart for explaining a method for fabricating a semiconductor integrated circuit device according to a modified example of this embodiment of the present invention.
  • First, a semiconductor integrated circuit 1000 is designed in step ST2000, and thereafter the process proceeds to step ST2010 to fabricate the semiconductor integrated circuit 1000. Next, in step ST2020, the semiconductor integrated circuit 1000 and a package substrate 1300 are integrated, for example, to form an LSI chip 1400 shown in FIG. 14. The process proceeds to step ST2100 for carrying out an LSI test.
  • Step ST2100 for carrying out the LSI test includes at least step ST2110 (corresponding to a circuit test step) for testing operations of the digital circuit 1010 and the analog circuit 1050 and step ST2120 (corresponding to an electrostatic destruction test step) for testing these circuits for destruction caused by ESD.
  • In step ST2110 for testing the operations of the digital circuit 1010 and the analog circuit 1050, whether or not the operations are performed as specified is judged. When the operations are performed as specified (if YES in step ST2110), the process proceeds to step ST2120. When the operations are not performed as specified (if NO in step ST2110), the process returns to step ST2000 so as to again begin with a design of a semiconductor integrated circuit.
  • Next, step ST2120 for testing the circuits for destruction caused by ESD is carried out, for example, in the following manner.
  • First, for example, external pins 1426 and 1466 shown in FIG. 15 are fixed to a grounding level (potential 0), and a high voltage is applied sequentially to the other external pins. When the operation of the voltage-applied LSI chip 1400 is checked and consequently a normal operation is performed, it is judged that no destruction caused by ESD takes place (YES in step ST2120). On the other hand, when a normal operation is not performed, that is, when destruction caused by ESD takes place (if NO in step ST2120), the process proceeds to step ST2200.
  • In step ST2200, the power supply pad 1025 for supplying the digital ground source 1035 and the power supply pad 1065 for supplying the analog ground source 1075 are electrically connected to each other outside the semiconductor integrated circuit 1000 (corresponding to an external connection step). This connecting manner is as described above.
  • Thereafter, the process returns to step ST2020, wherein the semiconductor integrated circuit 1000 having the process of the step ST2200 completed and the package substrate are integrated. Subsequently, the LSI test of step ST2100 is carried out. Then, if it becomes possible to judge that the digital circuit 1010 and the analog circuit 1050 satisfy the specification and no destruction caused by ESD takes place, this means that the semiconductor integrated circuit device is completed.
  • As obvious from the above description, even when destruction caused by ESD takes place in step ST2120, steps for the design and fabrication of the semiconductor integrated circuit 1000 (steps ST2000 and ST2010) can be omitted. Therefore, the LSI chip 1400 can be completed in a short period.
  • METHOD FOR FABRICATING SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE (2)
  • Next, another method for fabricating a semiconductor integrated circuit device will be described.
  • FIG. 10 is a flow chart for explaining another method for fabricating a semiconductor integrated circuit device.
  • In the fabricating method shown in FIG. 10, first, operations in steps ST2000 and ST2010 are performed as in FIG. 9. In this fabricating method, the process proceeds to step ST2400.
  • Step ST2400 includes a first package production step (step ST2020) and a second package production step (steps ST2205 and ST2025).
  • The first package production step (step ST2020) is one for integrating the semiconductor integrated circuit 1000 in which an interconnect to which the ground source 1035 is supplied (here, corresponding to a first grounding conductor) and an interconnect to which a ground source 1075 is supplied (here, corresponding to a second grounding conductor) are not connected to each other and the package substrate.
  • In the second package production step (steps ST2205 and ST2025), first, an interconnect to which the digital ground source 1035 is supplied (here, corresponding to a third grounding conductor) and an interconnect to which the analog ground source 1075 is supplied (here, corresponding to a fourth grounding conductor) are electrically connected via the power supply pads 1025 and 1065 for supplying the ground sources 1035 and 1075, respectively, to each other outside the semiconductor integrated circuit (step ST2205). Then, the process proceeds to a step (step ST2205) for integrating the semiconductor integrated circuit 1000 in which these interconnects are electrically connected to each other outside as described above and the package substrate. This connecting manner is as described above.
  • To be specific, in step ST2020 of step ST2400, the semiconductor integrated circuit 1000 in which the interconnect to which the ground source 1035 is supplied and the interconnect to which the ground source 1075 is supplied are not electrically connected to each other outside and the package substrate are integrated. In addition, in step ST2025 of step ST2400, the semiconductor integrated circuit 1000 in which the interconnect to which the ground source 1035 is supplied and the interconnect to which the ground source 1075 is supplied are electrically connected to each other outside and the package substrate are integrated. Thereafter, the process proceeds to step ST2500.
  • In step ST2500, a first LSI test step (step ST2100) and a second LSI test step (step ST2105) are carried out, so that the subsequent step is determined. In steps ST2100 and ST2105, the LSI test is carried out as described above.
  • More specifically, first, when the first LSI test in step ST2100 of step ST2500 judges that the LSI is “normal” (that is, when the test of the digital circuit 1010 (here corresponding to a first digital circuit) and the analog circuit 1050 (here corresponding to a first analog circuit), the test here corresponding to a first circuit test step, and the test of the circuits for destruction caused by ESD, here corresponding to a first electrostatic destruction test step, both judge that they are “normal”), the process proceeds to step ST2301 regardless of the result of the second LSI test in step ST2105. In step ST2301, a package substrate on which the power supply pad 1025 for supplying the digital ground source 1035 and the power supply pad 1065 for supplying the analog ground source 1075 are not electrically connected to each other outside the semiconductor integrated circuit 1000 is selected (corresponding to a first package selection step).
  • When the first LSI test in step ST2100 judges that the LSI is “not normal” (that is, the test of the digital circuit 1010 and the analog circuit 1050 judges that they are “normal” and the test of the circuits for the destruction caused by ESD judges that they are “not normal”) but the second LSI test in step ST2105 judges that the LSI is “normal” (that is, the test of the digital circuit 1010 (here corresponding to a second digital circuit) and the analog circuit 1050 (here corresponding to a second analog circuit), the test here corresponding to a second circuit test step, and the test of the circuits for the destruction caused by ESD, here corresponding to a second electrostatic destruction test step, both judge that they are “normal”), the process proceeds to step ST2302. In step ST2302, a package substrate on which the power supply pad 1025 for supplying the digital ground source 1035 and the power supply pad 1065 for supplying the analog ground source 1075 are electrically connected to each other outside the semiconductor integrated circuit 1000 is selected (corresponding to a second package selection step).
  • When the results of the first and second LSI tests in steps ST2100 and ST2105 of step ST2500 are other than the above results (that is, when the circuits are judged as “not normal” in the first or second circuit test step and when the circuits are judged as “normal” in the first circuit test step but judged as “not normal” in the first electrostatic destruction test step and then the circuits are judged as “normal” in the second circuit test step but judged as “not normal” in the second electrostatic destruction test step), the process returns to step ST2000 to again begin with the design of the semiconductor integrated circuit 1000.
  • As described above, according to the method for fabricating a semiconductor integrated circuit device shown in FIG. 10, a period required for a further LSI test (step ST2100) to be performed after step ST2200 shown in FIG. 9 can be reduced as compared with the fabricating method shown in FIG. 9.
  • Although in the above examples the cases where the interconnect to which the digital ground source 1035 is supplied and the interconnect to which the analog ground source 1075 is supplied are connected to each other inside or outside the package substrate, or by further using the lead are described with reference to FIGS. 2 to 8, it is needless to say that the shapes of the connection parts, the terminals and the pads are not restricted to those shown in the drawings. Physical positions of pads or the like are not restricted to those in this embodiment.
  • Although the case where the external terminal of the LSI chip is located on the back surface of the package substrate is described, the case where it is located on the side thereof is likewise applicable to this invention. Although the case where the connection is performed on the back surface thereof by using the interconnect or the condenser is described with reference to FIGS. 3 and 5, the case where the connection is performed on the side thereof is likewise applicable to this invention. In the case of FIG. 3 or 5, it is not impossible that the connection is likewise performed on the front surface thereof.

Claims (6)

1-6. (canceled)
7. The method for fabricating a semiconductor integrated circuit device of claim 6, wherein
the external connection step is the step of connecting the first grounding conductor to the second grounding conductor inside a package substrate of the semiconductor integrated circuit device.
8. The method for fabricating a semiconductor integrated circuit device of claim 6, wherein
the external connection step is the step of connecting the first grounding conductor to the second grounding conductor outside a package substrate of the semiconductor integrated circuit device.
9. The method for fabricating a semiconductor integrated circuit device of claim 6, wherein
the external connection step is the step of connecting the first grounding conductor to the second grounding conductor using a capacitance outside a package substrate of the semiconductor integrated circuit device.
10. The method for fabricating a semiconductor integrated circuit device of claim 6, wherein
the external connection step is the step of connecting the first grounding conductor to the second grounding conductor via a member for electrically connecting the semiconductor integrated circuit device to a package substrate of the semiconductor integrated circuit device.
11. A method for fabricating a semiconductor integrated circuit device, comprising:
a first package production step of producing a first package substrate in which a first grounding conductor connected to a first electrostatic destruction protection circuit for protecting a first digital circuit from destruction caused by ESD in the first digital circuit by an influence of an input digital signal and a second grounding conductor connected to a second electrostatic destruction protection circuit for protecting a first analog circuit from destruction caused by ESD in the first analog circuit by an influence of an input analog signal are not connected to each other inside a package substrate of a first semiconductor integrated circuit device including the first digital circuit and the first analog circuit which are integrated on a single semiconductor chip;
a second package production step of producing a second package substrate in which a third grounding conductor connected to a third electrostatic destruction protection circuit for protecting a second digital circuit from destruction caused by ESD in the second digital circuit by an influence of an input digital signal and a fourth grounding conductor connected to a fourth electrostatic destruction protection circuit for protecting a second analog circuit from destruction caused by ESD in the second analog circuit by an influence of an input analog signal are connected to each other inside a package substrate of a second semiconductor integrated circuit device including the second digital circuit and the second analog circuit which are integrated on a single semiconductor chip;
a first LSI test step to be performed after the first package production step, including a first circuit test step of judging whether or not the first digital circuit and the first analog circuit satisfy the specification and a first electrostatic destruction test step of, when it is judged in the first circuit test step that both the first digital circuit and the first analog circuit satisfy the specification, judging whether or not destruction caused by ESD occurs for the first digital circuit and the first analog circuit;
a second LSI test step to be performed after the second package production step, including a second circuit test step of judging whether or not the second digital circuit and the second analog circuit satisfy the specification and a second electrostatic destruction test step of, when it is judged in the second circuit test step that both the second digital circuit and the second analog circuit satisfy the specification, judging whether or not destruction caused by ESD occurs for the second digital circuit and the second analog circuit;
a first package selection step of, when it is judged in the first electrostatic destruction test step of the first LSI test step that no destruction caused by ESD occurs in both the first digital circuit and the first analog circuit, selecting the first package substrate; and
a second package selection step of, when it is judged in the first electrostatic destruction test step of the first LSI test step that destruction caused by ESD occurs in at least one of the first digital circuit and the first analog circuit and it is judged in the second electrostatic destruction test step of the second LSI test step that no destruction caused by ESD occurs in both the second digital circuit and the second analog circuit, selecting the second package substrate.
US11/142,379 2002-12-06 2005-06-02 Semiconductor integrated circuit device and method for fabricating the same Abandoned US20050264965A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/142,379 US20050264965A1 (en) 2002-12-06 2005-06-02 Semiconductor integrated circuit device and method for fabricating the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2002355856A JP3713013B2 (en) 2002-12-06 2002-12-06 Manufacturing method of semiconductor integrated circuit device
JP2002-355856 2002-12-06
US10/664,874 US6911700B2 (en) 2002-12-06 2003-09-22 Semiconductor integrated circuit device including digital and analog circuits comprising electrostatic destruction protection circuits
US11/142,379 US20050264965A1 (en) 2002-12-06 2005-06-02 Semiconductor integrated circuit device and method for fabricating the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/664,874 Division US6911700B2 (en) 2002-12-06 2003-09-22 Semiconductor integrated circuit device including digital and analog circuits comprising electrostatic destruction protection circuits

Publications (1)

Publication Number Publication Date
US20050264965A1 true US20050264965A1 (en) 2005-12-01

Family

ID=32310773

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/664,874 Expired - Lifetime US6911700B2 (en) 2002-12-06 2003-09-22 Semiconductor integrated circuit device including digital and analog circuits comprising electrostatic destruction protection circuits
US11/142,379 Abandoned US20050264965A1 (en) 2002-12-06 2005-06-02 Semiconductor integrated circuit device and method for fabricating the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/664,874 Expired - Lifetime US6911700B2 (en) 2002-12-06 2003-09-22 Semiconductor integrated circuit device including digital and analog circuits comprising electrostatic destruction protection circuits

Country Status (5)

Country Link
US (2) US6911700B2 (en)
EP (1) EP1427015A2 (en)
JP (1) JP3713013B2 (en)
KR (1) KR20040049782A (en)
CN (1) CN1293633C (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080272500A1 (en) * 2007-04-27 2008-11-06 Sharp Kabushiki Kaisha Semiconductor device and method for manufacturing semiconductor device
US20220112024A1 (en) * 2010-07-22 2022-04-14 K-Fee System Gmbh Portion capsule having an identifier

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1886834A (en) * 2003-11-27 2006-12-27 松下电器产业株式会社 Semiconductor device comprising electrostatic breakdown protection element
JP2006228942A (en) * 2005-02-17 2006-08-31 Nec Electronics Corp Semiconductor device
US7551414B2 (en) * 2005-12-15 2009-06-23 Lsi Corporation Electrostatic discharge series protection
TW200818451A (en) * 2006-06-02 2008-04-16 Renesas Tech Corp Semiconductor device
US7858402B2 (en) * 2007-11-28 2010-12-28 Broadcom Corporation Integrated circuit package having reversible ESD protection
KR100953086B1 (en) * 2007-12-27 2010-04-19 한국과학기술원 Mixed mode system in package capable of shielding digital noise
US8077439B2 (en) * 2008-04-17 2011-12-13 Broadcom Corporation Method and system for mitigating risk of electrostatic discharge for a system on chip (SOC)
US8040645B2 (en) * 2008-08-12 2011-10-18 Qualcomm Incorporated System and method for excess voltage protection in a multi-die package
US8222910B2 (en) * 2009-07-16 2012-07-17 Atmel Corporation Method and apparatus for sub-assembly error detection in high voltage analog circuits and pins
CN102117803B (en) * 2009-12-31 2014-10-08 无锡中星微电子有限公司 Chip provided with high electrostatic discharge performance
US9651630B2 (en) * 2013-07-17 2017-05-16 Infineon Technologies Ag Circuitry and method for monitoring a power supply of an electronic device
CN108022911A (en) * 2016-10-31 2018-05-11 深圳市中兴微电子技术有限公司 A kind of system-on-chip of Flip-Chip Using
CN112020773B (en) * 2018-11-15 2023-09-08 华为技术有限公司 Integrated circuit
CN115825705B (en) * 2023-02-15 2023-05-09 芯动微电子科技(珠海)有限公司 ESD event detection circuit and detection method

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5453713A (en) * 1992-07-06 1995-09-26 Digital Equipment Corporation Noise-free analog islands in digital integrated circuits
US5665262A (en) * 1991-03-11 1997-09-09 Philip Morris Incorporated Tubular heater for use in an electrical smoking article
US5901023A (en) * 1996-08-07 1999-05-04 Ricoh Company, Ltd. Semiconductor input/output circuit

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59193046A (en) 1983-04-15 1984-11-01 Hitachi Ltd Semiconductor integrated circuit device
JP2809020B2 (en) * 1992-12-07 1998-10-08 日本電気株式会社 I / O protection circuit
JP3210147B2 (en) * 1993-08-09 2001-09-17 株式会社東芝 Semiconductor device
JPH0774316A (en) * 1993-09-02 1995-03-17 Toshiba Corp Analog input channel circuit
JP3229809B2 (en) 1995-08-31 2001-11-19 三洋電機株式会社 Semiconductor device
JPH1065105A (en) * 1996-08-19 1998-03-06 Mitsubishi Electric Corp Semiconductor integrated circuit
JPH1085105A (en) 1996-09-15 1998-04-07 Koichi Hirayama Connecting type hanger
JP3237110B2 (en) 1998-03-24 2001-12-10 日本電気株式会社 Semiconductor device

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5665262A (en) * 1991-03-11 1997-09-09 Philip Morris Incorporated Tubular heater for use in an electrical smoking article
US5453713A (en) * 1992-07-06 1995-09-26 Digital Equipment Corporation Noise-free analog islands in digital integrated circuits
US5901023A (en) * 1996-08-07 1999-05-04 Ricoh Company, Ltd. Semiconductor input/output circuit

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080272500A1 (en) * 2007-04-27 2008-11-06 Sharp Kabushiki Kaisha Semiconductor device and method for manufacturing semiconductor device
US7906856B2 (en) * 2007-04-27 2011-03-15 Sharp Kabushiki Kaisha Semiconductor device and method for manufacturing semiconductor device
US20220112024A1 (en) * 2010-07-22 2022-04-14 K-Fee System Gmbh Portion capsule having an identifier
US11542094B2 (en) * 2010-07-22 2023-01-03 K-Fee System Gmbh Portion capsule having an identifier

Also Published As

Publication number Publication date
US20040108577A1 (en) 2004-06-10
CN1293633C (en) 2007-01-03
JP2004193170A (en) 2004-07-08
JP3713013B2 (en) 2005-11-02
US6911700B2 (en) 2005-06-28
KR20040049782A (en) 2004-06-12
CN1507052A (en) 2004-06-23
EP1427015A2 (en) 2004-06-09

Similar Documents

Publication Publication Date Title
US20050264965A1 (en) Semiconductor integrated circuit device and method for fabricating the same
US6472764B2 (en) Method and apparatus for implementing selected functionality on an integrated circuit device
CN101673733B (en) Integrated circuit chip and seal ring structure of same
US20110315986A1 (en) Semiconductor integrated circuit
US20090080135A1 (en) Apparatus and Method for ESD Protection of an Integrated Circuit
US20100248547A1 (en) Esd protection
WO1999017125A1 (en) Method and apparatus for probing an integrated circuit through the back side of an integrated circuit die
CN108463048B (en) Substrate circuit device
US5952684A (en) Chip layout of semiconductor integrated circuit
US6784558B2 (en) Semiconductor device inlcluding optimized driver layout for integrated circuit with staggered bond pads
JP2019216237A (en) Reduction of crosstalk in mixed signal multi chip mems device package
JPH11176901A (en) Manufacture of emulation circuit device and device having two integrated circuits
US20020063251A1 (en) Semiconductor device and testing method therefor
US20040245632A1 (en) Electrostatic discharge protection
US20050269718A1 (en) Optimized driver layout for integrated circuits with staggered bond pads
US7055069B2 (en) Spare input/output buffer
CN100435305C (en) Method for manufacturing protection assembly for preventing electronic component from static discharge and electronic component of corresponding conformation
JP2005236316A (en) Semiconductor integrated circuit device
KR100699838B1 (en) A semiconductor device including the ROM interface PAD
JP3491885B2 (en) Semiconductor device
US20220178989A1 (en) Electronic device comprising wire links
JPH0964572A (en) Earth pattern for protecting against lightning and static electricity
US20080163146A1 (en) Apparatus for integrated input/output circuit and verification method thereof
US20030183908A1 (en) Semiconductor device and method of manufacturing the same
JPH05144944A (en) Semiconductor integrated circuit and its manufacture

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION