US20050083123A1 - High efficiency rf power amplifier - Google Patents
High efficiency rf power amplifier Download PDFInfo
- Publication number
- US20050083123A1 US20050083123A1 US10/688,705 US68870503A US2005083123A1 US 20050083123 A1 US20050083123 A1 US 20050083123A1 US 68870503 A US68870503 A US 68870503A US 2005083123 A1 US2005083123 A1 US 2005083123A1
- Authority
- US
- United States
- Prior art keywords
- power
- node
- power source
- amplifier
- amplification system
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000003321 amplification Effects 0.000 claims abstract description 30
- 238000003199 nucleic acid amplification method Methods 0.000 claims abstract description 30
- 238000010168 coupling process Methods 0.000 claims description 16
- 238000005859 coupling reaction Methods 0.000 claims description 16
- 230000008878 coupling Effects 0.000 claims description 14
- 238000000034 method Methods 0.000 claims description 11
- 239000003990 capacitor Substances 0.000 claims description 3
- 230000005669 field effect Effects 0.000 claims description 3
- 230000001105 regulatory effect Effects 0.000 claims description 2
- 238000012544 monitoring process Methods 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 10
- 238000013459 approach Methods 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 238000001914 filtration Methods 0.000 description 2
- 210000003127 knee Anatomy 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000011664 signaling Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/189—High-frequency amplifiers, e.g. radio frequency amplifiers
Definitions
- the invention relates generally to solid state amplifiers and, more particularly, to radio frequency (RF) power amplifiers.
- RF radio frequency
- FIG. 1 is a schematic diagram illustrating an example radio frequency power amplification system in accordance with an embodiment of the present invention
- FIG. 2 is a diagram illustrating an envelope varying radio frequency (RF) signal that may occur on an output node of a power amplifier in accordance with an embodiment of the present invention
- FIG. 3 is a diagram illustrating a voltage waveform that may occur on a power node of the power amplifier when the RF signal of FIG. 2 is present on the output node of a power amplifier in accordance with an embodiment of the present invention
- FIG. 4 is a diagram illustrating another envelope varying RF signal that may occur on an output node of a power amplifier in accordance with an embodiment of the present invention
- FIG. 5 is a diagram illustrating a voltage waveform that may occur on the power node of a power amplifier when the RF signal of FIG. 4 is present on the output node of the power amplifier in accordance with an embodiment of the present invention.
- FIG. 6 is a flowchart illustrating a method for operating an RF power amplifier in accordance with an embodiment of the present invention.
- FIG. 1 is a schematic diagram illustrating an example radio frequency (RF) power amplification system 10 in accordance with an embodiment of the present invention.
- the power amplification system 10 may include one or more of the following: a power amplifier 12 , a switch circuit 14 , and a regulator circuit 16 .
- the power amplifier 12 may generate an envelope varying RF signal on an output node 22 thereof.
- the envelope varying RF signal may include, for example, an amplitude modulated (AM) signal, a signal having some other form of envelope modulation, a constant amplitude output signal that may experience changes in power level, and/or any other form of RF signal for which the envelope may vary with time.
- AM amplitude modulated
- the RF output signal may be delivered to a load resistance (RL) 24 through an output circuit 26 .
- the load resistance 24 may represent any of a wide range of structures and will typically depend upon the application.
- the load resistance 24 may include an antenna that will be used to wirelessly transmit the RF output signal to a remote location. Any type of antenna may be used including, for example, a dipole, a helix, a patch, an array, and/or others.
- the RF power amplification system 10 may be used in any application where an RF power amplifier is needed.
- the output node 22 of the power amplifier 12 may be connected to a power node 28 through an inductor (L 3 ) 30 or some other component that can provide a relatively high impedance at the RF frequencies and a relatively low impedance at envelope frequencies (e.g., a quarter wave transmission line section, etc.) and that can supply DC current to the power amplifier 12 .
- an inductor is used between the output node 22 and the power node 28 that forms a part of an output matching arrangement with components of the output circuit 26 .
- the power node 28 is a connection point through which power may be supplied to the power amplifier 12 .
- the switch circuit 14 is connected between a first power source 18 and the power node 28 .
- the regulator circuit 16 is connected between a second power source 20 and the power node 28 .
- the first and second power sources 18 , 20 are each operative for providing a direct current (DC) voltage having a predetermined voltage level to the system 10 .
- DC direct current
- Any form of DC power source may be used including, for example, batteries, DC power supplies, and/or others.
- a single-stage insulated gate field effect transistor (IGFET) power amplifier is used.
- any of a wide range of different power amplifier types e.g., multiple stage, cascode, common gate, etc.
- transistor types e.g., junction FETs, bipolarjunction transistors (BJTs), silicon transistors, gallium arsenide (GaAs) transistors, etc.
- BJTs bipolarjunction transistors
- GaAs gallium arsenide
- a shunt capacitor (C 4 ) 48 may be coupled between the power node 28 and a common node (e.g., ground) that presents a relatively low impedance (e.g., a short circuit) to RF energy and a relatively high impedance (e.g., an open circuit) to energy at the envelope frequencies to reduce power dissipation in the power amplification system 10 .
- a common node e.g., ground
- a relatively low impedance e.g., a short circuit
- a relatively high impedance e.g., an open circuit
- the switch circuit 14 maintains a connection between the power node 28 and the first power source 18 during periods when the amplitude of the envelope of the RF output signal on the output node 22 of the power amplifier 12 is relatively low.
- the regulator circuit 16 is operative for controllably coupling the power node 28 to the second power source 20 during higher amplitude portions (e.g., peak portions) of the envelope of the RF output signal.
- the regulator circuit 16 may regulate the voltage on the power node 28 and therefore the output node 22 to prevent the voltage on the output node 22 from falling substantially below a predetermined minimum voltage level.
- the switch circuit 14 may decouple the power node 28 from the first power source 18 during all or part of the time that the second power source 20 is delivering current thereto.
- the first power source 18 provides a lower voltage level than the second power source 20 .
- the first power source 18 may provide a voltage level that is approximately one-half that of the second power source 20 .
- the power consumed by the system 10 will be significantly less than during periods when the second power source 20 is providing power (i.e., because of the lower voltage level).
- enhanced operational efficiency may be achieved.
- This enhanced operational efficiency will be even more pronounced in systems that utilize signaling schemes having a large peak to average ratio (e.g., 64 quadrature amplitude modulation (QAM) orthogonal frequency division multiplexing (OFDM), etc.).
- the regulator circuit 16 may be configured in a manner that preserves the linearity of operation of the amplification system 10 , even during the higher magnitude portions of the envelope of the RF output signal.
- the switch circuit 14 includes: a first control amplifier 32 , a first voltage reference 34 , and a switching device 36 .
- the regulator circuit 16 includes: a negative envelope detector 38 , a second control amplifier 40 , a second voltage reference (V MIN ) 42 , and an amplifying device 44 .
- the switching device 36 is a P-type IGFET (e.g., a P-type metal-oxide-semiconductor field effect transistor (MOSFET), also known as PMOS). It should be appreciated, however, that many other types of switching devices may alternatively be used including, for example, other types of transistors, complementary metal oxide semiconductor (CMOS) switches, and/or others.
- MOSFET P-type metal-oxide-semiconductor field effect transistor
- an N-type MOSFET also known as NMOS
- NMOS devices can typically be implemented within a smaller die area than PMOS devices (i.e., less area for the same “on” resistance).
- the amplifying device 44 within the regulator circuit 16 is also a P-type IGFET. Other types of transistors and/or amplifiers may alternatively be used.
- an NMOS device is used for the amplifying device 44 (although this may require the addition of a bootstrap circuit).
- the first and second control amplifiers 32 , 40 may include, for example, operational amplifiers, differential amplifiers, amplifiers having moderate gain, and/or others.
- the negative envelope detector 38 within the regulator circuit 16 detects the negative envelope of the RF signal on the output node 22 of the power amplifier 12 .
- the second control amplifier 40 compares the negative envelope output by the negative envelope detector 38 to the second reference voltage (V MIN ) 42 and generates a control signal for delivery to the amplifying device 44 based on the comparison result.
- V MIN second reference voltage
- a control signal is delivered to the input of the amplifying device 44 that keeps the device in a non-conducting “off” state, thus de-coupling the second power source 20 from the power node 28 .
- the first control amplifier 32 delivers a control signal to the switching device 36 that keeps the device on, thereby coupling the first power source 18 to the power node 28 .
- the first control amplifier 32 generates the control signal based upon a comparison between the voltage on the power node 28 and the voltage of the first power source 18 reduced by the first voltage reference 34 .
- the first voltage reference 34 will generate a slightly greater voltage than the worst case offset of the first control amplifier 32 , although other values may alternatively be used.
- the second control amplifier 40 delivers a control signal to the input of the amplifying device 44 that allows current to flow from the second power source 20 to the power node 28 .
- This current causes the voltage on the power node 28 to increase in a manner that regulates the voltage on the output node 22 at around V MIN .
- the resulting increase in voltage on the power node 28 may also cause the switch circuit 14 to de-couple the power node 28 from the first power source 18 by the action of the first control amplifier 32 and the switching device 36 .
- the reference voltage (V MIN ) is selected based upon knowledge of a voltage level that may cause the power amplifier 12 to operate in a non-linear fashion. For example, when an IGFET is used within a power amplifier, as in the illustrated embodiment, the reference voltage can be selected to be at or slightly above the knee voltage of the IGFET, below which the amplifier is no longer operating in the saturation region. Other methods for selecting the reference voltage level may alternatively be used.
- FIG. 2 is a diagram illustrating an envelope varying RF signal 50 that may occur on the output node 22 of the power amplifier 12 of FIG. 1 .
- the RF signal 50 has a positive envelope 52 and a negative envelope 54 and is centered about the voltage of the first power source 18 (which is V DD /2 in the illustrated embodiment).
- the RF signal 50 is an example of an output signal having a relatively low amplitude RF envelope.
- the RF signal 50 does not extend downward to the reference voltage level (V MIN ). Therefore, the power node 28 remains coupled to the first power source 18 and de-coupled from the second power source 20 .
- FIG. 3 is a diagram illustrating the voltage waveform on the power node 28 while the RF signal 50 of FIG. 2 is on the output node 22 of the power amplifier 12 . As shown, the power node voltage remains substantially constant at the potential of the first power source 18 during this period.
- FIG. 4 is a diagram illustrating another envelope varying RF signal 60 that may occur on the output node 22 of the power amplifier 12 of FIG. 1 .
- the RF signal 60 has a positive envelope 62 and a negative envelope 64 .
- the RF signal 60 of FIG. 4 is an example of an output signal having a relatively high amplitude RF envelope.
- the negative envelope 64 extends downward to the reference voltage level (V MIN ) and is regulated so that it does not go below this voltage level. This is achieved by controllably coupling the power node 28 of the power amplification system 10 to the second power source 20 when the negative envelope reaches (or approaches) V MIN .
- the reference voltage level may be selected based upon knowledge of a voltage level below which a power amplifier will operate in a non-linear fashion (e.g., a knee voltage).
- FIG. 5 is a diagram illustrating the voltage waveform on the power node 28 while the RF signal 60 of FIG. 4 is on the output node 22 of the power amplifier 12 .
- the power node voltage includes peaks that correspond to the peaks of the RF envelope. These peaks in the power node voltage act to regulate the voltage on the output node 22 as described above and may also act to preserve the informational content of the RF envelope (if any) by maintaining circuit linearity.
- the power amplification system 10 of FIG. 1 uses a single-ended architecture.
- differential architectures may alternatively be used.
- an additional power amplifier 12 maybe connected to the power node 28 to amplify a complementary portion of a differential input signal.
- Another negative envelope detector 38 may also be provided to detect the envelope of the new power amplifier 12 .
- filtration techniques may be needed to recover the information of the envelope of the RF output signal.
- the envelope of the RF output signal may be reproduced without additional filtration (e.g., through the action of common mode rejection).
- the RF power amplification system 10 of FIG. 1 is merely an example of one possible architecture that may be implemented in accordance with the present invention. Many alternative architectures also exist. Additional power sources and associated circuitry may also be added to achieve further efficiency increases. For example, in at least one embodiment, an additional switch circuit is provided to controllably couple the power node to a third power source having a potential between that of the first and second power sources.
- FIG. 6 is a flowchart illustrating a method for operating an RF power amplifier in accordance with an embodiment of the present invention.
- a power node of an RF amplifier is first coupled to a first power source (block 72 ).
- An RF signal at an output node of the amplifier is monitored during operation of the amplifier (block 74 ).
- the power node may subsequently be controllably coupled to a second power source, based on an envelope of the RF output signal, in a manner that regulates a voltage level on the output node (block 76 ).
- the power node may be coupled to the second power source when a negative envelope of the RF output signal meets a predetermined condition (e.g., the negative envelope reaches or transitions across a predetermined value).
- the voltage value of the second power source is greater than that of the first power source.
- the second power source may have a potential that is twice that of the first power source. Other ratios are also possible.
- current may be delivered to the power node from the second power source in a manner that increases the voltage level thereon and thereby regulates the signal level on the output node so that it does not fall substantially below a predetermined level.
- the power node of the amplifier may be de-coupled from first power source after the second power source begins to provide current thereto (e.g., after a voltage level on the power node has increased a predetermined amount as a result of the second power source).
- the power node may subsequently be de-coupled from the second power source and recoupled to the first power source based on the envelope of the RF output signal.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
Abstract
Description
- The invention relates generally to solid state amplifiers and, more particularly, to radio frequency (RF) power amplifiers.
-
FIG. 1 is a schematic diagram illustrating an example radio frequency power amplification system in accordance with an embodiment of the present invention; -
FIG. 2 is a diagram illustrating an envelope varying radio frequency (RF) signal that may occur on an output node of a power amplifier in accordance with an embodiment of the present invention; -
FIG. 3 is a diagram illustrating a voltage waveform that may occur on a power node of the power amplifier when the RF signal ofFIG. 2 is present on the output node of a power amplifier in accordance with an embodiment of the present invention; -
FIG. 4 is a diagram illustrating another envelope varying RF signal that may occur on an output node of a power amplifier in accordance with an embodiment of the present invention; -
FIG. 5 is a diagram illustrating a voltage waveform that may occur on the power node of a power amplifier when the RF signal ofFIG. 4 is present on the output node of the power amplifier in accordance with an embodiment of the present invention; and -
FIG. 6 is a flowchart illustrating a method for operating an RF power amplifier in accordance with an embodiment of the present invention. - In the following detailed description, reference is made to the accompanying drawings that show, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. It is to be understood that the various embodiments of the invention, although different, are not necessarily mutually exclusive. For example, a particular feature, structure, or characteristic described herein in connection with one embodiment may be implemented within other embodiments without departing from the spirit and scope of the invention. In addition, it is to be understood that the location or arrangement of individual elements within each disclosed embodiment may be modified without departing from the spirit and scope of the invention. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, appropriately interpreted, along with the full range of equivalents to which the claims are entitled. In the drawings, like numerals refer to the same or similar functionality throughout the several views.
-
FIG. 1 is a schematic diagram illustrating an example radio frequency (RF)power amplification system 10 in accordance with an embodiment of the present invention. As illustrated, thepower amplification system 10 may include one or more of the following: apower amplifier 12, aswitch circuit 14, and aregulator circuit 16. During operation, thepower amplifier 12 may generate an envelope varying RF signal on anoutput node 22 thereof. The envelope varying RF signal may include, for example, an amplitude modulated (AM) signal, a signal having some other form of envelope modulation, a constant amplitude output signal that may experience changes in power level, and/or any other form of RF signal for which the envelope may vary with time. The RF output signal may be delivered to a load resistance (RL) 24 through anoutput circuit 26. Theload resistance 24 may represent any of a wide range of structures and will typically depend upon the application. In a transmitter application, for example, theload resistance 24 may include an antenna that will be used to wirelessly transmit the RF output signal to a remote location. Any type of antenna may be used including, for example, a dipole, a helix, a patch, an array, and/or others. The RFpower amplification system 10 may be used in any application where an RF power amplifier is needed. - The
output node 22 of thepower amplifier 12 may be connected to apower node 28 through an inductor (L3) 30 or some other component that can provide a relatively high impedance at the RF frequencies and a relatively low impedance at envelope frequencies (e.g., a quarter wave transmission line section, etc.) and that can supply DC current to thepower amplifier 12. In at least one embodiment, an inductor is used between theoutput node 22 and thepower node 28 that forms a part of an output matching arrangement with components of theoutput circuit 26. Thepower node 28 is a connection point through which power may be supplied to thepower amplifier 12. Theswitch circuit 14 is connected between afirst power source 18 and thepower node 28. Theregulator circuit 16 is connected between asecond power source 20 and thepower node 28. The first andsecond power sources system 10. Any form of DC power source may be used including, for example, batteries, DC power supplies, and/or others. In the illustrated embodiment, a single-stage insulated gate field effect transistor (IGFET) power amplifier is used. It should be appreciated, however, that any of a wide range of different power amplifier types (e.g., multiple stage, cascode, common gate, etc.) and/or transistor types (e.g., junction FETs, bipolarjunction transistors (BJTs), silicon transistors, gallium arsenide (GaAs) transistors, etc.) may be used in other embodiments. A shunt capacitor (C4) 48 may be coupled between thepower node 28 and a common node (e.g., ground) that presents a relatively low impedance (e.g., a short circuit) to RF energy and a relatively high impedance (e.g., an open circuit) to energy at the envelope frequencies to reduce power dissipation in thepower amplification system 10. - The
switch circuit 14 maintains a connection between thepower node 28 and thefirst power source 18 during periods when the amplitude of the envelope of the RF output signal on theoutput node 22 of thepower amplifier 12 is relatively low. As will be described in greater detail, theregulator circuit 16 is operative for controllably coupling thepower node 28 to thesecond power source 20 during higher amplitude portions (e.g., peak portions) of the envelope of the RF output signal. During these higher amplitude portions of the RF envelope, theregulator circuit 16 may regulate the voltage on thepower node 28 and therefore theoutput node 22 to prevent the voltage on theoutput node 22 from falling substantially below a predetermined minimum voltage level. Theswitch circuit 14 may decouple thepower node 28 from thefirst power source 18 during all or part of the time that thesecond power source 20 is delivering current thereto. - In at least one embodiment of the present invention, the
first power source 18 provides a lower voltage level than thesecond power source 20. For example, thefirst power source 18 may provide a voltage level that is approximately one-half that of thesecond power source 20. During periods of operation when only the lower voltage levelfirst power source 18 is providing power to theamplification system 10, the power consumed by thesystem 10 will be significantly less than during periods when thesecond power source 20 is providing power (i.e., because of the lower voltage level). In this manner, enhanced operational efficiency may be achieved. This enhanced operational efficiency will be even more pronounced in systems that utilize signaling schemes having a large peak to average ratio (e.g., 64 quadrature amplitude modulation (QAM) orthogonal frequency division multiplexing (OFDM), etc.). In addition, in at least one embodiment, theregulator circuit 16 may be configured in a manner that preserves the linearity of operation of theamplification system 10, even during the higher magnitude portions of the envelope of the RF output signal. - In the embodiment illustrated in
FIG. 1 , theswitch circuit 14 includes: afirst control amplifier 32, afirst voltage reference 34, and aswitching device 36. Similarly, theregulator circuit 16 includes: anegative envelope detector 38, asecond control amplifier 40, a second voltage reference (VMIN) 42, and anamplifying device 44. In the illustrated embodiment, theswitching device 36 is a P-type IGFET (e.g., a P-type metal-oxide-semiconductor field effect transistor (MOSFET), also known as PMOS). It should be appreciated, however, that many other types of switching devices may alternatively be used including, for example, other types of transistors, complementary metal oxide semiconductor (CMOS) switches, and/or others. In at least one embodiment, for example, an N-type MOSFET (also known as NMOS) is used for theswitching device 36. NMOS devices can typically be implemented within a smaller die area than PMOS devices (i.e., less area for the same “on” resistance). In the illustrated embodiment, the amplifyingdevice 44 within theregulator circuit 16 is also a P-type IGFET. Other types of transistors and/or amplifiers may alternatively be used. In at least one embodiment, for example, an NMOS device is used for the amplifying device 44 (although this may require the addition of a bootstrap circuit). The first andsecond control amplifiers - The
negative envelope detector 38 within theregulator circuit 16 detects the negative envelope of the RF signal on theoutput node 22 of thepower amplifier 12. Thesecond control amplifier 40 compares the negative envelope output by thenegative envelope detector 38 to the second reference voltage (VMIN) 42 and generates a control signal for delivery to the amplifyingdevice 44 based on the comparison result. When the negative envelope is greater than the reference voltage (which will typically occur during lower amplitude portions of the envelope), a control signal is delivered to the input of the amplifyingdevice 44 that keeps the device in a non-conducting “off” state, thus de-coupling thesecond power source 20 from thepower node 28. During this time, thefirst control amplifier 32 delivers a control signal to theswitching device 36 that keeps the device on, thereby coupling thefirst power source 18 to thepower node 28. Thefirst control amplifier 32 generates the control signal based upon a comparison between the voltage on thepower node 28 and the voltage of thefirst power source 18 reduced by thefirst voltage reference 34. In at least one implementation, thefirst voltage reference 34 will generate a slightly greater voltage than the worst case offset of thefirst control amplifier 32, although other values may alternatively be used. - When the negative envelope of the RF signal on the
output node 22 of thepower amplifier 12 reaches the reference voltage (VMIN) (or falls slightly below the reference voltage), thesecond control amplifier 40 delivers a control signal to the input of the amplifyingdevice 44 that allows current to flow from thesecond power source 20 to thepower node 28. This current causes the voltage on thepower node 28 to increase in a manner that regulates the voltage on theoutput node 22 at around VMIN. The resulting increase in voltage on thepower node 28 may also cause theswitch circuit 14 to de-couple thepower node 28 from thefirst power source 18 by the action of thefirst control amplifier 32 and theswitching device 36. The feedback loop within theregulator circuit 16 may then maintain the negative envelope on theoutput node 22 at or around VMIN until the negative envelope once again rises above VMIN. In at least one embodiment, the reference voltage (VMIN) is selected based upon knowledge of a voltage level that may cause thepower amplifier 12 to operate in a non-linear fashion. For example, when an IGFET is used within a power amplifier, as in the illustrated embodiment, the reference voltage can be selected to be at or slightly above the knee voltage of the IGFET, below which the amplifier is no longer operating in the saturation region. Other methods for selecting the reference voltage level may alternatively be used. -
FIG. 2 is a diagram illustrating an envelope varyingRF signal 50 that may occur on theoutput node 22 of thepower amplifier 12 ofFIG. 1 . As shown, theRF signal 50 has apositive envelope 52 and anegative envelope 54 and is centered about the voltage of the first power source 18 (which is VDD/2 in the illustrated embodiment). TheRF signal 50 is an example of an output signal having a relatively low amplitude RF envelope. As illustrated, theRF signal 50 does not extend downward to the reference voltage level (VMIN). Therefore, thepower node 28 remains coupled to thefirst power source 18 and de-coupled from thesecond power source 20.FIG. 3 is a diagram illustrating the voltage waveform on thepower node 28 while theRF signal 50 ofFIG. 2 is on theoutput node 22 of thepower amplifier 12. As shown, the power node voltage remains substantially constant at the potential of thefirst power source 18 during this period. -
FIG. 4 is a diagram illustrating another envelope varyingRF signal 60 that may occur on theoutput node 22 of thepower amplifier 12 ofFIG. 1 . TheRF signal 60 has apositive envelope 62 and anegative envelope 64. TheRF signal 60 ofFIG. 4 is an example of an output signal having a relatively high amplitude RF envelope. As shown, thenegative envelope 64 extends downward to the reference voltage level (VMIN) and is regulated so that it does not go below this voltage level. This is achieved by controllably coupling thepower node 28 of thepower amplification system 10 to thesecond power source 20 when the negative envelope reaches (or approaches) VMIN. As discussed previously, the reference voltage level may be selected based upon knowledge of a voltage level below which a power amplifier will operate in a non-linear fashion (e.g., a knee voltage).FIG. 5 is a diagram illustrating the voltage waveform on thepower node 28 while theRF signal 60 ofFIG. 4 is on theoutput node 22 of thepower amplifier 12. As shown, the power node voltage includes peaks that correspond to the peaks of the RF envelope. These peaks in the power node voltage act to regulate the voltage on theoutput node 22 as described above and may also act to preserve the informational content of the RF envelope (if any) by maintaining circuit linearity. - The
power amplification system 10 ofFIG. 1 uses a single-ended architecture. It should be appreciated that differential architectures may alternatively be used. For example, in one possible approach, anadditional power amplifier 12 maybe connected to thepower node 28 to amplify a complementary portion of a differential input signal. Anothernegative envelope detector 38 may also be provided to detect the envelope of thenew power amplifier 12. Using a single-ended architecture, filtration techniques may be needed to recover the information of the envelope of the RF output signal. In a differential architecture, however, the envelope of the RF output signal may be reproduced without additional filtration (e.g., through the action of common mode rejection). - It should be appreciated that the RF
power amplification system 10 ofFIG. 1 is merely an example of one possible architecture that may be implemented in accordance with the present invention. Many alternative architectures also exist. Additional power sources and associated circuitry may also be added to achieve further efficiency increases. For example, in at least one embodiment, an additional switch circuit is provided to controllably couple the power node to a third power source having a potential between that of the first and second power sources. -
FIG. 6 is a flowchart illustrating a method for operating an RF power amplifier in accordance with an embodiment of the present invention. A power node of an RF amplifier is first coupled to a first power source (block 72). An RF signal at an output node of the amplifier is monitored during operation of the amplifier (block 74). The power node may subsequently be controllably coupled to a second power source, based on an envelope of the RF output signal, in a manner that regulates a voltage level on the output node (block 76). For example, the power node may be coupled to the second power source when a negative envelope of the RF output signal meets a predetermined condition (e.g., the negative envelope reaches or transitions across a predetermined value). In at least one embodiment of the invention, the voltage value of the second power source is greater than that of the first power source. For example, the second power source may have a potential that is twice that of the first power source. Other ratios are also possible. When the power node is coupled to the second power source, current may be delivered to the power node from the second power source in a manner that increases the voltage level thereon and thereby regulates the signal level on the output node so that it does not fall substantially below a predetermined level. The power node of the amplifier may be de-coupled from first power source after the second power source begins to provide current thereto (e.g., after a voltage level on the power node has increased a predetermined amount as a result of the second power source). The power node may subsequently be de-coupled from the second power source and recoupled to the first power source based on the envelope of the RF output signal. - In the foregoing detailed description, various features of the invention are grouped together in one or more individual embodiments for the purpose of streamlining the disclosure. This method of disclosure is not to be interpreted as reflecting an intention that the claimed invention requires more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive aspects may lie in less than all features of each disclosed embodiment.
- Although the present invention has been described in conjunction with certain embodiments, it is to be understood that modifications and variations may be resorted to without departing from the spirit and scope of the invention as those skilled in the art readily understand. Such modifications and variations are considered to be within the purview and scope of the invention and the appended claims.
Claims (29)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/688,705 US6888409B1 (en) | 2003-10-17 | 2003-10-17 | High efficiency RF power amplifier |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/688,705 US6888409B1 (en) | 2003-10-17 | 2003-10-17 | High efficiency RF power amplifier |
Publications (2)
Publication Number | Publication Date |
---|---|
US20050083123A1 true US20050083123A1 (en) | 2005-04-21 |
US6888409B1 US6888409B1 (en) | 2005-05-03 |
Family
ID=34521229
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/688,705 Expired - Lifetime US6888409B1 (en) | 2003-10-17 | 2003-10-17 | High efficiency RF power amplifier |
Country Status (1)
Country | Link |
---|---|
US (1) | US6888409B1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070087770A1 (en) * | 2005-10-14 | 2007-04-19 | Hong Gan | Methods and apparatuses for transmission power control in a wireless communication system |
US11256312B2 (en) * | 2019-04-26 | 2022-02-22 | Hongfujin Precision Electronics (Tianjin) Co., Ltd. | System and method for managing power to server |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7071781B2 (en) * | 2003-08-14 | 2006-07-04 | Telasic Communications, Inc. | High speed, high resolution amplifier topology |
GB2411062B (en) * | 2004-02-11 | 2007-11-28 | Nujira Ltd | Resonance suppression for power amplifier output network |
US7375578B1 (en) * | 2004-10-29 | 2008-05-20 | On Semiconductor | Radio frequency envelope detector |
US7193474B2 (en) * | 2004-11-02 | 2007-03-20 | Skyworks Solutions, Inc. | Current limit circuit for power amplifiers |
US7295075B2 (en) * | 2004-11-16 | 2007-11-13 | Sige Semiconductor Inc. | OFDM amplifier and method therefor |
US8326659B2 (en) * | 2005-04-12 | 2012-12-04 | Blackboard Inc. | Method and system for assessment within a multi-level organization |
US7627060B2 (en) * | 2006-03-21 | 2009-12-01 | Intel Corporation | Receiver and method having envelope compensation signal |
US20090115052A1 (en) * | 2007-05-25 | 2009-05-07 | Astralux, Inc. | Hybrid silicon/non-silicon electronic device with heat spreader |
US7541867B2 (en) * | 2007-05-31 | 2009-06-02 | Intel Corporation | Polar amplifier |
US7928794B2 (en) * | 2008-07-21 | 2011-04-19 | Analog Devices, Inc. | Method and apparatus for a dynamically self-bootstrapped switch |
US8174313B2 (en) * | 2010-05-17 | 2012-05-08 | Avago Technologies Wireless Ip (Singapore) Pte. Ltd. | Apparatus and method for controlling power amplifier |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6148220A (en) * | 1997-04-25 | 2000-11-14 | Triquint Semiconductor, Inc. | Battery life extending technique for mobile wireless applications |
US6646511B2 (en) * | 2000-02-24 | 2003-11-11 | Skyworks Solutions, Inc. | Power amplifier with provisions for varying operating voltage based upon power amplifier output power |
US6825725B1 (en) * | 2003-06-27 | 2004-11-30 | Sige Semiconductor Inc. | Integrated power amplifier circuit |
-
2003
- 2003-10-17 US US10/688,705 patent/US6888409B1/en not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6148220A (en) * | 1997-04-25 | 2000-11-14 | Triquint Semiconductor, Inc. | Battery life extending technique for mobile wireless applications |
US6646511B2 (en) * | 2000-02-24 | 2003-11-11 | Skyworks Solutions, Inc. | Power amplifier with provisions for varying operating voltage based upon power amplifier output power |
US6825725B1 (en) * | 2003-06-27 | 2004-11-30 | Sige Semiconductor Inc. | Integrated power amplifier circuit |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070087770A1 (en) * | 2005-10-14 | 2007-04-19 | Hong Gan | Methods and apparatuses for transmission power control in a wireless communication system |
US11256312B2 (en) * | 2019-04-26 | 2022-02-22 | Hongfujin Precision Electronics (Tianjin) Co., Ltd. | System and method for managing power to server |
Also Published As
Publication number | Publication date |
---|---|
US6888409B1 (en) | 2005-05-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9337787B2 (en) | Power amplifier with improved low bias mode linearity | |
US7589589B2 (en) | Power amplifying apparatus and mobile communication terminal | |
US6300826B1 (en) | Apparatus and method for efficiently amplifying wideband envelope signals | |
KR101467231B1 (en) | Multi mode bias modulator operating on envelope tracking mode or average power tracking mode and envelope tracking power amplifier using the same | |
US7728662B2 (en) | Saturated power amplifier with selectable and variable output power levels | |
US20090289720A1 (en) | High-Efficiency Envelope Tracking Systems and Methods for Radio Frequency Power Amplifiers | |
US6888409B1 (en) | High efficiency RF power amplifier | |
EP3130075B1 (en) | Circuits and methods for biasing a power amplifier | |
US7453244B1 (en) | Low dropout regulator with control loop for avoiding hard saturation | |
CN107710630B (en) | Radio frequency power amplifier and current boost driver | |
US7719354B2 (en) | Dynamic biasing system for an amplifier | |
US20080024214A1 (en) | Power amplifier circuit for peak envelope modulation of high frequency signal | |
CN108206675B (en) | Radio frequency power amplifier bias modulation with programmable stage | |
US20040095193A1 (en) | Radio frequency power amplifier adaptive bias control circuit | |
US20200119694A1 (en) | Current reuse type field effect transistor amplifier | |
US7504881B2 (en) | Power amplifier | |
US7525388B2 (en) | Bias circuits and signal amplifier circuits | |
US10855239B2 (en) | Amplifier class AB output stage | |
US20210091726A1 (en) | Breakdown protection circuit for power amplifier | |
US20040095192A1 (en) | Radio frequency power amplifier adaptive bias control circuit | |
US11936340B2 (en) | Dynamically biased power amplification | |
US6600344B1 (en) | Predistortion circuit for RF detector | |
US10566933B2 (en) | Low voltage amplifier with gain boost circuit | |
US20100098268A1 (en) | High-voltage output amplifier for audio systems | |
US7215193B2 (en) | Method and apparatus for limiting power amplifier voltage excursions |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TAYLOR, STEWART S.;REEL/FRAME:014626/0800 Effective date: 20031016 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: APPLE INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTEL CORPORATION;REEL/FRAME:052414/0001 Effective date: 20191130 |