US20040175868A1 - Manufacturing method of cmos thin film transistor - Google Patents
Manufacturing method of cmos thin film transistor Download PDFInfo
- Publication number
- US20040175868A1 US20040175868A1 US10/672,193 US67219303A US2004175868A1 US 20040175868 A1 US20040175868 A1 US 20040175868A1 US 67219303 A US67219303 A US 67219303A US 2004175868 A1 US2004175868 A1 US 2004175868A1
- Authority
- US
- United States
- Prior art keywords
- gate
- layer
- semiconductor island
- procedure
- photomask
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004519 manufacturing process Methods 0.000 title description 3
- 239000010409 thin film Substances 0.000 title description 3
- 238000000034 method Methods 0.000 claims abstract description 92
- 239000004065 semiconductor Substances 0.000 claims description 50
- 238000000059 patterning Methods 0.000 claims description 27
- 239000000758 substrate Substances 0.000 claims description 23
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 13
- 150000002500 ions Chemical class 0.000 claims description 13
- 238000002161 passivation Methods 0.000 claims description 13
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 12
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 9
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 9
- 239000002184 metal Substances 0.000 claims description 5
- 229910052751 metal Inorganic materials 0.000 claims description 5
- 230000000149 penetrating effect Effects 0.000 claims description 5
- 239000004020 conductor Substances 0.000 claims description 4
- 239000012535 impurity Substances 0.000 claims description 3
- 229910052710 silicon Inorganic materials 0.000 claims 1
- 239000010703 silicon Substances 0.000 claims 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 47
- 229920005591 polysilicon Polymers 0.000 description 45
- 229920002120 photoresistant polymer Polymers 0.000 description 15
- 239000010408 film Substances 0.000 description 7
- 230000007423 decrease Effects 0.000 description 4
- 229910021417 amorphous silicon Inorganic materials 0.000 description 3
- 239000011521 glass Substances 0.000 description 3
- 238000007796 conventional method Methods 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 239000011159 matrix material Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 229910000838 Al alloy Inorganic materials 0.000 description 1
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- 229910001182 Mo alloy Inorganic materials 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1259—Multistep manufacturing methods
- H01L27/1288—Multistep manufacturing methods employing particular masking sequences or specially adapted masks, e.g. half-tone mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1259—Multistep manufacturing methods
- H01L27/127—Multistep manufacturing methods with a particular formation, treatment or patterning of the active layer specially adapted to the circuit arrangement
Definitions
- the present invention relates to a thin film transistor (TFT) process, and more particularly, to a method of forming a complementary metal oxide semiconductor thin film transistor (CMOS TFT).
- TFT thin film transistor
- CMOS TFT complementary metal oxide semiconductor thin film transistor
- TFT-LCDs a polycrystalline silicon (poly—Si) TFT formed on a quartz substrate or an amorphous silicon (a—Si) TFT formed on a large size glass substrate is mostly used.
- the TFTs in TFT-LCDs are used in one instance for a TFT matrix in a display portion and in another instance for formation of an outer circumferential circuit (also referred to as a driver circuit) on a common substrate for driving such a TFT matrix.
- an n channel TFT is used, and in the latter instance, a CMOS TFT is used for achieving high speed operation.
- the CMOS TFT includes an n-type TFT (NMOS TFT) and a p-type TFT (PMOS TFT).
- NMOS TFT n-type TFT
- PMOS TFT p-type TFT
- LDD lightly doped drain
- a glass substrate 100 having a predetermined NMOS area 110 and a predetermined PMOS area 120 is provided.
- a first patterning procedure with a first photomask (or reticle)
- a first polysilicon layer 130 and a second polysilicon layer 135 are formed on part of the substrate 100 .
- the first polysilicon layer 130 is located in the NMOS area 110 and the second polysilicon layer 135 is located in the PMOS area 120 .
- a photoresist layer 140 is formed on the first polysilicon layer 130 or the second polysilicon layer 135 .
- the second polysilicon layer 135 is herein covered with the photoresist layer 140 .
- an ion implantation procedure 150 such as a p ⁇ -ion doping procedure, is performed to adjust threshold voltage. That is, this step functions as a threshold voltage adjustment (V t adjustment).
- Symbol 131 indicates an adjusted first polysilicon layer.
- the photoresist layer 140 is removed.
- a photoresist layer 155 is formed on part of the first polysilicon layer 131 and over the second polysilicon layer 135 .
- an n + -ion doping procedure 160 is performed to form an n + -polysilicon film 170 in part of the first polysilicon layer 131 .
- the n+-polysilicon film 170 serves as the source/drain region of the NMOS area.
- FIG. 1D the photoresist layer 155 is removed.
- a gate insulating layer 180 is formed on the first polysilicon layer 131 , the second polysilicon layer 135 and the substrate 100 .
- a metal layer (not shown) is formed on the gate insulating layer 180 .
- the metal layer (not shown) is patterned to form a first gate 190 and a second gate 195 .
- the first gate 190 is located in the NMOS area 110 and the second gate 195 is located in the PMOS area 120 .
- n ⁇ -ion doping procedure 200 is performed to form n ⁇ -polysilicon film 210 in part of the first polysilicon layer 131 and part of the second polysilicon layer 135 .
- the n ⁇ -polysilicon film 210 located in the NMOS area 110 , serves as the lightly doped drain (LDD) region of the NMOS TFT.
- a photoresist layer 220 is formed to cover the NMOS area 110 .
- a p + -ion doping procedure 230 is then performed to form a p + -polysilicon film 240 in part of the second polysilicon layer 135 .
- the p + -polysilicon film 240 serves as the source/drain region of PMOS.
- the photoresist layer 220 is removed.
- an NMOS device 250 is formed in the NMOS area 110 and a PMOS device 255 is formed in the PMOS area 120 .
- a passivation layer 260 is thoroughly formed to cover the NMOS device 250 and the PMOS device 255 .
- a plurality of contact holes 270 penetrating the passivation layer 260 and the gate insulating layer 180 are formed.
- the contact holes 270 expose the source/drain region 170 of the NMOS device 250 and the source/drain region 240 of the PMOS device 255 .
- a conductive material is filled in the contact holes 270 to form a plurality of plugs 280 .
- the method for fabricating the above comprises six patterning (or photolithography and etching) steps. That is, the conventional method requires six photomasks or photomasks, which increases costs. In order to decrease manufacturing costs, a method which consumes fewer photomasks than the conventional method is called for.
- the object of the present invention is to provide a method of forming a CMOS TFT, which requires fewer photomasks than the prior art.
- Another object of the present invention is to provide a method of forming a CMOS TFT with five photomasks (or five photolithography steps).
- the present invention provides a method of forming a CMOS TFT device.
- a substrate having a predetermined NMOS area and a predetermined PMOS area is provided, wherein the NMOS area includes a first doped area, a lightly doped area and a first gate area, and the PMOS area includes a second doped area and a second gate area.
- a first patterning procedure with a first photomask a first semiconductor island and a second semiconductor island are formed on part of the substrate, wherein the first semiconductor island is located in the NMOS area and the second semiconductor island is located in the PMOS area.
- a second patterning procedure with a second photomask By performing a second patterning procedure with a second photomask, the first semiconductor island and/or the second semiconductor island is exposed.
- Impurities are doped into the exposed first semiconductor island and/or the exposed second semiconductor island to adjust threshold voltage.
- An insulating layer is formed on the first semiconductor island, the second semiconductor island and the substrate.
- a conductive layer is formed on the insulating layer.
- part of the conductive layer is removed to define a first gate and a second gate, wherein the first gate is located in the first gate area and the second gate is located in the second gate area.
- an n ⁇ -ion doping procedure is performed to form an LDD region in the first semiconductor island and in the lightly doped area.
- the PMOS area is exposed by performing a fourth patterning procedure with a fourth photomask.
- a p + -ion doping procedure is performed to form a second source/drain region in the second semiconductor island and in the second doped area.
- a passivation layer is formed on the insulating layer, the first gate and the second gate.
- an n + -ion doping procedure is performed to form a first source/drain region in the first semiconductor island and in the first doped area, wherein an ion dosage of the p + ions doping procedure is greater than an ion dosage of the n + ions doping procedure.
- the present invention improves on the prior art in that the present method uses only five photomasks to fabricate the CMOS TFT device. Thus, the present invention can decrease photomask consumption, and thereby decreases costs.
- FIGS. 1 A ⁇ 1 F are sectional views showing the conventional CMOS TFT process.
- FIGS. 2 ⁇ 10 are sectional views showing the CMOS TFT process according to an embodiment of the present invention.
- FIGS. 2 ⁇ 10 An embodiment according to the present invention will be explained with reference to FIGS. 2 ⁇ 10 .
- a buffer layer 230 (also referred to as a backing film) can be formed on the substrate 200 .
- the buffer layer 230 consists of a silicon nitride (SiN x ) layer 232 and a silicon oxide (SiO x ) layer 234 .
- SiN x silicon nitride
- SiO x silicon oxide
- FIGS. 3 ⁇ 10 do not show the buffer layer 230 .
- FIG. 2 by performing a first patterning procedure with a first photomask (or reticle), and a first semiconductor island 240 and a second semiconductor island 245 are formed on part of the substrate 200 , wherein the first semiconductor island 240 is located in the NMOS area 210 and the second semiconductor island 245 is located in the PMOS area 220 .
- the semiconductor islands 240 and 245 can be amorphous silicon or polysilicon layers.
- the first polysilicon layer 240 represents the first semiconductor island 240
- the second polysilicon layer 245 represents the second semiconductor island 245 .
- a first photoresist layer 310 is formed on part of the first polysilicon layer 240 and/or the second polysilicon layer 245 .
- the photoresist layer 310 covers the second polysilicon layer 245 .
- an ion implantation procedure 320 such as a p ⁇ -ion doping procedure, is performed to adjust threshold voltage. That is, this step functions as a threshold voltage adjustment (V t adjustment).
- Symbol 241 indicates an adjusted first polysilicon layer.
- the photoresist layer 310 is removed.
- An insulating layer 410 serving as a gate insulating layer, is then formed on the first polysilicon layer 241 , the second polysilicon layer 245 and the substrate 200 .
- the insulating layer 410 can include a silicon oxide (SiO x ) layer 412 and a silicon nitride (SiN x ) layer 414 .
- a conductive layer 420 is formed on the insulating layer 410 .
- the conductive layer 420 can be a Mo, Al, or Cu alloy layer.
- part of the conductive layer 420 is removed to define a first gate 510 and a second gate 520 .
- the first gate 510 is located in the first gate area 213 and the second gate 520 is located in the second gate area 222 .
- an n ⁇ -ion doping procedure 530 is performed to form an n ⁇ -polysilicon layer 540 in part of the first polysilicon layer 241 and part of the second polysilicon layer 245 .
- the n ⁇ -polysilicon layer 540 serves as an LDD (lightly doped drain) region in the first polysilicon layer 241 .
- the n ⁇ -polysilicon layer 540 corresponds to the lightly doped area 212 .
- the ion dosage of the n ⁇ -ion doping procedure 530 can be 1E11 ⁇ 1E14 atom/cm 2 .
- a second photoresist layer 610 is formed to cover the NMOS area 210 .
- a p + -ion doping procedure 710 is performed to form a p + -polysilicon layer 720 in part of the second polysilicon layer 245 .
- the p + -polysilicon layer 720 serves as a source/drain region 720 of PMOS and corresponds to the second doped area 221 .
- the ion dosage of the p + -ion doping procedure 710 can be 1E16 ⁇ 1E20 atom/cm 2 .
- the photoresist layer 610 is then removed.
- a passivation layer 810 is formed on the insulating layer 410 , the first gate 510 and the second gate 520 .
- the passivation layer 810 can be a silicon oxide (SiO x ) layer or a silicon nitride (SiN x ) layer.
- a first contact hole 822 , a second contact hole 824 , a third contact hole 826 and a fourth contact hole 828 penetrating the passivation layer 810 and the insulating layer 410 are formed.
- the first and second contact holes 822 , 824 correspond to the first doped area 211
- the third and fourth contact holes 826 , 828 are located on (above) part of the second source/drain region 720 . Care must be exercised so that the third and fourth contact holes 826 , 828 do not touch the second gate 520 . That is, the third and fourth contact holes 826 , 828 are insulated from the second gate 520 .
- an n + -ion doping procedure 910 is performed to form an n + -polysilicon layer 920 in part of the first polysilicon layer 241 .
- the n + -polysilicon layer 920 serves as a source/drain region 920 of the NMOS area and corresponds to the first doped area 211 .
- the ion dosage of the n + -ion doping procedure 910 can be 1E15 ⁇ 1E19 atom/cm 2 .
- the ion dosage of the p + -ion doping procedure 710 is at least ten times greater than that of the n + -ion doping procedure 910 .
- a lighter p + -doped region 722 (may referred to as a PLDD region, p-type lightly doped drain region) exists in the p + -polysilicon layer 720 , the lighter p + doped region 722 do not seriously affect the electrical property of the PMOS.
- the source/drain region 720 of PMOS represents the p + -polysilicon layer 720 including the lighter p + -doped region 722 .
- a conductive material such as metal is filled in the first, second, third and the fourth contact holes 822 , 824 , 826 and 828 to form a first plug 1010 , a second plug 1020 , a third plug 1030 and a fourth plug 1040 .
- the first and second plugs 1010 , 1020 electrically connect the source/drain region 920 of the NMOS device.
- the third and fourth plugs 1030 , 1040 electrically connect the source/drain region 720 of the PMOS device.
- the CMOS TFT process only utilizes five photomasks.
- the present invention improves on the prior art in that the present method performs the n + -ion doping procedure ( 910 ) after defining the contact holes ( 822 , 824 , 826 , and 828 ) located in the doped areas ( 211 , 221 ).
- the NMOS source/drain region ( 920 ) can be obtained.
- the present method uses only five photomasks to fabricate a CMOS TFT device, thereby decreasing photomask consumption and manufacturing cost.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Thin Film Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a thin film transistor (TFT) process, and more particularly, to a method of forming a complementary metal oxide semiconductor thin film transistor (CMOS TFT).
- 2. Description of the Related Art
- In TFT-LCDs, a polycrystalline silicon (poly—Si) TFT formed on a quartz substrate or an amorphous silicon (a—Si) TFT formed on a large size glass substrate is mostly used. The TFTs in TFT-LCDs are used in one instance for a TFT matrix in a display portion and in another instance for formation of an outer circumferential circuit (also referred to as a driver circuit) on a common substrate for driving such a TFT matrix. In the former instance, an n channel TFT is used, and in the latter instance, a CMOS TFT is used for achieving high speed operation.
- The CMOS TFT includes an n-type TFT (NMOS TFT) and a p-type TFT (PMOS TFT). In order to decrease the “OFF current” of the NMOS TFT, an LDD (lightly doped drain) structure is usually designed therein. Hereinafter, a conventional CMOS TFT process will be described, with reference to FIGS.1A˜1F.
- In FIG. 1A, a
glass substrate 100 having a predeterminedNMOS area 110 and a predeterminedPMOS area 120 is provided. By performing a first patterning procedure with a first photomask (or reticle), afirst polysilicon layer 130 and asecond polysilicon layer 135 are formed on part of thesubstrate 100. Thefirst polysilicon layer 130 is located in theNMOS area 110 and thesecond polysilicon layer 135 is located in thePMOS area 120. - In FIG. 1B, by performing a second patterning procedure with a second photomask, a
photoresist layer 140 is formed on thefirst polysilicon layer 130 or thesecond polysilicon layer 135. As an example, thesecond polysilicon layer 135 is herein covered with thephotoresist layer 140. Then, anion implantation procedure 150, such as a p−-ion doping procedure, is performed to adjust threshold voltage. That is, this step functions as a threshold voltage adjustment (Vt adjustment).Symbol 131 indicates an adjusted first polysilicon layer. - In FIG. 1C, the
photoresist layer 140 is removed. By performing a third patterning procedure with a third photomask, aphotoresist layer 155 is formed on part of thefirst polysilicon layer 131 and over thesecond polysilicon layer 135. Then, an n+-ion doping procedure 160 is performed to form an n+-polysilicon film 170 in part of thefirst polysilicon layer 131. The n+-polysilicon film 170 serves as the source/drain region of the NMOS area. - In FIG. 1D, the
photoresist layer 155 is removed. Agate insulating layer 180 is formed on thefirst polysilicon layer 131, thesecond polysilicon layer 135 and thesubstrate 100. Then, a metal layer (not shown) is formed on thegate insulating layer 180. By performing a fourth patterning procedure with a fourth photomask, the metal layer (not shown) is patterned to form afirst gate 190 and asecond gate 195. Thefirst gate 190 is located in the NMOSarea 110 and thesecond gate 195 is located in thePMOS area 120. - In FIG. 1D, using the
first gate 190 andsecond gate 195 as a mask, an n−-ion doping procedure 200 is performed to form n−-polysilicon film 210 in part of thefirst polysilicon layer 131 and part of thesecond polysilicon layer 135. The n−-polysilicon film 210, located in theNMOS area 110, serves as the lightly doped drain (LDD) region of the NMOS TFT. - In FIG. 1E, by performing a fifth patterning procedure with a fifth photomask, a
photoresist layer 220 is formed to cover theNMOS area 110. Using thephotoresist layer 220 as a mask, a p+-ion doping procedure 230 is then performed to form a p+-polysilicon film 240 in part of thesecond polysilicon layer 135. The p+-polysilicon film 240 serves as the source/drain region of PMOS. - Next, the
photoresist layer 220 is removed. Thus, anNMOS device 250 is formed in theNMOS area 110 and aPMOS device 255 is formed in thePMOS area 120. - In FIG. 1F, a
passivation layer 260 is thoroughly formed to cover theNMOS device 250 and thePMOS device 255. By performing a sixth patterning procedure with a sixth photomask, a plurality ofcontact holes 270 penetrating thepassivation layer 260 and thegate insulating layer 180 are formed. Thecontact holes 270 expose the source/drain region 170 of theNMOS device 250 and the source/drain region 240 of thePMOS device 255. Finally, a conductive material is filled in thecontact holes 270 to form a plurality ofplugs 280. - The method for fabricating the above comprises six patterning (or photolithography and etching) steps. That is, the conventional method requires six photomasks or photomasks, which increases costs. In order to decrease manufacturing costs, a method which consumes fewer photomasks than the conventional method is called for.
- The object of the present invention is to provide a method of forming a CMOS TFT, which requires fewer photomasks than the prior art.
- Another object of the present invention is to provide a method of forming a CMOS TFT with five photomasks (or five photolithography steps).
- In order to achieve these objects, the present invention provides a method of forming a CMOS TFT device. A substrate having a predetermined NMOS area and a predetermined PMOS area is provided, wherein the NMOS area includes a first doped area, a lightly doped area and a first gate area, and the PMOS area includes a second doped area and a second gate area. By performing a first patterning procedure with a first photomask, a first semiconductor island and a second semiconductor island are formed on part of the substrate, wherein the first semiconductor island is located in the NMOS area and the second semiconductor island is located in the PMOS area. By performing a second patterning procedure with a second photomask, the first semiconductor island and/or the second semiconductor island is exposed. Impurities are doped into the exposed first semiconductor island and/or the exposed second semiconductor island to adjust threshold voltage. An insulating layer is formed on the first semiconductor island, the second semiconductor island and the substrate. A conductive layer is formed on the insulating layer. By performing a third patterning procedure with a third photomask, part of the conductive layer is removed to define a first gate and a second gate, wherein the first gate is located in the first gate area and the second gate is located in the second gate area. Using the first gate and the second gate as a mask, an n−-ion doping procedure is performed to form an LDD region in the first semiconductor island and in the lightly doped area. The PMOS area is exposed by performing a fourth patterning procedure with a fourth photomask. Using the second gate as a mask, a p+-ion doping procedure is performed to form a second source/drain region in the second semiconductor island and in the second doped area. A passivation layer is formed on the insulating layer, the first gate and the second gate. By performing a fifth patterning procedure with a fifth photomask, and a first contact hole, a second contact hole, a third contact hole and a fourth contact hole penetrating the passivation layer and the insulating layer are formed, wherein the first and second contact holes correspond to the first doped area, and the third and fourth contact holes are located on the second source/drain region. By means of the first, second, third and the fourth contact holes, an n+-ion doping procedure is performed to form a first source/drain region in the first semiconductor island and in the first doped area, wherein an ion dosage of the p+ ions doping procedure is greater than an ion dosage of the n+ ions doping procedure.
- The present invention improves on the prior art in that the present method uses only five photomasks to fabricate the CMOS TFT device. Thus, the present invention can decrease photomask consumption, and thereby decreases costs.
- The present invention can be more fully understood by reading the subsequent detailed description in conjunction with the examples and references made to the accompanying drawings, wherein:
- FIGS.1A˜1F are sectional views showing the conventional CMOS TFT process; and
- FIGS.2˜10 are sectional views showing the CMOS TFT process according to an embodiment of the present invention.
- An embodiment according to the present invention will be explained with reference to FIGS.2˜10.
- In FIG. 2, an insulating
substrate 200 having apredetermined NMOS area 210 and apredetermined PMOS area 220 is provided, wherein theNMOS area 210 further includes a firstdoped area 211, a lightly dopedarea 212 and afirst gate area 213, wherein the lightly dopedarea 212 is located between the firstdoped area 211 and thefirst gate area 213. ThePMOS area 220 further includes a seconddoped area 221 and asecond gate area 222. The insulatingsubstrate 200 can be a heat resistant glass substrate. TheNMOS area 210 is used for the NMOS device, and thePMOS area 220 is used for the PMOS device. - In FIG. 2, a buffer layer230 (also referred to as a backing film) can be formed on the
substrate 200. For example, thebuffer layer 230 consists of a silicon nitride (SiNx)layer 232 and a silicon oxide (SiOx)layer 234. In order to simplify the illustration of this embodiment, FIGS. 3˜10 do not show thebuffer layer 230. - In FIG. 2, by performing a first patterning procedure with a first photomask (or reticle), and a
first semiconductor island 240 and asecond semiconductor island 245 are formed on part of thesubstrate 200, wherein thefirst semiconductor island 240 is located in theNMOS area 210 and thesecond semiconductor island 245 is located in thePMOS area 220. Thesemiconductor islands first polysilicon layer 240 represents thefirst semiconductor island 240, and thesecond polysilicon layer 245 represents thesecond semiconductor island 245. - In FIG. 3, by performing a second patterning procedure with a second photomask, a
first photoresist layer 310 is formed on part of thefirst polysilicon layer 240 and/or thesecond polysilicon layer 245. In this embodiment, thephotoresist layer 310 covers thesecond polysilicon layer 245. Using thephotoresist layer 310 as a mask, anion implantation procedure 320, such as a p−-ion doping procedure, is performed to adjust threshold voltage. That is, this step functions as a threshold voltage adjustment (Vt adjustment).Symbol 241 indicates an adjusted first polysilicon layer. - In FIG. 4, the
photoresist layer 310 is removed. An insulatinglayer 410, serving as a gate insulating layer, is then formed on thefirst polysilicon layer 241, thesecond polysilicon layer 245 and thesubstrate 200. The insulatinglayer 410 can include a silicon oxide (SiOx) layer 412 and a silicon nitride (SiNx) layer 414. Then, aconductive layer 420 is formed on the insulatinglayer 410. Theconductive layer 420 can be a Mo, Al, or Cu alloy layer. - In FIG. 5, by performing a third patterning procedure with a third photomask, part of the
conductive layer 420 is removed to define afirst gate 510 and asecond gate 520. Thefirst gate 510 is located in thefirst gate area 213 and thesecond gate 520 is located in thesecond gate area 222. - In FIG. 5, using the
first gate 510 and thesecond gate 520 as a mask, an n−-ion doping procedure 530 is performed to form an n−-polysilicon layer 540 in part of thefirst polysilicon layer 241 and part of thesecond polysilicon layer 245. The n−-polysilicon layer 540 serves as an LDD (lightly doped drain) region in thefirst polysilicon layer 241. Also, the n−-polysilicon layer 540 corresponds to the lightly dopedarea 212. The ion dosage of the n−-ion doping procedure 530 can be 1E11˜1E14 atom/cm2. - In FIG. 6, by performing a fourth patterning procedure with a fourth photomask, a
second photoresist layer 610 is formed to cover theNMOS area 210. - In FIG. 7, using the
second gate 520 and thephotoresist layer 610 as a mask, a p+-ion doping procedure 710 is performed to form a p+-polysilicon layer 720 in part of thesecond polysilicon layer 245. The p+-polysilicon layer 720 serves as a source/drain region 720 of PMOS and corresponds to the seconddoped area 221. The ion dosage of the p+-ion doping procedure 710 can be 1E16˜1E20 atom/cm2. - In FIG. 8, the
photoresist layer 610 is then removed. Apassivation layer 810 is formed on the insulatinglayer 410, thefirst gate 510 and thesecond gate 520. Thepassivation layer 810 can be a silicon oxide (SiOx) layer or a silicon nitride (SiNx) layer. - In FIG. 8, by performing a fifth patterning procedure with a fifth photomask, a
first contact hole 822, asecond contact hole 824, athird contact hole 826 and afourth contact hole 828 penetrating thepassivation layer 810 and the insulatinglayer 410 are formed. The first and second contact holes 822, 824 correspond to the firstdoped area 211, and the third and fourth contact holes 826, 828 are located on (above) part of the second source/drain region 720. Care must be exercised so that the third and fourth contact holes 826, 828 do not touch thesecond gate 520. That is, the third and fourth contact holes 826, 828 are insulated from thesecond gate 520. - In FIG. 9, by means of the first, second, third and the fourth contact holes822, 824, 826 and 828, an n+-
ion doping procedure 910 is performed to form an n+-polysilicon layer 920 in part of thefirst polysilicon layer 241. The n+-polysilicon layer 920 serves as a source/drain region 920 of the NMOS area and corresponds to the firstdoped area 211. The ion dosage of the n+-ion doping procedure 910 can be 1E15˜1E19 atom/cm2. - It should be noted that the ion dosage of the p+-
ion doping procedure 710 is at least ten times greater than that of the n+-ion doping procedure 910. Referring to FIG. 9, although a lighter p+-doped region 722 (may referred to as a PLDD region, p-type lightly doped drain region) exists in the p+-polysilicon layer 720, the lighter p+ dopedregion 722 do not seriously affect the electrical property of the PMOS. In order to describe the present invention, the source/drain region 720 of PMOS represents the p+-polysilicon layer 720 including the lighter p+-dopedregion 722. - In FIG. 10, a conductive material, such as metal, is filled in the first, second, third and the fourth contact holes822, 824, 826 and 828 to form a
first plug 1010, asecond plug 1020, athird plug 1030 and afourth plug 1040. The first andsecond plugs drain region 920 of the NMOS device. The third andfourth plugs drain region 720 of the PMOS device. Thus, the CMOS TFT process only utilizes five photomasks. - The present invention improves on the prior art in that the present method performs the n+-ion doping procedure (910) after defining the contact holes (822, 824, 826, and 828) located in the doped areas (211, 221). Thus, the NMOS source/drain region (920) can be obtained. The present method uses only five photomasks to fabricate a CMOS TFT device, thereby decreasing photomask consumption and manufacturing cost.
- Finally, while the invention has been described by way of example and in terms of the above, it is to be understood that the invention is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements as would be apparent to those skilled in the art. Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims (16)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW092103919A TW587309B (en) | 2003-02-25 | 2003-02-25 | Manufacturing method of CMOS thin film transistor |
TW92103919 | 2003-02-25 | ||
TW92103919A | 2003-02-25 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20040175868A1 true US20040175868A1 (en) | 2004-09-09 |
US6790715B1 US6790715B1 (en) | 2004-09-14 |
Family
ID=32924562
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/672,193 Expired - Lifetime US6790715B1 (en) | 2003-02-25 | 2003-09-26 | Manufacturing method of CMOS thin film transistor |
Country Status (2)
Country | Link |
---|---|
US (1) | US6790715B1 (en) |
TW (1) | TW587309B (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN100466234C (en) * | 2005-12-08 | 2009-03-04 | 中华映管股份有限公司 | Film transistor mfg. method |
US20140077216A1 (en) * | 2012-07-31 | 2014-03-20 | Boe Technology Group Co., Ltd. | Poly-silicon tft, poly-silicon array substrate and preparing method thereof, display device |
US20200203661A1 (en) * | 2017-09-26 | 2020-06-25 | Samsung Electronics Co., Ltd. | Display device for preventing corrosion of line and electronic device including the same |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR102567715B1 (en) * | 2016-04-29 | 2023-08-17 | 삼성디스플레이 주식회사 | Transistor array panel and manufacturing method thereof |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5047356A (en) * | 1990-02-16 | 1991-09-10 | Hughes Aircraft Company | High speed silicon-on-insulator device and process of fabricating same |
US6372562B1 (en) * | 1999-02-22 | 2002-04-16 | Sony Corporation | Method of producing a semiconductor device |
US6635521B2 (en) * | 1998-12-28 | 2003-10-21 | Fujitsu Display Technologies Corporation | CMOS-type semiconductor device and method of fabricating the same |
-
2003
- 2003-02-25 TW TW092103919A patent/TW587309B/en not_active IP Right Cessation
- 2003-09-26 US US10/672,193 patent/US6790715B1/en not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5047356A (en) * | 1990-02-16 | 1991-09-10 | Hughes Aircraft Company | High speed silicon-on-insulator device and process of fabricating same |
US6635521B2 (en) * | 1998-12-28 | 2003-10-21 | Fujitsu Display Technologies Corporation | CMOS-type semiconductor device and method of fabricating the same |
US6372562B1 (en) * | 1999-02-22 | 2002-04-16 | Sony Corporation | Method of producing a semiconductor device |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN100466234C (en) * | 2005-12-08 | 2009-03-04 | 中华映管股份有限公司 | Film transistor mfg. method |
US20140077216A1 (en) * | 2012-07-31 | 2014-03-20 | Boe Technology Group Co., Ltd. | Poly-silicon tft, poly-silicon array substrate and preparing method thereof, display device |
EP2881993A4 (en) * | 2012-07-31 | 2016-03-30 | Boe Technology Group Co Ltd | Poly-silicon tft, poly-silicon array substrate, methods for manufacturing same, and display device |
US9502446B2 (en) * | 2012-07-31 | 2016-11-22 | Boe Technology Group Co., Ltd. | Poly-silicon TFT, poly-silicon array substrate and preparing method thereof, display device |
US20200203661A1 (en) * | 2017-09-26 | 2020-06-25 | Samsung Electronics Co., Ltd. | Display device for preventing corrosion of line and electronic device including the same |
Also Published As
Publication number | Publication date |
---|---|
US6790715B1 (en) | 2004-09-14 |
TW587309B (en) | 2004-05-11 |
TW200416959A (en) | 2004-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6451640B1 (en) | Semiconductor device having NMOS and PMOS transistors on common substrate and method of fabricating the same | |
JP5079687B2 (en) | Manufacturing method of SOI device | |
US7572690B2 (en) | Method of fabricating CMOS thin film transistor (TFT) and CMOS TFT fabricated using the same | |
US5913111A (en) | Method of manufacturing an insulaed gate transistor | |
JP4377355B2 (en) | Manufacturing method of semiconductor device | |
US20080044958A1 (en) | Method of fabricating complementary metal-oxide semiconductor (CMOS) thin film transistor (TFT) | |
US7709904B2 (en) | Thin film transistor substrate and method for manufacturing the same | |
WO2016175086A1 (en) | Semiconductor device and method for manufacturing same | |
TW201501243A (en) | Thin-film transistor, active matrix organic light emitting diode assembly, and manufacturing method thereof | |
JPH0897435A (en) | Semiconductor device and its manufacture | |
US7196375B2 (en) | High-voltage MOS transistor | |
TWI518845B (en) | Thin-film transistor, active matrix organic light emitting diode, and manufacturing method thereof | |
JP3296975B2 (en) | Thin film transistor and method of manufacturing the same | |
JPH10256554A (en) | Thin film transistor and manufacture thereof | |
KR100585873B1 (en) | Polycrystalline liquid crystal display device and fabfication method thereof | |
JP2005159306A (en) | Thin film transistor, its manufacturing method, and planar display device using it | |
US6790715B1 (en) | Manufacturing method of CMOS thin film transistor | |
US20090057679A1 (en) | Thin film transistor and manufacturing method thereof | |
JPH06260499A (en) | Thin-film transistor and manufacture thereof | |
JP3481902B2 (en) | Method for manufacturing TFT array | |
JP4510396B2 (en) | Thin film transistor manufacturing method | |
US20040266075A1 (en) | Method for fabricating a low temperature polysilicon thin film transistor | |
JP3398665B2 (en) | Method for manufacturing thin film transistor | |
KR20000005833A (en) | Semiconductor device and method of manufacturing the same | |
JP4388240B2 (en) | Manufacturing method of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TOPPOLY OPTOELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LUO, PING;REEL/FRAME:014551/0650 Effective date: 20030917 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: TPO DISPLAYS CORP., TAIWAN Free format text: CHANGE OF NAME;ASSIGNOR:TOPPOLY OPTOELECTRONICS CORPORATION;REEL/FRAME:019992/0734 Effective date: 20060605 Owner name: TPO DISPLAYS CORP.,TAIWAN Free format text: CHANGE OF NAME;ASSIGNOR:TOPPOLY OPTOELECTRONICS CORPORATION;REEL/FRAME:019992/0734 Effective date: 20060605 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
AS | Assignment |
Owner name: CHIMEI INNOLUX CORPORATION, TAIWAN Free format text: MERGER;ASSIGNOR:TPO DISPLAYS CORP.;REEL/FRAME:025749/0672 Effective date: 20100318 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: INNOLUX CORPORATION, TAIWAN Free format text: CHANGE OF NAME;ASSIGNOR:CHIMEI INNOLUX CORPORATION;REEL/FRAME:032604/0487 Effective date: 20121219 |
|
FPAY | Fee payment |
Year of fee payment: 12 |