US20040109002A1 - Slm display data address mapping for four bank frame buffer - Google Patents

Slm display data address mapping for four bank frame buffer Download PDF

Info

Publication number
US20040109002A1
US20040109002A1 US10/309,947 US30994702A US2004109002A1 US 20040109002 A1 US20040109002 A1 US 20040109002A1 US 30994702 A US30994702 A US 30994702A US 2004109002 A1 US2004109002 A1 US 2004109002A1
Authority
US
United States
Prior art keywords
bit
bits
bank
memory
mapping
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/309,947
Other versions
US6741503B1 (en
Inventor
Jeffrey Farris
Alan Hearn
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US10/309,947 priority Critical patent/US6741503B1/en
Assigned to TEXAS INSTRUMENTS INCORPORATED reassignment TEXAS INSTRUMENTS INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FARRIS, JEFFREY S., HEARN, ALAN
Application granted granted Critical
Publication of US6741503B1 publication Critical patent/US6741503B1/en
Publication of US20040109002A1 publication Critical patent/US20040109002A1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/39Control of the bit-mapped memory
    • G09G5/399Control of the bit-mapped memory using two or more bit-mapped memories, the operations of which are switched in time, e.g. ping-pong buffers
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/3433Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using light modulating elements actuated by an electric field and being other than liquid crystal devices and electrochromic devices
    • G09G3/346Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using light modulating elements actuated by an electric field and being other than liquid crystal devices and electrochromic devices based on modulation of the reflection angle, e.g. micromirrors
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2360/00Aspects of the architecture of display systems
    • G09G2360/12Frame memory handling
    • G09G2360/123Frame memory handling using interleaving
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/2007Display of intermediate tones
    • G09G3/2018Display of intermediate tones by time modulation using two or more time intervals
    • G09G3/2022Display of intermediate tones by time modulation using two or more time intervals using sub-frames
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source

Definitions

  • This invention relates to display systems that use spatial light modulators (SLMs), and more particularly to memory devices for storing and delivering data to the spatial light modulator.
  • SLMs spatial light modulators
  • a Digital Micromirror DeviceTM is a type of spatial light modulator (SLM). SLMs are characterized by their ability to display entire frames of data simultaneously, as compared to scanning devices such as cathode ray tubes. An LCD (liquid crystal display) is another familiar type of SLM.
  • the DMD operates as a microelectromechanical system (MEMS) device, having an array of tiny individually addressable reflective mirrors.
  • MEMS microelectromechanical system
  • the DMD can be combined with image processing, memory, a light source, and optics to form a digital light processing system capable of projecting large, bright, high-contrast color images.
  • the DMD is fabricated using CMOS-like processes over a CMOS memory.
  • Each mirror can reflect light in one of two directions depending on the state of an underlying memory cell. With the memory cell in a first state, the mirror rotates to +10 degrees. With the memory cell in a second state, the mirror rotates to ⁇ 10 degrees.
  • the mirrors in the array can be set to one state or the other, such that “on” mirrors reflect light to one location and “off” mirrors reflect light to another location.
  • the “on” mirror elements reflect light to an image plane. The “on” state of the mirror appears bright and the “off” state of the mirror appears dark.
  • Grayscale is achieved by binary pulse width modulation (PWM) of the incident light.
  • Color is achieved by using color filters, either stationary or rotating, in combination with one, two, or three DMD chips.
  • the PWM technique may be illustrated for a 4-bit word (2 4 or 16 gray levels).
  • Each bit in the word represents a time duration for light to be on or off (1 or 0).
  • the time durations have relative values of 2 0 , 2 1 , 2 2 , 2 3 , or 1, 2, 4, 8.
  • the bit with the shortest interval (Bit 0 ) is called the least significant bit (LSB).
  • the bit with the longest interval (Bit 3 ) is called the most significant bit (MSB).
  • the period for displaying each frame of data is divided into four time durations of 1/15, 2/15, 4/15, and 8/15 of the frame period.
  • the possible gray levels produced by all combinations of bits in the 4-bit word are 2 4 or 16 equally spaced gray levels (0, 1/15, 2/15 . . . 15/15).
  • the binary values of the “bit weights” that comprise each pixel's data determine the duration of time that the pixel will be “on” within that frame.
  • Visual artifacts can be reduced by a “bit-splitting” technique.
  • the longer duration bits are subdivided into shorter durations, and these split bits are distributed throughout the video field time.
  • DLP displays combine pulsewidth modulation and bit-splitting to produce a “true-analog” sensation.
  • a frame memory is used to supply data to the DMD.
  • the frame memory is comprised of DRAM memory devices, which typically operate in a “double buffer” mode. That is, one buffer is accessed for writing data into the frame memory, and a second buffer is accessed for reading data out of the frame memory to the DMD. Because of the manner in which the DMD displays data, the data must be available to the DMD according to pixel position and by the bit weight within each pixel “word”.
  • One aspect of the invention is a method of addressing double buffered memory for an SLM, the memory address having only two bank bits. It is assumed that the pixel data is formatted into bit-planes, such that pixel positions in each bit plane can be identified. A bit plane bit is mapped to a first bank bit, and a pixel position bit is mapped to a second bank bit. The read/write bit is mapped to a column address bit. The remaining bit plane and pixel position bits are mapped to row address and column address bits.
  • An advantage of the invention is that it permits interleaving of three different frame memory operations: bit-plane writes, pixel position reads, and read/write toggling. This is accomplished in a four bank memory by using the two bank address bits for write and read interleaving, and placing the read/write address bit in the MSB of the column address. This has the added benefit of eliminating refresh requirements for low frame rates. The result is fewer overhead cycles, which makes faster load times possible, as well as reduced manufacturing time and cost.
  • FIG. 1 illustrates the basic components of an SLM-based display system, having a memory and memory controller in accordance with the invention.
  • FIG. 2 illustrates the mapping of pixel data to memory addresses in accordance with the invention.
  • FIG. 1 illustrates the very basic design of an SLM-based display system 10 .
  • the SLM is assumed to be a DMD, but the same concepts apply to addressing a frame memory for any other type of SLM that uses a double buffer and is addressed by pixel position and bit weight.
  • Raw image data is received from a source, such as a computer memory or video or TV signal. This data may be received as fast as 30 frames per second, but the frame rate may be slower or faster. As explained below, the invention is useful for display systems having frame rates of a single frame per second or even slower.
  • a memory 12 receives the data, formats it for display, and delivers data to the SLM 13 . More specifically, memory 12 stores the data temporarily while the controller 14 processes the images and readies the data for delivery to the SLM 13 . A controller 14 handles the timing of the data and performs other control functions, including the control of the memory access operations described below.
  • the SLM 13 generates images as discussed in the Background.
  • An optics system 15 receives light from a source 16 , and projects the image to a screen.
  • Memory 12 is includes storage of at least two frames of memory. That is, at least a portion of memory 12 is a frame memory and is double buffered.
  • a read buffer stores data being written into the frame memory.
  • a write buffer stores data being read from the frame memory to the SLM 13 . This permits data to be read from memory 12 for a frame being currently displayed by SLM 13 , while data for a next frame is being written to memory 12 .
  • the two buffers are toggled by means of a read/write bit.
  • the present invention is directed to the mapping of pixel data to addresses in memory 12 .
  • memory 14 is with a DRAM device.
  • DRAM devices are SRAMs and DDR-SRAM's, although the techniques described herein are not limited to those types.
  • a characteristic of today's DRAM devices is the use of multiple banks of memory.
  • the method described herein is directed to four-bank memories, or other memories in which only two bits are available for bank addressing.
  • interleaving in which the memory controller alternates communication between two or more banks. Every time the controller addresses a memory bank, the bank needs about one clock cycle to “reset” itself. The controller can save processing time by addressing a second bank while the first bank is resetting. Interleaving produces a continuous flow of data, resulting in faster transfer rates.
  • Memory banks are further organized into pages. Interleaving is achieved by arranging data in memory so that when a page jump is made, it is always to a different bank. Thus, back to back operations on different pages on the same bank are avoided.
  • pages correspond to row addresses; a jump to a new row address is equivalent to a page jump.
  • the SLM 13 displays data according to pixel position and bit weight.
  • Each frame period (the time for displaying a frame of display data) is divided into a number of time slices, and the values of the different bit weights determine the time slots during which a particular pixel is “on” during the frame period. If each pixel has an n-bit value, it has bit weights 0 . . . n.
  • the nth bit weight of all pixels comprises a bit-plane, and there are n number of bit planes per frame.
  • the MSB bit weights of all pixels are loaded to the SLM 13 , and those pixels whose MSB is “ 1 ” are “on” during that time slot.
  • the display times for the MSM bit are split within the frame.
  • bit-plane 0 contains Bit 0 for each pixel of a frame. Writing is accomplished by incrementing through bit-plane address space.
  • Data is read from memory 12 by pixel position within a bit plane. As explained above, during a frame period, during a particular segment of the frame period, all bits of the same bit weight are displayed (on or off) at the same time. Reading is accomplished by incrementing through pixel position address space.
  • bit-planes For purposes of this description, it is assumed that there are 64 bit-planes, identified with a six-bit address, BP(5:0), for bit-planes 0 to 63 . There are approximately 1 million pixel position address bits, identified with a 15 bit address, POS(14:0). (Each pixel position is actually a segment of pixels). The read and write buffers are identified with a single Rd/Wr bit, which is either 0 or 1.
  • FIG. 2 illustrates an address map for memory 12 , used for purposes of addressing frame memory 12 by controller 14 .
  • memory 12 has a 12-bit row address, represented by bits RA 0 . . . RA 11 , and an 8-bit column address, represented by bits CA 0 . . . CA 7 .
  • the two available bank address bits are used for interleaved write bit-plane addressing and for interleaved read pixel position addressing.
  • Mapping BP 2 to a bank address bit ensures that there is a switch from one bank to another whenever BP 2 changes value.
  • Mapping POS 4 to another bank address bit ensures that there is a switch from one bank to another whenever POS 4 changes value.
  • Write side pixel position bits are cycled through in a linear manner from the beginning of a write frame to the end. That is, the first pixel page is opened only at the beginning of a write frame. It is possible that for some applications, write frames can be less than 1 Hz.
  • the write data for the current bit quadrant being read is refreshed at the same moment the corresponding read data of the previous frame is read. This makes the write data self-refreshing on the read data's schedule, which is governed by PWM sequence and not by incoming data rates. This eliminates the need for refresh cycles for the write side. All that is required is to ensure that the read side PWM sequence accesses at least one location in each bit plane quadrant for every 32 ms period.
  • the least significant bits of both the bit plane address and the pixel position address are mapped to column addresses.
  • POS 0 -POS 3 are mapped to the least significant column address bits.
  • POS 4 is mapped to a bank bit, causing a jump to a different bank.
  • BP 0 , BP 1 , and BP 3 are also mapped to column address bits, and a change to BP 2 causes a jump to a different bank.
  • the remaining (more significant) bits are mapped to row addresses.
  • the two most significant bits of the bit plane bits are mapped to row address bits.
  • the ten most significant bits of the pixel position bits are mapped to row address bits.

Abstract

A method of addressing double buffered memory for an SLM, the memory address having only two bank bits. It is assumed that the pixel data is formatted into bit-planes, such that pixel positions in each bit plane can be identified. A bit plane bit is mapped to a first bank bit, and a pixel position bit is mapped to a second bank bit. The read/write bit is mapped to a column address bit. The remaining bit plane and pixel position bits are mapped to row address and column address bits.

Description

    TECHNICAL FIELD OF THE INVENTION
  • This invention relates to display systems that use spatial light modulators (SLMs), and more particularly to memory devices for storing and delivering data to the spatial light modulator. [0001]
  • BACKGROUND OF THE INVENTION
  • A Digital Micromirror Device™ (DMD™) is a type of spatial light modulator (SLM). SLMs are characterized by their ability to display entire frames of data simultaneously, as compared to scanning devices such as cathode ray tubes. An LCD (liquid crystal display) is another familiar type of SLM. [0002]
  • Invented in the 1980's at Texas Instruments Incorporated, the DMD operates as a microelectromechanical system (MEMS) device, having an array of tiny individually addressable reflective mirrors. The DMD can be combined with image processing, memory, a light source, and optics to form a digital light processing system capable of projecting large, bright, high-contrast color images. [0003]
  • The DMD is fabricated using CMOS-like processes over a CMOS memory. Each mirror can reflect light in one of two directions depending on the state of an underlying memory cell. With the memory cell in a first state, the mirror rotates to +10 degrees. With the memory cell in a second state, the mirror rotates to −10 degrees. When the mirror surfaces are illuminated with a light source, the mirrors in the array can be set to one state or the other, such that “on” mirrors reflect light to one location and “off” mirrors reflect light to another location. For imaging applications, the “on” mirror elements reflect light to an image plane. The “on” state of the mirror appears bright and the “off” state of the mirror appears dark. [0004]
  • Grayscale is achieved by binary pulse width modulation (PWM) of the incident light. Color is achieved by using color filters, either stationary or rotating, in combination with one, two, or three DMD chips. [0005]
  • For simplicity, the PWM technique may be illustrated for a 4-bit word (2[0006] 4 or 16 gray levels). Each bit in the word represents a time duration for light to be on or off (1 or 0). The time durations have relative values of 20, 21, 22, 23, or 1, 2, 4, 8. The bit with the shortest interval (Bit 0) is called the least significant bit (LSB). The bit with the longest interval (Bit 3) is called the most significant bit (MSB). The period for displaying each frame of data is divided into four time durations of 1/15, 2/15, 4/15, and 8/15 of the frame period. The possible gray levels produced by all combinations of bits in the 4-bit word are 24 or 16 equally spaced gray levels (0, 1/15, 2/15 . . . 15/15). Thus, for each frame of display data, the binary values of the “bit weights” that comprise each pixel's data determine the duration of time that the pixel will be “on” within that frame.
  • Visual artifacts can be reduced by a “bit-splitting” technique. In this technique, the longer duration bits are subdivided into shorter durations, and these split bits are distributed throughout the video field time. DLP displays combine pulsewidth modulation and bit-splitting to produce a “true-analog” sensation. [0007]
  • A frame memory is used to supply data to the DMD. The frame memory is comprised of DRAM memory devices, which typically operate in a “double buffer” mode. That is, one buffer is accessed for writing data into the frame memory, and a second buffer is accessed for reading data out of the frame memory to the DMD. Because of the manner in which the DMD displays data, the data must be available to the DMD according to pixel position and by the bit weight within each pixel “word”. [0008]
  • SUMMARY OF THE INVENTION
  • One aspect of the invention is a method of addressing double buffered memory for an SLM, the memory address having only two bank bits. It is assumed that the pixel data is formatted into bit-planes, such that pixel positions in each bit plane can be identified. A bit plane bit is mapped to a first bank bit, and a pixel position bit is mapped to a second bank bit. The read/write bit is mapped to a column address bit. The remaining bit plane and pixel position bits are mapped to row address and column address bits. [0009]
  • An advantage of the invention is that it permits interleaving of three different frame memory operations: bit-plane writes, pixel position reads, and read/write toggling. This is accomplished in a four bank memory by using the two bank address bits for write and read interleaving, and placing the read/write address bit in the MSB of the column address. This has the added benefit of eliminating refresh requirements for low frame rates. The result is fewer overhead cycles, which makes faster load times possible, as well as reduced manufacturing time and cost. [0010]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 illustrates the basic components of an SLM-based display system, having a memory and memory controller in accordance with the invention. [0011]
  • FIG. 2 illustrates the mapping of pixel data to memory addresses in accordance with the invention. [0012]
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIG. 1 illustrates the very basic design of an SLM-based [0013] display system 10. For purposes of this description, the SLM is assumed to be a DMD, but the same concepts apply to addressing a frame memory for any other type of SLM that uses a double buffer and is addressed by pixel position and bit weight.
  • Raw image data is received from a source, such as a computer memory or video or TV signal. This data may be received as fast as 30 frames per second, but the frame rate may be slower or faster. As explained below, the invention is useful for display systems having frame rates of a single frame per second or even slower. [0014]
  • A memory [0015] 12 receives the data, formats it for display, and delivers data to the SLM 13. More specifically, memory 12 stores the data temporarily while the controller 14 processes the images and readies the data for delivery to the SLM 13. A controller 14 handles the timing of the data and performs other control functions, including the control of the memory access operations described below. The SLM 13 generates images as discussed in the Background. An optics system 15 receives light from a source 16, and projects the image to a screen.
  • Memory [0016] 12 is includes storage of at least two frames of memory. That is, at least a portion of memory 12 is a frame memory and is double buffered. A read buffer stores data being written into the frame memory. A write buffer stores data being read from the frame memory to the SLM 13. This permits data to be read from memory 12 for a frame being currently displayed by SLM 13, while data for a next frame is being written to memory 12. As explained below, the two buffers are toggled by means of a read/write bit.
  • The present invention is directed to the mapping of pixel data to addresses in memory [0017] 12. As discussed in the Background, one implementation of memory 14 is with a DRAM device. Specific examples of suitable DRAM devices are SRAMs and DDR-SRAM's, although the techniques described herein are not limited to those types. A characteristic of today's DRAM devices is the use of multiple banks of memory. The method described herein is directed to four-bank memories, or other memories in which only two bits are available for bank addressing.
  • The use of multiple memory banks has led to a process known as interleaving, in which the memory controller alternates communication between two or more banks. Every time the controller addresses a memory bank, the bank needs about one clock cycle to “reset” itself. The controller can save processing time by addressing a second bank while the first bank is resetting. Interleaving produces a continuous flow of data, resulting in faster transfer rates. [0018]
  • Memory banks are further organized into pages. Interleaving is achieved by arranging data in memory so that when a page jump is made, it is always to a different bank. Thus, back to back operations on different pages on the same bank are avoided. For purposes of this description, pages correspond to row addresses; a jump to a new row address is equivalent to a page jump. [0019]
  • As indicated in the Background, the [0020] SLM 13 displays data according to pixel position and bit weight. Each frame period (the time for displaying a frame of display data) is divided into a number of time slices, and the values of the different bit weights determine the time slots during which a particular pixel is “on” during the frame period. If each pixel has an n-bit value, it has bit weights 0 . . . n. The nth bit weight of all pixels comprises a bit-plane, and there are n number of bit planes per frame. In the simplest PWM schemes, during the longest time slot, the MSB bit weights of all pixels are loaded to the SLM 13, and those pixels whose MSB is “1” are “on” during that time slot. In more complex PWM schemes, the display times for the MSM bit (and perhaps for additional bit weights) are split within the frame.
  • For implementing SLM frame memory [0021] 12, data is written into memory in bit-plane format. That is, the write data is ordered by bits of the same bit-weight. For example, Bit Plane 0 contains Bit 0 for each pixel of a frame. Writing is accomplished by incrementing through bit-plane address space.
  • Data is read from memory [0022] 12 by pixel position within a bit plane. As explained above, during a frame period, during a particular segment of the frame period, all bits of the same bit weight are displayed (on or off) at the same time. Reading is accomplished by incrementing through pixel position address space.
  • For purposes of this description, it is assumed that there are 64 bit-planes, identified with a six-bit address, BP(5:0), for bit-planes [0023] 0 to 63. There are approximately 1 million pixel position address bits, identified with a 15 bit address, POS(14:0). (Each pixel position is actually a segment of pixels). The read and write buffers are identified with a single Rd/Wr bit, which is either 0 or 1.
  • FIG. 2 illustrates an address map for memory [0024] 12, used for purposes of addressing frame memory 12 by controller 14. As indicated, memory 12 has a 12-bit row address, represented by bits RA0 . . . RA 11, and an 8-bit column address, represented by bits CA0 . . . CA7. There are also two bank address bits, identified as Bank0 and Bank1.
  • As further indicated in FIG. 2, the two available bank address bits are used for interleaved write bit-plane addressing and for interleaved read pixel position addressing. Mapping BP[0025] 2 to a bank address bit ensures that there is a switch from one bank to another whenever BP2 changes value. Mapping POS4 to another bank address bit ensures that there is a switch from one bank to another whenever POS4 changes value.
  • As a result of using the two bank address bits for write and read interleaving, there is no bank address bit for read/write interleaving. Instead, the Rd/Wr bit is mapped to CA[0026] 7, the most significant bit of the column address. Alternatively, the Rd/Wr bit could be mapped to CA6.
  • By mapping the Rd/Wr bit to a column address bit, the write data is refreshed every [0027] time controller 14 accesses a given page. Because each location on SLM 13 is cycled through many times per typical 60 Hz display frame, data on the read side will meet the maximum refresh period. This assumes a typical refresh period of 32 ms or less.
  • Write side pixel position bits are cycled through in a linear manner from the beginning of a write frame to the end. That is, the first pixel page is opened only at the beginning of a write frame. It is possible that for some applications, write frames can be less than 1 Hz. With the Rd/Wr bit in the MSB of the column address, the write data for the current bit quadrant being read is refreshed at the same moment the corresponding read data of the previous frame is read. This makes the write data self-refreshing on the read data's schedule, which is governed by PWM sequence and not by incoming data rates. This eliminates the need for refresh cycles for the write side. All that is required is to ensure that the read side PWM sequence accesses at least one location in each bit plane quadrant for every 32 ms period. [0028]
  • As indicated in FIG. 2, the least significant bits of both the bit plane address and the pixel position address are mapped to column addresses. Specifically, POS[0029] 0-POS 3 are mapped to the least significant column address bits. POS 4 is mapped to a bank bit, causing a jump to a different bank. BP0, BP1, and BP3 are also mapped to column address bits, and a change to BP2 causes a jump to a different bank.
  • The remaining (more significant) bits are mapped to row addresses. In the example of FIG. 2, the two most significant bits of the bit plane bits are mapped to row address bits. The ten most significant bits of the pixel position bits are mapped to row address bits. [0030]
  • Other Embodiments
  • Although the present invention has been described in detail, it should be understood that various changes, substitutions, and alterations can be made hereto without departing from the spirit and scope of the invention as defined by the appended claims. [0031]

Claims (9)

What is claimed is:
1. A method of addressing double buffered memory for an SLM, the memory address having only two bank bits, the method comprising the steps of:
mapping a bit plane bit to a first bank bit;
mapping a pixel position bit to a second bank bit;
mapping a read/write bit to a column address bit; and
mapping the remaining bit plane and pixel position bits to row address and column address bits.
2. The method of claim 1, wherein the step of mapping a bit plane bit is performed by mapping the third bit plane bit.
3. The method of claim 1, wherein the step of mapping a pixel position bit is performed by mapping the fifth pixel position bit.
4. The method of claim 1, wherein the step of mapping a read/write bit is performed by mapping the bit to the most significant bit of the column address.
5. The method of claim 1, wherein the step of mapping a read/write bit is performed by mapping the bit to the second most significant bit of the column address.
6. The method of claim 1, wherein the four least significant bits of the pixel position bits are mapped to column address bits.
7. The method of claim 1, wherein the two least significant bits of the bit plane bits are mapped to column address bits.
8. The method of claim 1, wherein the two most significant bits of the bit plane bits are mapped to row address bits.
9. The method of claim 1, wherein the ten most significant bits of the pixel position bits are mapped to row address bits.
US10/309,947 2002-12-04 2002-12-04 SLM display data address mapping for four bank frame buffer Expired - Lifetime US6741503B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/309,947 US6741503B1 (en) 2002-12-04 2002-12-04 SLM display data address mapping for four bank frame buffer

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/309,947 US6741503B1 (en) 2002-12-04 2002-12-04 SLM display data address mapping for four bank frame buffer

Publications (2)

Publication Number Publication Date
US6741503B1 US6741503B1 (en) 2004-05-25
US20040109002A1 true US20040109002A1 (en) 2004-06-10

Family

ID=32312257

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/309,947 Expired - Lifetime US6741503B1 (en) 2002-12-04 2002-12-04 SLM display data address mapping for four bank frame buffer

Country Status (1)

Country Link
US (1) US6741503B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10778945B1 (en) 2019-02-28 2020-09-15 Texas Instruments Incorporated Spatial light modulator with embedded pattern generation

Families Citing this family (72)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6674562B1 (en) 1994-05-05 2004-01-06 Iridigm Display Corporation Interferometric modulation of radiation
US8014059B2 (en) 1994-05-05 2011-09-06 Qualcomm Mems Technologies, Inc. System and method for charge control in a MEMS device
KR100703140B1 (en) 1998-04-08 2007-04-05 이리다임 디스플레이 코포레이션 Interferometric modulation and its manufacturing method
US8928967B2 (en) 1998-04-08 2015-01-06 Qualcomm Mems Technologies, Inc. Method and device for modulating light
WO2003007049A1 (en) 1999-10-05 2003-01-23 Iridigm Display Corporation Photonic mems and structures
US6962771B1 (en) * 2000-10-13 2005-11-08 Taiwan Semiconductor Manufacturing Company, Ltd. Dual damascene process
US7781850B2 (en) 2002-09-20 2010-08-24 Qualcomm Mems Technologies, Inc. Controlling electromechanical behavior of structures within a microelectromechanical systems device
TW570896B (en) 2003-05-26 2004-01-11 Prime View Int Co Ltd A method for fabricating an interference display cell
US7236150B2 (en) * 2003-12-19 2007-06-26 Texas Instruments Incorporated Transferring data directly between a processor and a spatial light modulator
US7706050B2 (en) 2004-03-05 2010-04-27 Qualcomm Mems Technologies, Inc. Integrated modulator illumination
US20050212722A1 (en) * 2004-03-26 2005-09-29 Schroeder Dale W Spatial light modulator and method for interleaving data
US7060895B2 (en) * 2004-05-04 2006-06-13 Idc, Llc Modifying the electro-mechanical behavior of devices
US7164520B2 (en) 2004-05-12 2007-01-16 Idc, Llc Packaging for an interferometric modulator
US7889163B2 (en) 2004-08-27 2011-02-15 Qualcomm Mems Technologies, Inc. Drive method for MEMS devices
US7355780B2 (en) 2004-09-27 2008-04-08 Idc, Llc System and method of illuminating interferometric modulators using backlighting
US8310441B2 (en) 2004-09-27 2012-11-13 Qualcomm Mems Technologies, Inc. Method and system for writing data to MEMS display elements
US7583429B2 (en) 2004-09-27 2009-09-01 Idc, Llc Ornamental display device
US20060076634A1 (en) 2004-09-27 2006-04-13 Lauren Palmateer Method and system for packaging MEMS devices with incorporated getter
US7808703B2 (en) 2004-09-27 2010-10-05 Qualcomm Mems Technologies, Inc. System and method for implementation of interferometric modulator displays
US7916103B2 (en) 2004-09-27 2011-03-29 Qualcomm Mems Technologies, Inc. System and method for display device with end-of-life phenomena
US7424198B2 (en) 2004-09-27 2008-09-09 Idc, Llc Method and device for packaging a substrate
US7893919B2 (en) 2004-09-27 2011-02-22 Qualcomm Mems Technologies, Inc. Display region architectures
US7653371B2 (en) 2004-09-27 2010-01-26 Qualcomm Mems Technologies, Inc. Selectable capacitance circuit
US7936497B2 (en) 2004-09-27 2011-05-03 Qualcomm Mems Technologies, Inc. MEMS device having deformable membrane characterized by mechanical persistence
US7372613B2 (en) 2004-09-27 2008-05-13 Idc, Llc Method and device for multistate interferometric light modulation
US8878825B2 (en) 2004-09-27 2014-11-04 Qualcomm Mems Technologies, Inc. System and method for providing a variable refresh rate of an interferometric modulator display
US7532195B2 (en) 2004-09-27 2009-05-12 Idc, Llc Method and system for reducing power consumption in a display
US7701631B2 (en) 2004-09-27 2010-04-20 Qualcomm Mems Technologies, Inc. Device having patterned spacers for backplates and method of making the same
US7692839B2 (en) 2004-09-27 2010-04-06 Qualcomm Mems Technologies, Inc. System and method of providing MEMS device with anti-stiction coating
US7136213B2 (en) 2004-09-27 2006-11-14 Idc, Llc Interferometric modulators having charge persistence
US7719500B2 (en) 2004-09-27 2010-05-18 Qualcomm Mems Technologies, Inc. Reflective display pixels arranged in non-rectangular arrays
US8008736B2 (en) 2004-09-27 2011-08-30 Qualcomm Mems Technologies, Inc. Analog interferometric modulator device
US7710629B2 (en) 2004-09-27 2010-05-04 Qualcomm Mems Technologies, Inc. System and method for display device with reinforcing substance
US7289259B2 (en) 2004-09-27 2007-10-30 Idc, Llc Conductive bus structure for interferometric modulator array
US7668415B2 (en) 2004-09-27 2010-02-23 Qualcomm Mems Technologies, Inc. Method and device for providing electronic circuitry on a backplate
US7920135B2 (en) 2004-09-27 2011-04-05 Qualcomm Mems Technologies, Inc. Method and system for driving a bi-stable display
US7679627B2 (en) 2004-09-27 2010-03-16 Qualcomm Mems Technologies, Inc. Controller and driver features for bi-stable display
US7944599B2 (en) 2004-09-27 2011-05-17 Qualcomm Mems Technologies, Inc. Electromechanical device with optical function separated from mechanical and electrical function
US7724993B2 (en) 2004-09-27 2010-05-25 Qualcomm Mems Technologies, Inc. MEMS switches with deforming membranes
US7813026B2 (en) 2004-09-27 2010-10-12 Qualcomm Mems Technologies, Inc. System and method of reducing color shift in a display
US8124434B2 (en) 2004-09-27 2012-02-28 Qualcomm Mems Technologies, Inc. Method and system for packaging a display
US7420725B2 (en) 2004-09-27 2008-09-02 Idc, Llc Device having a conductive light absorbing mask and method for fabricating same
US7675669B2 (en) 2004-09-27 2010-03-09 Qualcomm Mems Technologies, Inc. Method and system for driving interferometric modulators
AU2005289445A1 (en) * 2004-09-27 2006-04-06 Idc, Llc Method and device for multistate interferometric light modulation
US7843410B2 (en) 2004-09-27 2010-11-30 Qualcomm Mems Technologies, Inc. Method and device for electrically programmable display
US7684104B2 (en) 2004-09-27 2010-03-23 Idc, Llc MEMS using filler material and method
US7948457B2 (en) 2005-05-05 2011-05-24 Qualcomm Mems Technologies, Inc. Systems and methods of actuating MEMS display elements
KR20080027236A (en) 2005-05-05 2008-03-26 콸콤 인코포레이티드 Dynamic driver ic and display panel configuration
US7920136B2 (en) 2005-05-05 2011-04-05 Qualcomm Mems Technologies, Inc. System and method of driving a MEMS display device
US8391630B2 (en) 2005-12-22 2013-03-05 Qualcomm Mems Technologies, Inc. System and method for power reduction when decompressing video streams for interferometric modulator displays
US7795061B2 (en) 2005-12-29 2010-09-14 Qualcomm Mems Technologies, Inc. Method of creating MEMS device cavities by a non-etching process
US7916980B2 (en) 2006-01-13 2011-03-29 Qualcomm Mems Technologies, Inc. Interconnect structure for MEMS device
US8194056B2 (en) 2006-02-09 2012-06-05 Qualcomm Mems Technologies Inc. Method and system for writing data to MEMS display elements
US7903047B2 (en) 2006-04-17 2011-03-08 Qualcomm Mems Technologies, Inc. Mode indicator for interferometric modulator displays
US7711239B2 (en) 2006-04-19 2010-05-04 Qualcomm Mems Technologies, Inc. Microelectromechanical device and method utilizing nanoparticles
US8049713B2 (en) 2006-04-24 2011-11-01 Qualcomm Mems Technologies, Inc. Power consumption optimized display update
US7649671B2 (en) 2006-06-01 2010-01-19 Qualcomm Mems Technologies, Inc. Analog interferometric modulator device with electrostatic actuation and release
US7702192B2 (en) 2006-06-21 2010-04-20 Qualcomm Mems Technologies, Inc. Systems and methods for driving MEMS display
US7835061B2 (en) 2006-06-28 2010-11-16 Qualcomm Mems Technologies, Inc. Support structures for free-standing electromechanical devices
US7777715B2 (en) 2006-06-29 2010-08-17 Qualcomm Mems Technologies, Inc. Passive circuits for de-multiplexing display inputs
US7527998B2 (en) 2006-06-30 2009-05-05 Qualcomm Mems Technologies, Inc. Method of manufacturing MEMS devices providing air gap control
US7763546B2 (en) 2006-08-02 2010-07-27 Qualcomm Mems Technologies, Inc. Methods for reducing surface charges during the manufacture of microelectromechanical systems devices
WO2008082538A1 (en) * 2006-12-19 2008-07-10 J.A. Woollam Co., Inc Application of digital light processor in scanning spectrometer and imaging ellipsometer and the like systems
US8749782B1 (en) 2006-12-19 2014-06-10 J.A. Woollam Co., Inc. DLP base small spot investigation system
US8345241B1 (en) 2006-12-19 2013-01-01 J. A. Woollam Co., Inc. Application of digital light processor in imaging ellipsometer and the like systems
US7719752B2 (en) 2007-05-11 2010-05-18 Qualcomm Mems Technologies, Inc. MEMS structures, methods of fabricating MEMS components on separate substrates and assembly of same
US8736590B2 (en) 2009-03-27 2014-05-27 Qualcomm Mems Technologies, Inc. Low voltage driver scheme for interferometric modulators
WO2011126953A1 (en) 2010-04-09 2011-10-13 Qualcomm Mems Technologies, Inc. Mechanical layer of an electromechanical device and methods of forming the same
US9134527B2 (en) 2011-04-04 2015-09-15 Qualcomm Mems Technologies, Inc. Pixel via and methods of forming the same
US8963159B2 (en) 2011-04-04 2015-02-24 Qualcomm Mems Technologies, Inc. Pixel via and methods of forming the same
US9508376B2 (en) * 2013-04-11 2016-11-29 Group 47, Inc. Archiving imagery on digital optical tape
US10067697B2 (en) * 2013-04-11 2018-09-04 Group 47, Inc. Archiving imagery and documents on digital optical tape

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020085438A1 (en) * 2000-12-29 2002-07-04 Wolverton Gary S. Local bit-plane memory for spatial light modulator
US6480433B2 (en) * 1999-12-02 2002-11-12 Texas Instruments Incorporated Dynamic random access memory with differential signal on-chip test capability

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6480433B2 (en) * 1999-12-02 2002-11-12 Texas Instruments Incorporated Dynamic random access memory with differential signal on-chip test capability
US20020085438A1 (en) * 2000-12-29 2002-07-04 Wolverton Gary S. Local bit-plane memory for spatial light modulator

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10778945B1 (en) 2019-02-28 2020-09-15 Texas Instruments Incorporated Spatial light modulator with embedded pattern generation

Also Published As

Publication number Publication date
US6741503B1 (en) 2004-05-25

Similar Documents

Publication Publication Date Title
US6741503B1 (en) SLM display data address mapping for four bank frame buffer
US20060114214A1 (en) Image rotation in display systems
US8279232B2 (en) Full framebuffer for electronic paper displays
JP3177008B2 (en) Method and system for displaying data from a standard digital video signal
US5307056A (en) Dynamic memory allocation for frame buffer for spatial light modulator
JP3253481B2 (en) Memory interface circuit
JP3273950B2 (en) Bandwidth and frame buffer size reduction in digital pulse width modulation display systems
US7825878B2 (en) Active matrix display device
US20080231568A1 (en) Efficient spatial modulator system
US6762739B2 (en) System and method for reducing the intensity output rise time in a liquid crystal display
JP2003532160A (en) Monochrome and color digital display systems and methods for their implementation
EP1193671A2 (en) Matrix-type display device
JP2006139278A (en) Driving method for high frame rate display system
US6597329B1 (en) Readable matrix addressable display system
JP3359270B2 (en) Memory controller and liquid crystal display
US6118500A (en) DRAM bit-plane buffer for digital display system
US6833832B2 (en) Local bit-plane memory for spatial light modulator
US20080303758A1 (en) Display Device
US6091386A (en) Extended frame-rate acceleration with gray-scaling for multi-virtual-segment flat-panel displays
JP2007047750A (en) Data scan system using ddr and method thereof
US20050052394A1 (en) Liquid crystal display driver circuit with optimized frame buffering and method therefore
JP3515699B2 (en) Digital display device and driving method thereof
US20090040214A1 (en) Signal processor, liquid crystal display device including the same, and method of driving liquid crystal display device
EP0530761A1 (en) Partitioned frame memory for spatial light modulator
JP3534872B2 (en) Liquid crystal display

Legal Events

Date Code Title Description
AS Assignment

Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FARRIS, JEFFREY S.;HEARN, ALAN;REEL/FRAME:013556/0215

Effective date: 20021118

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12