US20040082197A1 - Orientation independent oxidation of nitrided silicon - Google Patents

Orientation independent oxidation of nitrided silicon Download PDF

Info

Publication number
US20040082197A1
US20040082197A1 US10/284,508 US28450802A US2004082197A1 US 20040082197 A1 US20040082197 A1 US 20040082197A1 US 28450802 A US28450802 A US 28450802A US 2004082197 A1 US2004082197 A1 US 2004082197A1
Authority
US
United States
Prior art keywords
oxide
nitride
thickness
less
planes
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/284,508
Other versions
US6727142B1 (en
Inventor
Oleg Gluschenkov
Suryanarayan Hegde
Helmut Tews
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Infineon Technologies AG
International Business Machines Corp
Original Assignee
International Business Machines Corp
Infineon Technologies North America Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Assigned to INFINEON TECHNOLOGIES NORTH AMERICA CORP. reassignment INFINEON TECHNOLOGIES NORTH AMERICA CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: TEWS, HELMUT H.
Priority to US10/284,508 priority Critical patent/US6727142B1/en
Application filed by International Business Machines Corp, Infineon Technologies North America Corp filed Critical International Business Machines Corp
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HEGDE, SURYANARAYAN G., GLUSCHENKOV, OLEG
Assigned to INFINEON TECHNOLOGIES AG reassignment INFINEON TECHNOLOGIES AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INFINEON TECHNOLOGIES NORTH AMERICA CORP.
Priority to JP2003347641A priority patent/JP4563016B2/en
Priority to DE10350354A priority patent/DE10350354B4/en
Publication of US6727142B1 publication Critical patent/US6727142B1/en
Application granted granted Critical
Publication of US20040082197A1 publication Critical patent/US20040082197A1/en
Assigned to QIMONDA AG reassignment QIMONDA AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INFINEON TECHNOLOGIES AG
Assigned to INFINEON TECHNOLOGIES AG reassignment INFINEON TECHNOLOGIES AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: QIMONDA AG
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02318Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
    • H01L21/02321Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer
    • H01L21/02329Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer introduction of nitrogen
    • H01L21/02332Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer introduction of nitrogen into an oxide layer, e.g. changing SiO to SiON
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/02227Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
    • H01L21/02247Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by nitridation, e.g. nitridation of the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/3141Deposition using atomic layer deposition techniques [ALD]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/3143Inorganic layers composed of alternated layers or of mixtures of nitrides and oxides or of oxinitrides, e.g. formation of oxinitride by oxidation of nitride layers
    • H01L21/3144Inorganic layers composed of alternated layers or of mixtures of nitrides and oxides or of oxinitrides, e.g. formation of oxinitride by oxidation of nitride layers on silicon
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/32105Oxidation of silicon-containing layers

Definitions

  • the field of the invention is that of silicon semiconductor processing, in particular forming vertical CMOS transistors.
  • CMOS transistors that are oriented vertically.
  • a transistor formed in the trench with a vertical orientation will have its gate exposed to two different crystal orientations, and it is known in the art that oxide grows at distinctly different rates on the ⁇ 100> and ⁇ 110> crystal planes. The difference in growth rates on these planes typically ranges between 40% and 100%.
  • the invention relates to a method of growing oxide on a complex surface that achieves a ratio of growth rates of 99%.
  • a feature of the invention is that a small ratio of nitride thickness to final oxide thickness is preferred.
  • a feature of the invention is the use of a prebake step in a nitrogen-containing ambient.
  • Another feature of the invention is nitride deposition with the use of an ammonia ambient at an elevated temperature.
  • Another feature of the invention is a prebake temperature range of between 500° C. and 1100° C.
  • FIG. 1A shows an exploded view of a vertical transistor.
  • FIG. 1B shows the spatial relationship of crystal planes.
  • FIG. 3 shows a low chart according to the invention.
  • FIG. 2 (prior art) demonstrates the parabolic kinetic law for the oxidation of silicon with atomic nitrogen.
  • FIG. 4 shows data from the practice of the invention.
  • FIG. 5 illustrates the memory effect in the oxidation of silicon with atomic oxygen.
  • FIG. 6 illustrates the memory effect in the oxidation of nitrided silicon with atomic oxygen.
  • FIG. 7 shows data from the prior art and from the invention.
  • the process according to the invention starts with a silicon wafer, whether bulk or silicon on insulator or patterned silicon on insulator (step 210 in FIG. 2).
  • Conventional preparation steps such as well formation, threshold implants, pad oxide (SiO 2 ) and nitride (Si 3 N 4 ), etc. well known to those skilled in the art are performed.
  • a set of apertures in the silicon wafer are etched, e.g. shallow trenches (less than 2 micro) to isolate active areas and/or deep trenches for capacitor in DRAM cells or for other purposes (Step 220 ).
  • Forming vertical transistors to save space or to increase performance in a logic circuits are also included within the scope of the invention.
  • there is a class of high-performance 3-D logic transistor known as Fin-FETs the gate oxide wraps around a thin silicon pillar (“Fin”) formed on top of the substrate.
  • memory cells with vertical transistors can be formed first followed by the formation of isolation trenches, wells, high-speed logic transistors, and interconnects.
  • Passivation of the vertical aperture surfaces and a cleaning step, preferably with an HF-containing chemistry, are performed in Step 230 .
  • the passivation process may include a conventional (orientation-dependent) thermal oxidation of the complex silicon surface while the cleaning process may consist of a sequence of cleans designed to remove the optional passivation layer and to reduce both organic and metallic contamination of the surface. These cleaning sequences are well known in the art.
  • the final amount of a chemical oxide produced by the sequence at the silicon surface can be easily controlled by selecting appropriate solution parameters during the last cleaning step. It is highly preferable for the inventive method that the amount of chemical oxide is minimized by selecting an appropriate solution at the last step.
  • the next step is to create a thin and uniform layer of silicon nitride atop of the clean multi-oriented crystal surface.
  • the preferred way of forming such film is a thermal nitridization process.
  • the thermal nitridization process is slow and often self-limiting, so that the resulting film thickness is insensitive to the process time and the orientation of silicon crystal, for the thermal growth of silicon nitride is diffusion limited.
  • a diffusion-limited process is sensitive to the process temperature and type of diffusing species but insensitive to the crystal orientation of underlying material. Therefore, the thickness of the thermal nitride film can be controlled by selecting process temperature and type of nitridizing species.
  • the self-limiting nature of the process also produces greater uniformity than a conventional deposition process.
  • the wafer is baked at a preferred temperature of 750° C. for 20 minutes in an ammonia ambient and produces a continuous nitride film of approximately 6-10 ⁇ thick.
  • other reactive nitrogen-containing gases include, but are not limited to: N2, NH3, hydrazine (N2H4), and mixtures thereof.
  • the reactive nitrogen-containing gas can also include various nitrogen-containing radicals such as atomic nitrogen, NH2, and NH radicals.
  • the radicals can be created with the aid of some excitation, for instance, a plasma excitation, a photo excitation, an electron-beam excitation, or intense heat.
  • the radicals can be primarily formed either in the vicinity of the wafer or far from the processing zone. In the latter case, an efficient delivery system should be present to transfer radicals to the processing zone with minimal losses. If the nitrogen-containing gas consists of an appreciable amount of atomic nitrogen or other nitrogen-containing radicals the thermal nitride can be formed at a substantially lower temperature. The preferred temperature range in this case is from about room temperature to about 1100° C.
  • an in-situ cleaning procedure may be incorporated in to the Step 240 of the present invention to remove any native or chemical oxide layer that may be present on the silicon surface prior to the nitride formation.
  • the in-situ cleaning procedure may include a thermal desorption prebake in high vacuum at a pressure of below 10 ⁇ 6 Torr or hydrogen (H2) ambient at a reduced pressure of below 300 Torr.
  • H2and vacuum prebaking are performed at a temperature of from about 850° C. to about 1000° C. (950° C. being preferred) and at a reduced pressure of below 300 Torr.
  • the nitride layer formed in Step 240 can be much thinner (preferably, at least 3 time thinner) than the target thickness of the final oxide layer.
  • the inventive method has been proven to work even with a monolayer of silicon-nitrogen (Si ⁇ N) bonds over the silicon surface. Since the characteristic size of the Si ⁇ N bond at Si surface is about 2 Angstroms, the minimal physical thickness of the nitride film is only 2 Angstroms. Preferably, the nitride film is less than 2 nm thick.
  • Oxidation of silicon nitride is known in the art. Some form of excitation is often required in order to convert a stable silicon nitride into silicon oxide. Highly-reactive atomic oxygen radicals can be used for this purpose. Because deposited silicon nitride is an amorphous substance, its oxidation rate does not depend on the underlying crystallographic orientation of silicon. One skilled in the art might conclude that a silicon oxide film could be produced on different orientations of silicon by first depositing a thick amorphous silicon nitride layer and then oxidizing it by known methods. The oxidation would be stopped before the underlying silicon substrate is reached, so that the different crystal orientations do not cause different growth rates.
  • Such a method has the drawbacks that: a) the uniformity of an oxide layer grown through deposited nitride cannot be better than the uniformity of the relatively thick nitride layer; and b) the Silicon-oxide interface tends to have an excessive amount of nitrogen, which can reduce the interface mobility.
  • the inventive method is substantially different from such an approach because it does not need a thick silicon nitride layer.
  • the oxidation process employs at least some atomic oxygen, so formation of atomic oxygen is shown as Step 250 .
  • This formation process is typically combined with the heating of the wafer in an ambient (e.g. ozone) that generates free oxygen radicals.
  • the free radicals could also be produced separately, as in an electric discharge.
  • the atomic oxygen radicals can be also produced by reacting hydrogen and oxygen in the process chamber at a low pressure (less than 30 Torr).
  • This chemical process is known in the art as In-situ Steam Generation (ISSG) process or as Free Radical Enhanced Rapid Thermal Oxidation (FRE RTO).
  • the oxide is grown thermally, illustratively at a temperature of 1050° C. by FRE RTO at 10 Torr and with 33% of hydrogen in the mixture, though the film properties are not strongly dependent on the growth temperature and hydrogen content in the mixture. Hydrogen is not required for oxidation—it is provided as a result of the choice of a particular method of forming oxygen radicals.
  • the nitride is consumed during the oxidation process, though it provides a “memory” effect and affects the relative growth rates for the oxide on the two crystal orientations even for oxide thickness much greater than the thin nitride layer.
  • FIG. 2 shows data for oxide growth at 1050° C. by FRE RTO at 10 Torr with 33% of hydrogen in the mixture for various times, on un-nitrided wafers.
  • the square of the oxide thickness is plotted versus time, showing that the growth follows a purely parabolic kinetic law and that the oxidation process is diffusion limited.
  • a diffusion-limited oxidation of silicon should be orientation independent because the speed of oxidation depends on the speed of diffusion of oxidizing species through the same silicon oxide.
  • FIG. 2 demonstrates that the diffusion property of oxidizing species is different for the oxides grown on different planes. This means that these oxides have a slightly different structure.
  • FIG. 4 shows data for oxide growth at 1050° C. by FRE RTO at 10 Torr with 33% of hydrogen in the mixture for various times, on wafers that were nitrided according to the invention and on un-nitrided wafers.
  • the square of the oxide thickness is plotted versus time, also showing that the growth follows a purely parabolic kinetic law and that the oxidation process is diffusion limited.
  • FIG. 7 compares the quality of the oxide/silicon interface for the inventive method and standard oxidation processes.
  • the interface quality is judged by the interface density of states at mid-gap (Dit) measured after a low temperature (400° C., 20 minutes) forming gas anneal.
  • Lower Dit values correspond to a lower amount of charge traps at the interface and, therefore, to a better oxide.
  • Measuring Dit values is a standard way of determining the quality of the interface. The Dit values are reported in arbitrary units for comparison only.
  • the furnace oxides were grown in a conventional vertical oxidation furnace in dry oxygen ambient at atmospheric pressure. Clearly, the oxides formed by the inventive method have the same (or better) quality as compared to those formed by conventional methods.
  • FIG. 5 and FIG. 6 illustrate the memory effect in oxidation of nitrided silicon.
  • FIG. 5 shows, partially pictorial, partially schematic form, that the conventional oxide grown on different crystallographic orientations of silicon and on silicon nitride has a slightly different structure represented by the cross hatching, as elucidated above. We hypothesize that more oxide growth results in the repetition of the same structure.
  • An initial thickness of oxide, 22 , 42 and 62 grown on bases 20 , 40 or 60 increases to a thickness 25 , 45 or 65 , but keeps its original structure.
  • the thicknesses of layers 25 , 45 and 65 are represented schematically by rectangles of the same height, though FIG. 2 shows that actual films will be different in thickness.
  • FIG. 1 shows, partially pictorial, partially schematic form, that the conventional oxide grown on different crystallographic orientations of silicon and on silicon nitride has a slightly different structure represented by the cross hatching, as elucidated above.
  • An initial thickness of oxide, 22 , 42 and 62 grown on bases 20 , 40 or 60 increases to a thickness 25 , 45 or 65 , but keeps its
  • FIG. 6 shows that the presence of a thin SiN layer ( 121 , 141 ) on both crystallographic orientations results in substantially the same initial structure of thin silicon oxide ( 122 , 142 ), shown with the same cross hatching that grows into a final thickness 125 , 145 . Even though the SiN is completely converted into silicon oxide, the initial structure of the oxide repeats itself during the subsequent oxidation of the different crystal planes. It is this ability of the oxidation to remember the initial oxide structure and/or the ability to reproduce that is referred to as the “memory” effect.
  • FIG. 1A there is illustrated an exploded view of a vertical MOS transistor according to the invention.
  • An aperture 20 has been etched in silicon substrate 10 , having sides (referred to as North and North-West) that have the ⁇ 110> and ⁇ 100> crystal orientation, respectively. No attempt has been made to represent the actual angle between the crystal planes (45°), which is indicated more realistically in the top view of FIG. 1B.
  • Speckled areas 32 denote doped areas that will be the upper electrode of a transistor.
  • Area 36 denotes the corresponding lower electrode and numeral 34 denotes the silicon area that will be the transistor body.
  • a corresponding body area is behind the N face of aperture 20 .
  • a polysilicon plug 25 is shown as displaced from the aperture for clarity in presentation. In operation, poly 25 will fill the aperture and be the transistor gate.
  • Gate oxide 12 and 14 complete the transistor and have been prepared according to the invention, so that the difference in thickness of the two oxide layers is about 1%.

Abstract

Forming a vertical MOS transistor or making another three-dimensional integrated circuit structure in a silicon wafer exposes planes having at least two different crystallographic orientations. Growing oxide on different crystal planes is inherently at different growth rates because the inter-atomic spacing is different in the different planes. Heating the silicon in a nitrogen-containing ambient to form a thin layer of nitride and then growing the oxide through the thin nitrided layer reduces the difference in oxide thickness to less than 1%.

Description

    TECHNICAL FIELD
  • The field of the invention is that of silicon semiconductor processing, in particular forming vertical CMOS transistors. [0001]
  • BACKGROUND OF THE INVENTION
  • In the constant drive to save space, advanced CMOS processing techniques now include CMOS transistors that are oriented vertically. When a trench is etched into a silicon substrate, a transistor formed in the trench with a vertical orientation will have its gate exposed to two different crystal orientations, and it is known in the art that oxide grows at distinctly different rates on the <100> and <110> crystal planes. The difference in growth rates on these planes typically ranges between 40% and 100%. [0002]
  • It has been reported in U.S. Pat. No. 6,358,867 that a growth ratio of 0.9 for the <100> and <110> planes has been achieved using a low pressure mixture of hydrogen and oxygen. [0003]
  • This improvement still falls short of the ideal goal of equal growth rates, which will result in still better quality transistors and other structures formed on complex multi-crystal orientation surfaces. [0004]
  • The art still needs an improved method of growing high-quality oxide on complex surfaces of silicon having at least two crystallographic orientations. [0005]
  • SUMMARY OF THE INVENTION
  • The invention relates to a method of growing oxide on a complex surface that achieves a ratio of growth rates of 99%. [0006]
  • A feature of the invention is that a small ratio of nitride thickness to final oxide thickness is preferred. [0007]
  • A feature of the invention is the use of a prebake step in a nitrogen-containing ambient. [0008]
  • Another feature of the invention is nitride deposition with the use of an ammonia ambient at an elevated temperature. [0009]
  • Another feature of the invention is a prebake temperature range of between 500° C. and 1100° C.[0010]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A shows an exploded view of a vertical transistor. [0011]
  • FIG. 1B shows the spatial relationship of crystal planes. [0012]
  • FIG. 3 shows a low chart according to the invention. [0013]
  • FIG. 2 (prior art) demonstrates the parabolic kinetic law for the oxidation of silicon with atomic nitrogen. [0014]
  • FIG. 4 shows data from the practice of the invention. [0015]
  • FIG. 5 illustrates the memory effect in the oxidation of silicon with atomic oxygen. [0016]
  • FIG. 6 illustrates the memory effect in the oxidation of nitrided silicon with atomic oxygen. [0017]
  • FIG. 7 shows data from the prior art and from the invention.[0018]
  • DETAILED DESCRIPTION
  • The process according to the invention, summarized in FIG. 3, starts with a silicon wafer, whether bulk or silicon on insulator or patterned silicon on insulator ([0019] step 210 in FIG. 2). Conventional preparation steps, such as well formation, threshold implants, pad oxide (SiO2) and nitride (Si3N4), etc. well known to those skilled in the art are performed.
  • A set of apertures in the silicon wafer are etched, e.g. shallow trenches (less than [0020] 2 micro) to isolate active areas and/or deep trenches for capacitor in DRAM cells or for other purposes (Step 220). Forming vertical transistors to save space or to increase performance in a logic circuits (i.e. non-DRAM) are also included within the scope of the invention. For instance, there is a class of high-performance 3-D logic transistor known as Fin-FETs, the gate oxide wraps around a thin silicon pillar (“Fin”) formed on top of the substrate.
  • The particular order in which the various features described above are formed in the substrate is not important. For instance, memory cells with vertical transistors can be formed first followed by the formation of isolation trenches, wells, high-speed logic transistors, and interconnects. [0021]
  • Passivation of the vertical aperture surfaces and a cleaning step, preferably with an HF-containing chemistry, are performed in [0022] Step 230. The passivation process may include a conventional (orientation-dependent) thermal oxidation of the complex silicon surface while the cleaning process may consist of a sequence of cleans designed to remove the optional passivation layer and to reduce both organic and metallic contamination of the surface. These cleaning sequences are well known in the art. Furthermore, the final amount of a chemical oxide produced by the sequence at the silicon surface can be easily controlled by selecting appropriate solution parameters during the last cleaning step. It is highly preferable for the inventive method that the amount of chemical oxide is minimized by selecting an appropriate solution at the last step.
  • The next step (Step [0023] 240) is to create a thin and uniform layer of silicon nitride atop of the clean multi-oriented crystal surface. The preferred way of forming such film is a thermal nitridization process. The thermal nitridization process is slow and often self-limiting, so that the resulting film thickness is insensitive to the process time and the orientation of silicon crystal, for the thermal growth of silicon nitride is diffusion limited. In general, a diffusion-limited process is sensitive to the process temperature and type of diffusing species but insensitive to the crystal orientation of underlying material. Therefore, the thickness of the thermal nitride film can be controlled by selecting process temperature and type of nitridizing species. The self-limiting nature of the process also produces greater uniformity than a conventional deposition process. Illustratively, the wafer is baked at a preferred temperature of 750° C. for 20 minutes in an ammonia ambient and produces a continuous nitride film of approximately 6-10 Å thick. Illustrative examples of other reactive nitrogen-containing gases include, but are not limited to: N2, NH3, hydrazine (N2H4), and mixtures thereof. The reactive nitrogen-containing gas can also include various nitrogen-containing radicals such as atomic nitrogen, NH2, and NH radicals. The radicals can be created with the aid of some excitation, for instance, a plasma excitation, a photo excitation, an electron-beam excitation, or intense heat. The radicals can be primarily formed either in the vicinity of the wafer or far from the processing zone. In the latter case, an efficient delivery system should be present to transfer radicals to the processing zone with minimal losses. If the nitrogen-containing gas consists of an appreciable amount of atomic nitrogen or other nitrogen-containing radicals the thermal nitride can be formed at a substantially lower temperature. The preferred temperature range in this case is from about room temperature to about 1100° C.
  • In some embodiments of the present invention, an in-situ cleaning procedure may be incorporated in to the [0024] Step 240 of the present invention to remove any native or chemical oxide layer that may be present on the silicon surface prior to the nitride formation. The in-situ cleaning procedure may include a thermal desorption prebake in high vacuum at a pressure of below 10−6 Torr or hydrogen (H2) ambient at a reduced pressure of below 300 Torr. Specifically, both H2and vacuum prebaking are performed at a temperature of from about 850° C. to about 1000° C. (950° C. being preferred) and at a reduced pressure of below 300 Torr.
  • It is an important advantageous feature of the present invention that the nitride layer formed in [0025] Step 240 can be much thinner (preferably, at least 3 time thinner) than the target thickness of the final oxide layer. The inventive method has been proven to work even with a monolayer of silicon-nitrogen (Si−N) bonds over the silicon surface. Since the characteristic size of the Si−N bond at Si surface is about 2 Angstroms, the minimal physical thickness of the nitride film is only 2 Angstroms. Preferably, the nitride film is less than 2 nm thick.
  • The ability to provide a film based on such a thin layer permits greater throughput and therefore reduces cost. This feature is also counter-intuitive, since workers in the art would expect that the greatest uniformity would be provided by converting only the nitride to oxide and that reacting the different crystal structures to form oxide would result in a different oxide structure and thus a different growth rate; i.e. that a smaller ratio of nitride to oxide thickness would lead to less uniformity. [0026]
  • Oxidation of silicon nitride is known in the art. Some form of excitation is often required in order to convert a stable silicon nitride into silicon oxide. Highly-reactive atomic oxygen radicals can be used for this purpose. Because deposited silicon nitride is an amorphous substance, its oxidation rate does not depend on the underlying crystallographic orientation of silicon. One skilled in the art might conclude that a silicon oxide film could be produced on different orientations of silicon by first depositing a thick amorphous silicon nitride layer and then oxidizing it by known methods. The oxidation would be stopped before the underlying silicon substrate is reached, so that the different crystal orientations do not cause different growth rates. Such a method has the drawbacks that: a) the uniformity of an oxide layer grown through deposited nitride cannot be better than the uniformity of the relatively thick nitride layer; and b) the Silicon-oxide interface tends to have an excessive amount of nitrogen, which can reduce the interface mobility. The inventive method is substantially different from such an approach because it does not need a thick silicon nitride layer. [0027]
  • Preferably, the oxidation process employs at least some atomic oxygen, so formation of atomic oxygen is shown as [0028] Step 250. This formation process is typically combined with the heating of the wafer in an ambient (e.g. ozone) that generates free oxygen radicals. If desired, the free radicals could also be produced separately, as in an electric discharge. The atomic oxygen radicals can be also produced by reacting hydrogen and oxygen in the process chamber at a low pressure (less than 30 Torr). This chemical process is known in the art as In-situ Steam Generation (ISSG) process or as Free Radical Enhanced Rapid Thermal Oxidation (FRE RTO).
  • The oxide is grown thermally, illustratively at a temperature of 1050° C. by FRE RTO at 10 Torr and with 33% of hydrogen in the mixture, though the film properties are not strongly dependent on the growth temperature and hydrogen content in the mixture. Hydrogen is not required for oxidation—it is provided as a result of the choice of a particular method of forming oxygen radicals. The nitride is consumed during the oxidation process, though it provides a “memory” effect and affects the relative growth rates for the oxide on the two crystal orientations even for oxide thickness much greater than the thin nitride layer. [0029]
  • FIG. 2 (prior art) shows data for oxide growth at 1050° C. by FRE RTO at 10 Torr with 33% of hydrogen in the mixture for various times, on un-nitrided wafers. The square of the oxide thickness is plotted versus time, showing that the growth follows a purely parabolic kinetic law and that the oxidation process is diffusion limited. In theory, a diffusion-limited oxidation of silicon should be orientation independent because the speed of oxidation depends on the speed of diffusion of oxidizing species through the same silicon oxide. FIG. 2 demonstrates that the diffusion property of oxidizing species is different for the oxides grown on different planes. This means that these oxides have a slightly different structure. [0030]
  • FIG. 4 shows data for oxide growth at 1050° C. by FRE RTO at 10 Torr with 33% of hydrogen in the mixture for various times, on wafers that were nitrided according to the invention and on un-nitrided wafers. The square of the oxide thickness is plotted versus time, also showing that the growth follows a purely parabolic kinetic law and that the oxidation process is diffusion limited. [0031]
  • This curve demonstrate clearly that the nitrided silicon wafers (solid lines) have oxide thickness on the <100> and <110> planes that are much closer than the corresponding oxide thickness for un-nitrided wafers (dotted lines). Even at the largest thickness of oxide, the difference in oxide thickness for the two crystal planes was less than [0032] 1 % for the nitrided wafers (compared with 10% for the un-nitrided wafers). For oxide thickness of about 50 Å, the difference in oxide thickness for the two orientations was not detectable. This also illustrates that the presence of a thin nitride layer altered the structure of grown oxides such that the diffusion property became essentially the same.
  • FIG. 7 compares the quality of the oxide/silicon interface for the inventive method and standard oxidation processes. The interface quality is judged by the interface density of states at mid-gap (Dit) measured after a low temperature (400° C., 20 minutes) forming gas anneal. Lower Dit values correspond to a lower amount of charge traps at the interface and, therefore, to a better oxide. Measuring Dit values is a standard way of determining the quality of the interface. The Dit values are reported in arbitrary units for comparison only. The furnace oxides were grown in a conventional vertical oxidation furnace in dry oxygen ambient at atmospheric pressure. Clearly, the oxides formed by the inventive method have the same (or better) quality as compared to those formed by conventional methods. [0033]
  • FIG. 5 and FIG. 6 illustrate the memory effect in oxidation of nitrided silicon. [0034]
  • FIG. 5 shows, partially pictorial, partially schematic form, that the conventional oxide grown on different crystallographic orientations of silicon and on silicon nitride has a slightly different structure represented by the cross hatching, as elucidated above. We hypothesize that more oxide growth results in the repetition of the same structure. An initial thickness of oxide, [0035] 22, 42 and 62 grown on bases 20, 40 or 60 increases to a thickness 25, 45 or 65, but keeps its original structure. The thicknesses of layers 25, 45 and 65 are represented schematically by rectangles of the same height, though FIG. 2 shows that actual films will be different in thickness. FIG. 6 shows that the presence of a thin SiN layer (121, 141) on both crystallographic orientations results in substantially the same initial structure of thin silicon oxide (122, 142), shown with the same cross hatching that grows into a final thickness 125, 145. Even though the SiN is completely converted into silicon oxide, the initial structure of the oxide repeats itself during the subsequent oxidation of the different crystal planes. It is this ability of the oxidation to remember the initial oxide structure and/or the ability to reproduce that is referred to as the “memory” effect.
  • Referring now to FIG. 1A, there is illustrated an exploded view of a vertical MOS transistor according to the invention. An [0036] aperture 20 has been etched in silicon substrate 10, having sides (referred to as North and North-West) that have the <110> and <100> crystal orientation, respectively. No attempt has been made to represent the actual angle between the crystal planes (45°), which is indicated more realistically in the top view of FIG. 1B. Speckled areas 32 denote doped areas that will be the upper electrode of a transistor. Area 36 denotes the corresponding lower electrode and numeral 34 denotes the silicon area that will be the transistor body. A corresponding body area is behind the N face of aperture 20. A polysilicon plug 25 is shown as displaced from the aperture for clarity in presentation. In operation, poly 25 will fill the aperture and be the transistor gate. Gate oxide 12 and 14 complete the transistor and have been prepared according to the invention, so that the difference in thickness of the two oxide layers is about 1%.
  • The invention has been illustrated with reference to the <100> and <110> planes for convenience. It has been found that oxide growth on other planes, such as <111> is also the same as on the <100> and <110> planes. [0037]
  • Those skilled in the art will be aware that such a transistor can be used in a DRAM cell or in a logic structure employing stacked transistors. [0038]
  • While the invention has been described in terms of a single preferred embodiment, those skilled in the art will recognize that the invention can be practiced in various versions within the spirit and scope of the following claims. [0039]

Claims (24)

What is claimed is:
1. A method of forming an oxide film on a complex surface of a silicon substrate comprising the steps of;
providing a silicon substrate;
forming a set of structures in the substrate having at least two planes of different crystallographic orientation;
forming a layer of nitride, having a nitride thickness, on said at least two planes by heating the substrate in an ambient containing nitrogen; and
growing a layer of oxide, having an oxide thickness, on said at least two planes, such that the oxide thicknesses on said at least two planes are substantially equal.
2. A method according to claim 1, in which said step of growing a layer of oxide comprises forming at least some oxygen free radicals.
3. A method according to claim 1, in which said step of growing oxide comprises converting all of said layer of nitride to oxide and reacting at least some of the underlying silicon.
4. A method according to claim 2, in which said step of growing oxide comprises converting all of said layer of nitride to oxide and reacting at least some of the underlying silicon.
5. A method according to claim 1, in which said nitride thickness is less than one third of said oxide thickness.
6. A method according to claim 2, in which said nitride thickness is less that one third of said oxide thickness.
7. A method according to claim 3, in which said nitride thickness is less than one third of said oxide thickness.
8. A method according to claim 4, in which said nitride thickness is less than one third of said oxide thickness.
9. A method according to claim 5, in which said nitride thickness is less than 2 nm.
10. A method according to claim 6, in which said nitride thickness is less than 2 nm.
11. A method according to claim 7, in which said nitride thickness is less than 2 nm.
12. A method according to claim 8, in which said nitride thickness is less than 2 nm.
13. A method according to claim 2, in which said step of forming oxygen free radicals comprises reacting hydrogen and oxygen in the same process chamber in which the oxidation takes place at a pressure of less than about 30 Torr.
14. A method according to claim 13, in which said step of growing oxide comprises converting all of said layer of nitride to oxide and reacting at least some of the underlying silicon.
15. A method according to claim 13, in which said nitride thickness is less than one third of said oxide thickness.
16. A method according to claim 14, in which said nitride thickness is less than one third of said oxide thickness.
17. A method of forming a vertical field effect transistor in a silicon substrate comprising the steps of;
providing a silicon substrate;
forming a structure in the substrate having at least two vertical planes of different crystallographic orientation;
forming a layer of nitride, having a nitride thickness, on said at least two planes by thermally nitriding the substrate;
forming an upper and lower transistor electrode in proximity to a transistor body region formed in said substrate; growing a gate layer of oxide, having an oxide thickness, on said at least two planes, such that the oxide thicknesses on said at least two planes are substantially equal, including forming at least some oxygen free radicals that react with said layer of nitride to form oxide; and
forming a transistor gate disposed adjacent to said gate layer.
18. A method according to claim 17, in which said step of growing oxide comprises converting all of said layer of nitride to oxide and reacting at least some of the underlying silicon.
19. A method according to claim 17, in which said nitride thickness is less than one third of said oxide thickness.
20. A method according to claim 18, in which said nitride thickness is less than one third of said oxide thickness.
21. A method according to claim 14, in which said step of forming oxygen free radicals comprises reacting hydrogen and oxygen in the process chamber at a pressure of less than about 30 Torr.
22. A method according to claim 21, in which said step of growing oxide comprises converting all of said layer of nitride to oxide and reacting at least some of the underlying silicon.
23. A method according to claim 19, in which said transistor is a Fin-FET and said at least two crystal planes are on the outer surfaces of a projecting column of said silicon substrate.
24. A method according to claim 19, in which said transistor is a vertical trench transistor and said at least two crystal planes are on the inner surfaces of an aperture formed in said silicon substrate.
US10/284,508 2002-10-29 2002-10-29 Orientation independent oxidation of nitrided silicon Expired - Fee Related US6727142B1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US10/284,508 US6727142B1 (en) 2002-10-29 2002-10-29 Orientation independent oxidation of nitrided silicon
JP2003347641A JP4563016B2 (en) 2002-10-29 2003-10-06 Method for forming oxide film on composite surface of silicon substrate
DE10350354A DE10350354B4 (en) 2002-10-29 2003-10-29 Orientation-independent oxidation of nitrided silicon

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/284,508 US6727142B1 (en) 2002-10-29 2002-10-29 Orientation independent oxidation of nitrided silicon

Publications (2)

Publication Number Publication Date
US6727142B1 US6727142B1 (en) 2004-04-27
US20040082197A1 true US20040082197A1 (en) 2004-04-29

Family

ID=32107590

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/284,508 Expired - Fee Related US6727142B1 (en) 2002-10-29 2002-10-29 Orientation independent oxidation of nitrided silicon

Country Status (3)

Country Link
US (1) US6727142B1 (en)
JP (1) JP4563016B2 (en)
DE (1) DE10350354B4 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060105553A1 (en) * 2004-11-12 2006-05-18 Uwe Wellhausen Reversible oxidation protection of microcomponents
US11810781B2 (en) 2020-03-24 2023-11-07 Kokusai Electric Corporation Method of processing substrate, substrate processing apparatus, recording medium, method of manufacturing semiconductor device

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100486278B1 (en) * 2002-11-11 2005-04-29 삼성전자주식회사 Method for fabricating gate oxide with increased device reliability
US7273638B2 (en) * 2003-01-07 2007-09-25 International Business Machines Corp. High density plasma oxidation
US7382029B2 (en) 2005-07-29 2008-06-03 International Business Machines Corporation Method and apparatus for improving integrated circuit device performance using hybrid crystal orientations
JP2010087167A (en) * 2008-09-30 2010-04-15 Hitachi Kokusai Electric Inc Method for manufacturing semiconductor device
US10269921B2 (en) 2014-12-22 2019-04-23 Taiwan Semiconductor Manufacturing Company Ltd. Fin field effect transistors having conformal oxide layers and methods of forming same
US9515188B2 (en) 2014-12-22 2016-12-06 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field effect transistors having conformal oxide layers and methods of forming same
US10490475B2 (en) * 2015-06-03 2019-11-26 Asm Ip Holding B.V. Methods for semiconductor passivation by nitridation after oxide removal
DE102016124968B4 (en) 2016-12-20 2024-01-18 Infineon Technologies Ag Formation of silicon oxide layers by oxidation with radicals
KR102217847B1 (en) * 2017-08-11 2021-02-19 한양대학교 산학협력단 Method for manufacturing insulation film, insulation film using same
JPWO2021186911A1 (en) * 2020-03-18 2021-09-23

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5047359A (en) * 1985-12-17 1991-09-10 Mitsubishi Denki Kabushiki Kaisha Method of implanting into the sidewall of a trench by rotating the wafer
US5940718A (en) * 1998-07-20 1999-08-17 Advanced Micro Devices Nitridation assisted polysilicon sidewall protection in self-aligned shallow trench isolation
US6201276B1 (en) * 1998-07-14 2001-03-13 Micron Technology, Inc. Method of fabricating semiconductor devices utilizing in situ passivation of dielectric thin films
US6214670B1 (en) * 1999-07-22 2001-04-10 Taiwan Semiconductor Manufacturing Company Method for manufacturing short-channel, metal-gate CMOS devices with superior hot carrier performance

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6740555B1 (en) * 1999-09-29 2004-05-25 Infineon Technologies Ag Semiconductor structures and manufacturing methods
US6150670A (en) 1999-11-30 2000-11-21 International Business Machines Corporation Process for fabricating a uniform gate oxide of a vertical transistor
US6362040B1 (en) 2000-02-09 2002-03-26 Infineon Technologies Ag Reduction of orientation dependent oxidation for vertical sidewalls of semiconductor substrates
US6358867B1 (en) 2000-06-16 2002-03-19 Infineon Technologies Ag Orientation independent oxidation of silicon

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5047359A (en) * 1985-12-17 1991-09-10 Mitsubishi Denki Kabushiki Kaisha Method of implanting into the sidewall of a trench by rotating the wafer
US6201276B1 (en) * 1998-07-14 2001-03-13 Micron Technology, Inc. Method of fabricating semiconductor devices utilizing in situ passivation of dielectric thin films
US5940718A (en) * 1998-07-20 1999-08-17 Advanced Micro Devices Nitridation assisted polysilicon sidewall protection in self-aligned shallow trench isolation
US6214670B1 (en) * 1999-07-22 2001-04-10 Taiwan Semiconductor Manufacturing Company Method for manufacturing short-channel, metal-gate CMOS devices with superior hot carrier performance

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060105553A1 (en) * 2004-11-12 2006-05-18 Uwe Wellhausen Reversible oxidation protection of microcomponents
US7300855B2 (en) * 2004-11-12 2007-11-27 Infineon Technologies Ag Reversible oxidation protection of microcomponents
US11810781B2 (en) 2020-03-24 2023-11-07 Kokusai Electric Corporation Method of processing substrate, substrate processing apparatus, recording medium, method of manufacturing semiconductor device

Also Published As

Publication number Publication date
DE10350354A1 (en) 2004-05-27
JP2004153256A (en) 2004-05-27
DE10350354B4 (en) 2007-08-16
US6727142B1 (en) 2004-04-27
JP4563016B2 (en) 2010-10-13

Similar Documents

Publication Publication Date Title
JP4340830B2 (en) Method for forming gate insulating film of semiconductor device
US6444592B1 (en) Interfacial oxidation process for high-k gate dielectric process integration
US7576398B2 (en) Method of composite gate formation
US7658973B2 (en) Tailoring nitrogen profile in silicon oxynitride using rapid thermal annealing with ammonia under ultra-low pressure
US6538271B2 (en) Semiconductor device and method of manufacturing the same
US7205186B2 (en) System and method for suppressing oxide formation
US6727142B1 (en) Orientation independent oxidation of nitrided silicon
JP2006161163A (en) Method for forming titanium nitride layer and method for forming lower electrode of metal-insulator-metal capacitor using titanium nitride layer
US6573197B2 (en) Thermally stable poly-Si/high dielectric constant material interfaces
US6465373B1 (en) Ultra thin TCS (SiCl4) cell nitride for DRAM capacitor with DCS (SiH2Cl2) interface seeding layer
US6825081B2 (en) Cell nitride nucleation on insulative layers and reduced corner leakage of container capacitors
US6274510B1 (en) Lower temperature method for forming high quality silicon-nitrogen dielectrics
KR20020037337A (en) Method for forming crystalline silicon nitride
KR100621542B1 (en) Dielectric multilayer of microelectronic device and fabricating method the same
US6664198B1 (en) Method of forming a silicon nitride dielectric layer
KR100513804B1 (en) Method of manufacturing capacitor for semiconductor device
JP2005302892A (en) Semiconductor device and its manufacturing method
JP2006054382A (en) Metallic silicate film, manufacturing method thereof, semiconductor device, and manufacturing method thereof
JPH1197439A (en) Semiconductor device and manufacture thereof
JP2001332722A (en) Semiconductor device and its manufacturing method
JPH02103965A (en) Manufacture of semiconductor memory device
JPS61287274A (en) Manufacture of semicondutor memory device

Legal Events

Date Code Title Description
AS Assignment

Owner name: INFINEON TECHNOLOGIES NORTH AMERICA CORP., CALIFOR

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TEWS, HELMUT H.;REEL/FRAME:013457/0482

Effective date: 20021023

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLUSCHENKOV, OLEG;HEGDE, SURYANARAYAN G.;REEL/FRAME:013459/0977;SIGNING DATES FROM 20021024 TO 20021028

AS Assignment

Owner name: INFINEON TECHNOLOGIES AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES NORTH AMERICA CORP.;REEL/FRAME:013924/0122

Effective date: 20030827

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: QIMONDA AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023788/0535

Effective date: 20060425

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: INFINEON TECHNOLOGIES AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:QIMONDA AG;REEL/FRAME:035623/0001

Effective date: 20141009

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20160427