US20040017233A1 - Single-event upset immune frequency divider circuit - Google Patents

Single-event upset immune frequency divider circuit Download PDF

Info

Publication number
US20040017233A1
US20040017233A1 US10/201,045 US20104502A US2004017233A1 US 20040017233 A1 US20040017233 A1 US 20040017233A1 US 20104502 A US20104502 A US 20104502A US 2004017233 A1 US2004017233 A1 US 2004017233A1
Authority
US
United States
Prior art keywords
dual
input
circuit
path
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/201,045
Other versions
US6683932B1 (en
Inventor
Neil Wood
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BAE Systems Information and Electronic Systems Integration Inc
Original Assignee
BAE Systems Information and Electronic Systems Integration Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by BAE Systems Information and Electronic Systems Integration Inc filed Critical BAE Systems Information and Electronic Systems Integration Inc
Priority to US10/201,045 priority Critical patent/US6683932B1/en
Assigned to BAE SYSTEMS, INFORMATION AND ELECTRONIC SYSTEMS INTERGRATION, INC. reassignment BAE SYSTEMS, INFORMATION AND ELECTRONIC SYSTEMS INTERGRATION, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WOOD, NEIL E.
Application granted granted Critical
Publication of US6683932B1 publication Critical patent/US6683932B1/en
Publication of US20040017233A1 publication Critical patent/US20040017233A1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/15Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors
    • H03K5/15013Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs
    • H03K5/1506Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs with parallel driven output stages; with synchronously driven series connected output stages
    • H03K5/15093Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs with parallel driven output stages; with synchronously driven series connected output stages using devices arranged in a shift register
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/003Modifications for increasing the reliability for protection
    • H03K19/0033Radiation hardening
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K21/00Details of pulse counters or frequency dividers
    • H03K21/40Monitoring; Error detection; Preventing or correcting improper counter operation

Definitions

  • the present invention relates to electronic circuits in general, and in particular to frequency divider circuits. Still more particularly, the present invention relates to a single-event upset immune frequency divider circuit.
  • Frequency divider circuits are commonly used in electronic devices that include counting circuits, phase-locked loop circuits, and/or frequency synthesizer circuits. Generally speaking, frequency dividers are used to generate signals of relatively lower frequencies by dividing a high frequency signal already existed within an electronic system. For example, if a 50 MHz signal is desired from a 100 MHz clock signal existed within an electronic system, a frequency divider is used to divide the 100 MHz clock signal by two.
  • a frequency divider circuit 10 includes a D-type flip-flop circuit 11 and an inverter 12 .
  • An input clock signal is applied to a clock input of D-type flip-flop circuit 11 , which transitions the logical state of a signal from an output Q to be equal to the logical state of an input signal at an input D when the input clock signal transitions from a logical low state to a logical high state.
  • Inverter 12 applies to the input D a signal that is opposite in logical state to the output signal at output Q so that the output Q changes logical state in response to the rising edge of the input clock signal.
  • the output signal at the output Q has a frequency that is one half of the input signal frequency.
  • frequency divider circuit 10 One problem with prior art frequency divider circuits, such as frequency divider circuit 10 , is that they are very susceptible to single-event upsets (SEUs) or single-event transients (SETs) that can result in runt pulses occurred on the clock path and subsequently phase shifts in the output signals. Consequently, it is desirable to provide an SEU immune frequency divider circuit.
  • SEUs single-event upsets
  • SETs single-event transients
  • a single-event upset immune frequency divider circuit includes a dual-path shift register, a dual-path multiplexor, and a summing circuit.
  • the dual-path shift register has a clock input, one signal input pair and multiple signal output pairs.
  • the dual-path multiplexor has multiple signal input pairs and one output pair.
  • the signal input pairs of the dual-path multiplexor are respectively connected to the signal output pairs of the dual-input shift register.
  • the dual-path multiplexor selects one of the signal output pairs of the dual-path shift register for feeding back into the signal input pair of the dual-path shift register.
  • the summing circuit then sums the selected signal output pair of the dual-path multiplexor to generate an output clock signal that is a fraction of the frequency of an input clock signal at the clock input of the dual-path shift register.
  • FIG. 1 is a block diagram of a frequency divider circuit according to the prior art
  • FIG. 2 is a block diagram of a single-event upset (SEU) immune frequency divider circuit, in accordance with a preferred embodiment of the present invention
  • FIG. 3 is a detailed block diagram of a dual-path shift register within the SEU immune frequency divider circuit from FIG. 2, in accordance with a preferred embodiment of the present invention
  • FIG. 4 is a schematic diagram of a dual-path D-type flip-flop circuit within the dual-path shift register from FIG. 3, in accordance with a preferred embodiment of the present invention
  • FIG. 5 is a schematic diagram of a first SEU latch within the dual-path D-type flip-flop circuit from FIG. 4, in accordance with a preferred embodiment of the present invention
  • FIG. 6 is a schematic diagram of a second SEU latch within the dual-path D-type flip-flop circuit from FIG. 4, in accordance with a preferred embodiment of the present invention.
  • FIG. 7 is a detailed block diagram of a dual-path multiplexor within the SEU immune frequency divider circuit from FIG. 2, in accordance with a preferred embodiment of the present invention.
  • an SEU immune frequency divider circuit 20 includes a summing circuit 21 , a dual-path shift register 22 and a dual-path multiplexor 23 .
  • SEU immune frequency divider circuit 20 also includes a clock input 24 and a clock output 25 .
  • Dual-path shift register 22 includes four output pairs, namely, QB11-QB21, QB12-QB22, QB13-QB23 and QB14-QB24.
  • Dual-path multiplexor 23 may select any one of the four output pairs of dual-path shift register 22 to be fed back to an input pair DB11-DB12 of dual-path shift register 22 .
  • SEU immune frequency divider circuit 20 may divide an input clock signal from, for example, a system clock at clock input 24 by 2, 4, or 8 times in order to produce an output clock signal that is one-half, one-fourth, or one-eighth of the input clock signal, respectively, at clock output 25 .
  • Summing circuit 21 is a tri-state circuit having a dual-input inverter 26 and inverters 27 - 29 .
  • the purpose of inverters 27 - 29 is to boost the strength of input/output signals to/from summing circuit 21 .
  • Dual-input inverter 26 has two inputs and one output. Dual-input inverter 26 sums the two outputs from dual-path multiplexor 23 to produce a single output at clock output 25 for SEU immune frequency divider circuit 20 .
  • Dual-input inverter 26 preferably includes two serially connected p-channel transistors connected in series with two serially connected n-channel transistors.
  • Each of the two inputs of dual-input inverter 26 which is provided by connecting the gates of a p-channel transistor and an n-channel transistor, is connected to one of the two outputs of dual-path multiplexor 23 .
  • the four transistors within dual-input inverter 26 are labelled as p-channel transistors a, b and n-channel transistors C, d, then OUT1 from dual-path multiplexor 23 can be connected to the gates of both p-channel transistor a and n-channel transistor c (via inverter 29 ) while OUT2 from dual-path multiplexor 23 can be connected to the gates of both p-channel transistor b and n-channel transistor d (via inverter 28 ).
  • OUT1 from dual-path multiplexor 23 can be connected to the gates of both p-channel transistor b and n-channel transistor c (via inverter 29 ) while OUT2 from dual-path multiplexor 23 can be connected to the gates of both p-channel transistor a and n-channel transistor d (via inverter 28 ).
  • dual-path shift register 22 includes four dual-path D-type flip-flip (DFF) circuits 41 - 44 .
  • DFF circuits 41 - 44 function as a pseudo shift register where the inverted output of one DFF circuit feeds the inverting input of the next DFF.
  • the two inverted outputs of DFF circuit 41 are separately connected to the two inverting inputs of DFF circuit 42 ; the two inverted outputs of DFF circuit 42 (QB12-QB22) are separately connected to the two inverting inputs of DFF 43 ; and the two inverted outputs of DFF circuit 43 (QB13-QB23) are separately connected to the two inverting inputs of DFF circuit 44 .
  • outputs QB11 and QB21 are connected to inputs IN11 and IN21 of dual-path multiplexor 23 (from FIG. 2), respectively.
  • outputs QB12 and QB22 are connected to inputs IN12 and IN22 of dual-path multiplexor 23 , respectively; outputs QB13 and QB23 are connected to inputs IN13 and IN23 of dual-path multiplexor 23 , respectively; and outputs QB14 and QB24 are connected to inputs IN14 and IN24 of dual-path multiplexor 23 , respectively.
  • the clock inputs of DFF circuits 41 - 44 are all connected to clock input 24 .
  • the two inverted outputs of DFF circuit 41 are fed back into the two inverting inputs of DFF circuit 41 by dual-path multiplexor 23 .
  • the two inverted outputs of DFF 42 are fed back into the two inverting inputs of DFF circuit 41 by dual-path multiplexor 23 .
  • the inverted outputs of DFF circuits 41 and 43 - 44 are fed back into the two inverting inputs of DFF circuit 41 by dual-path multiplexor 23 .
  • DFF circuit 41 includes an SEU latch 45 and an SEU latch 46 .
  • SEU latch 45 Each of the two inputs of SEU latch 45 is connected to an inverter.
  • SEU latch 46 Each of the two outputs of SEU latch 45 is connected to a respective input of SEU latch 46 .
  • SEU latch 45 and SEU latch 46 share a common clock input.
  • SEU latch 45 includes a cross-coupled tri-state inverter 50 and a cross-coupled inverter 57 .
  • Cross-coupled tri-state inverter 50 includes a first tri-state inverter connected to a second tri-state inverter in a cross-coupled fashion.
  • the first tri-state inverter includes two serially connected p-channel transistors 53 a - 54 a connected in series with two serially connected n-channel transistors 55 a - 56 a .
  • the second tri-state inverter includes two serially connected p-channel transistors 53 b - 54 b connected in series with two serially connected n-channel transistors 55 b - 56 b .
  • the gate of transistor 56 a is connected to the gate of transistor 53 b to provide a first feedback input for cross-coupled tri-state inverter 50
  • the gate of transistor 53 a is connected to the gate of transistor 56 b to provide a second feedback input for cross-coupled tri-state inverter 50 .
  • the first forward input for cross-coupled tri-state inverter 50 is from the gate of transistor 54 a and the gate of transistor 55 a .
  • the second forward input for cross-coupled tri-state inverter 50 is from the gate of transistor 54 b and the gate of transistor 55 b.
  • Cross-coupled inverter 57 includes a first inverter connected to a second inverter in a cross-coupled fashion.
  • the first inverter includes a p-channel transistor 58 a connected in series with an n-channel transistor 59 a .
  • the second inverter includes a p-channel transistor 58 b connected in series with an n-channel transistor 59 b .
  • the gate of transistor 58 a is connected to the gate of transistor 59 b to provide a first forward input for cross-coupled inverter 57
  • the gate of transistor 59 a is connected to the gate of transistor 58 b to provide a second forward input for cross-coupled inverter 57 .
  • a first output 61 a of cross-coupled inverter 57 is provided at a node S 3 between transistor 58 a and transistor 59 a .
  • a second output 61 b of cross-coupled inverter 57 is provided at a node S 4 between transistor 58 b and transistor 59 b.
  • Cross-coupled inverter 57 is connected to cross-coupled tri-state inverter 50 .
  • first output of cross-coupled inverter 57 i.e., node S 3
  • first feedback input of cross-coupled tri-state inverter 50 i.e., the gates of transistors 56 a and 53 b
  • second output 61 b of cross-coupled inverter 57 i.e., node S 4
  • is fed back to the second feedback input of cross-coupled tri-state inverter 50 i.e., the gates of transistors 53 a and 56 b.
  • a transmission gate 52 a allows data to enter cross-coupled tri-state inverter 50 when the clock signal CLK at clock input 24 (from FIG. 3) is at a logical low state. Concurrently, data also enter through an input 60 b .
  • a transmission gate 52 b allows data to enter cross-coupled tri-state inverter 50 when the clock signal CLK at clock input 24 is at a logical low state.
  • transistors 54 a - 55 a and transistors 54 b - 55 b are turned off when clock signal CLK is at a logical low state, data from input 60 a are sent to a storage node S 1 (i.e., the first forward input of cross-coupled inverter 57 ), and data from input 60 b are sent to a storage node S 2 (i.e., the second forward input of cross-coupled inverter 57 ). If the data at input 60 a and input 60 b are both, for example, logical “1's,” then transistors 59 a and 59 b are turned on such that a logical “0” is showed up at both outputs 61 a and 61 b .
  • the logical “0's” at outputs 61 a and 61 b are then converted to logical “1's” by inverters 62 a and 62 b , respectively. If the signals at inputs 60 a and 60 b are both, for example, logical “1's,” then transistors 59 a and 59 b are turned on such that logical “0's” show up at both output 61 a and output 61 b . Nodes S 3 and S 4 , at outputs 61 a and 61 b , respectively, are considered as non-inverting nodes.
  • DFF circuit 41 holds the data from a previous cycle. For example, if nodes S 1 and S 2 are both at logical “1's” at the previous cycle, that means nodes S 3 and S 4 are both at logical “0's” at the previous cycle.
  • the logical “0's” from nodes S 3 and S 4 are also sent to the first feedback input of cross-coupled tri-state inverter 50 (i.e., the gates of transistors 56 a and 53 b ) and the second feedback input of cross-coupled tri-state inverter 50 (i.e., the gates of transistors 53 a and 56 b ), respectively.
  • the logical “0” from node S 3 turns on transistor 53 b ; thus, the logical “1” at node S 2 is maintained.
  • the logical “0” from node S 4 turns on transistor 53 a ; thus, the logical “1” at node S 1 is maintained.
  • nodes S 1 and S 2 are both at logical “0's” at the previous cycle, that means nodes S 3 and S 4 are both at logical “1's” at the previous cycle.
  • the logical “1's” from nodes S 3 and S 4 are also sent to the first feedback input of cross-coupled tri-state inverter 50 and the second feedback input of cross-coupled tri-state inverter 50 , respectively.
  • the logical “1” from node S 3 turns on transistor 56 a ; thus, the logical “0” at node S 1 is maintained.
  • the logical “1” from node S 4 turns on transistor 56 b ; thus, the logical “0” at node S 2 is maintained.
  • a logical “1” is written to node S 1 and a logical “0” is written to node S 2 , which leads node S 3 being the same state and node S 4 will be at logical “0” or “1.”
  • the logical “0” from node S 3 turns on transistor 53 b and node S 2 will be changed to logical “1”.
  • the logical “1” from node S 4 turns on transistor 56 b , and node S 2 will be changed to logical “0” at node S 2 .
  • SEU latch 46 includes a cross-coupled tri-state inverter 80 and a cross-coupled inverter 87 .
  • Cross-coupled tri-state inverter 80 is identical to cross-coupled tri-state inverter 50 from FIG. 5
  • cross-coupled inverter 87 is identical to cross-coupled inverter 57 from FIG. 5.
  • the main difference between SEU latch 46 and SEU latch 45 is that the clock input to transmission gates 82 a and 82 b .
  • transmission gate 82 a allows data to enter cross-coupled tri-state inverter 80 when the clock signal CLK at clock input 24 (from FIG. 3) is at a logical high state.
  • transmission gate 82 b allows data to enter cross-coupled tri-state inverter 80 when the clock signal CLK at clock input 24 is at a logical high state.
  • dual-path multiplexor 23 includes two decode circuits 70 a - 70 b and multiple logic gates for coupling eight inputs to decode circuits 70 a - 70 b .
  • the eight inputs can be grouped into four input pairs, namely, input pair IN11-IN21, input pair IN12-IN22, input pair IN13-IN23 and input pair IN14-IN24.
  • One or more of the four input pairs can be directed by decode circuits 70 a - 70 b as outputs at output pair OUT1-OUT2 via control inputs CTRL1 and CTRL2.
  • decode circuit 70 a turns on one of transfer gates 71 a - 73 a , according to control inputs CTRL1 and CTRL2, to allow signals at one or more of the inputs IN11, IN12, IN13 and IN14 to transfer to output OUT1.
  • decode circuit 70 b turns on one of transfer gates 71 b - 73 b , according to control inputs CTRL1 and CTRL2, to allow signals at one or more of the inputs IN21, IN22, IN23 and IN24 to transfer to output OUT2.
  • control inputs CTRL1 and CTRL2 dictate which two outputs of one of DFF circuits 41 - 44 (from FIG. 2) to be fed back into the two inputs of DFF circuit 41 and the two inputs of summing circuit 21 (from FIG. 2) in order to control the output frequency of frequency divider 20 (from FIG. 2).
  • transmission gates 71 a and 71 b will be turned on to allow input pair IN11-IN21 (i.e., the two inverted outputs from DFF circuit 41 ) to be fed back into the two inverting inputs of DFF circuit 41 .
  • transmission gates 72 a and 72 b will be turned on to allow input pair IN12-IN22 (i.e., the two inverted outputs of DFF 42 ) to be fed back into the two inverting inputs of DFF circuit 41 .
  • transmission gates 73 a and 73 b will be turned on to allow input pairs IN11-IN21, IN13-IN23 and IN14-IN24 (i.e., the inverted outputs of DFF circuits 41 and 43 - 44 ) to be fed back into the two inverting inputs of DFF circuit 41 .
  • an AND gate 74 a and an OR gate 75 a are used to combine the inputs IN11, IN13 and IN14 for transmission gate 73 a
  • an AND gate 74 b and an OR gate 75 b are used to combine the inputs IN21, IN23 and IN24 for transmission gate 73 b .
  • any combination of logic gates can be utilized to perform the function of logic gates 74 a , 75 a , 74 b and 75 b.
  • the present invention provides a SEU immune frequency divider circuit.

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Manipulation Of Pulses (AREA)

Abstract

A single-event upset immune frequency divider circuit is disclosed. The single-event upset immune frequency divider circuit includes a dual-path shift register, a dual-path multiplexor, and a summing circuit. The dual-path shift register has a clock input, one signal input pair and multiple signal output pairs. The dual-path multiplexor has multiple signal input pairs and one output pair. The signal input pairs of the dual-path multiplexor are respectively connected to the signal output pairs of the dual-input shift register. The dual-path multiplexor selects one of the signal output pairs of the dual-path shift register for feeding back into the signal input pair of the dual-path shift register. The summing circuit then sums the signal input pair of the dual-path shift register to generate an output clock signal that is a fraction of the frequency of an input clock signal at the clock input of the dual-path shift register.

Description

    RELATED PATENT APPLICATION
  • The present patent application is related to a copending application U.S. Ser. No. 09/___,___ filed on even date, entitled “SINGLE-EVENT UPSET IMMUNE FLIP-FLOP CIRCUIT” (Attorney Docket No. BA-00578).[0001]
  • BACKGROUND OF THE INVENTION
  • 1. Technical Field [0002]
  • The present invention relates to electronic circuits in general, and in particular to frequency divider circuits. Still more particularly, the present invention relates to a single-event upset immune frequency divider circuit. [0003]
  • 2. Description of the Related Art [0004]
  • Frequency divider circuits are commonly used in electronic devices that include counting circuits, phase-locked loop circuits, and/or frequency synthesizer circuits. Generally speaking, frequency dividers are used to generate signals of relatively lower frequencies by dividing a high frequency signal already existed within an electronic system. For example, if a 50 MHz signal is desired from a 100 MHz clock signal existed within an electronic system, a frequency divider is used to divide the 100 MHz clock signal by two. [0005]
  • Referring now to the drawings and, in particular, to FIG. 1, there is depicted a block diagram of a frequency divider circuit according to the prior art. As shown, a [0006] frequency divider circuit 10 includes a D-type flip-flop circuit 11 and an inverter 12. An input clock signal is applied to a clock input of D-type flip-flop circuit 11, which transitions the logical state of a signal from an output Q to be equal to the logical state of an input signal at an input D when the input clock signal transitions from a logical low state to a logical high state. Inverter 12 applies to the input D a signal that is opposite in logical state to the output signal at output Q so that the output Q changes logical state in response to the rising edge of the input clock signal. As a result, the output signal at the output Q has a frequency that is one half of the input signal frequency.
  • One problem with prior art frequency divider circuits, such as [0007] frequency divider circuit 10, is that they are very susceptible to single-event upsets (SEUs) or single-event transients (SETs) that can result in runt pulses occurred on the clock path and subsequently phase shifts in the output signals. Consequently, it is desirable to provide an SEU immune frequency divider circuit.
  • SUMMARY OF THE INVENTION
  • In accordance with a preferred embodiment of the present invention, a single-event upset immune frequency divider circuit includes a dual-path shift register, a dual-path multiplexor, and a summing circuit. The dual-path shift register has a clock input, one signal input pair and multiple signal output pairs. The dual-path multiplexor has multiple signal input pairs and one output pair. The signal input pairs of the dual-path multiplexor are respectively connected to the signal output pairs of the dual-input shift register. The dual-path multiplexor selects one of the signal output pairs of the dual-path shift register for feeding back into the signal input pair of the dual-path shift register. The summing circuit then sums the selected signal output pair of the dual-path multiplexor to generate an output clock signal that is a fraction of the frequency of an input clock signal at the clock input of the dual-path shift register. [0008]
  • All objects, features, and advantages of the present invention will become apparent in the following detailed written description. [0009]
  • DESCRIPTION OF THE DRAWINGS
  • The invention itself, as well as a preferred mode of use, further objects, and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein: [0010]
  • FIG. 1 is a block diagram of a frequency divider circuit according to the prior art; [0011]
  • FIG. 2 is a block diagram of a single-event upset (SEU) immune frequency divider circuit, in accordance with a preferred embodiment of the present invention; [0012]
  • FIG. 3 is a detailed block diagram of a dual-path shift register within the SEU immune frequency divider circuit from FIG. 2, in accordance with a preferred embodiment of the present invention; [0013]
  • FIG. 4 is a schematic diagram of a dual-path D-type flip-flop circuit within the dual-path shift register from FIG. 3, in accordance with a preferred embodiment of the present invention; [0014]
  • FIG. 5 is a schematic diagram of a first SEU latch within the dual-path D-type flip-flop circuit from FIG. 4, in accordance with a preferred embodiment of the present invention; [0015]
  • FIG. 6 is a schematic diagram of a second SEU latch within the dual-path D-type flip-flop circuit from FIG. 4, in accordance with a preferred embodiment of the present invention; and [0016]
  • FIG. 7 is a detailed block diagram of a dual-path multiplexor within the SEU immune frequency divider circuit from FIG. 2, in accordance with a preferred embodiment of the present invention. [0017]
  • DESCRIPTION OF A PREFERRED EMBODIMENT
  • With reference now to FIG. 2, there is depicted a block diagram of a single-event upset (SEU) immune frequency divider circuit, in accordance with the preferred embodiment of the present invention. As shown, an SEU immune [0018] frequency divider circuit 20 includes a summing circuit 21, a dual-path shift register 22 and a dual-path multiplexor 23. SEU immune frequency divider circuit 20 also includes a clock input 24 and a clock output 25. Dual-path shift register 22 includes four output pairs, namely, QB11-QB21, QB12-QB22, QB13-QB23 and QB14-QB24. Dual-path multiplexor 23 may select any one of the four output pairs of dual-path shift register 22 to be fed back to an input pair DB11-DB12 of dual-path shift register 22. Depending on the selected output pair to be fed back, SEU immune frequency divider circuit 20 may divide an input clock signal from, for example, a system clock at clock input 24 by 2, 4, or 8 times in order to produce an output clock signal that is one-half, one-fourth, or one-eighth of the input clock signal, respectively, at clock output 25.
  • [0019] Summing circuit 21 is a tri-state circuit having a dual-input inverter 26 and inverters 27-29. The purpose of inverters 27-29 is to boost the strength of input/output signals to/from summing circuit 21. Dual-input inverter 26 has two inputs and one output. Dual-input inverter 26 sums the two outputs from dual-path multiplexor 23 to produce a single output at clock output 25 for SEU immune frequency divider circuit 20. Dual-input inverter 26 preferably includes two serially connected p-channel transistors connected in series with two serially connected n-channel transistors. Each of the two inputs of dual-input inverter 26, which is provided by connecting the gates of a p-channel transistor and an n-channel transistor, is connected to one of the two outputs of dual-path multiplexor 23. For example, if the four transistors within dual-input inverter 26 are labelled as p-channel transistors a, b and n-channel transistors C, d, then OUT1 from dual-path multiplexor 23 can be connected to the gates of both p-channel transistor a and n-channel transistor c (via inverter 29) while OUT2 from dual-path multiplexor 23 can be connected to the gates of both p-channel transistor b and n-channel transistor d (via inverter 28). Alternatively, OUT1 from dual-path multiplexor 23 can be connected to the gates of both p-channel transistor b and n-channel transistor c (via inverter 29) while OUT2 from dual-path multiplexor 23 can be connected to the gates of both p-channel transistor a and n-channel transistor d (via inverter 28).
  • Referring now to FIG. 3, there is depicted a detailed block diagram of dual-[0020] path shift register 22, in accordance with the preferred embodiment of the present invention. As shown, dual-path shift register 22 includes four dual-path D-type flip-flip (DFF) circuits 41-44. DFF circuits 41-44 function as a pseudo shift register where the inverted output of one DFF circuit feeds the inverting input of the next DFF. Specifically, the two inverted outputs of DFF circuit 41 (QB11-QB21) are separately connected to the two inverting inputs of DFF circuit 42; the two inverted outputs of DFF circuit 42 (QB12-QB22) are separately connected to the two inverting inputs of DFF 43; and the two inverted outputs of DFF circuit 43 (QB13-QB23) are separately connected to the two inverting inputs of DFF circuit 44. In addition, outputs QB11 and QB21 are connected to inputs IN11 and IN21 of dual-path multiplexor 23 (from FIG. 2), respectively. Similarly, outputs QB12 and QB22 are connected to inputs IN12 and IN22 of dual-path multiplexor 23, respectively; outputs QB13 and QB23 are connected to inputs IN13 and IN23 of dual-path multiplexor 23, respectively; and outputs QB14 and QB24 are connected to inputs IN14 and IN24 of dual-path multiplexor 23, respectively. The clock inputs of DFF circuits 41-44 are all connected to clock input 24.
  • As will be further explained in FIG. 7, for an one-half signal division, the two inverted outputs of DFF circuit [0021] 41 (QB11-QB21) are fed back into the two inverting inputs of DFF circuit 41 by dual-path multiplexor 23. For an one-fourth signal division, the two inverted outputs of DFF 42 (QB12-QB22) are fed back into the two inverting inputs of DFF circuit 41 by dual-path multiplexor 23. For an one-eighth signal division, the inverted outputs of DFF circuits 41 and 43-44 (QB11-QB21, QB13-QB23 and QB14-QB24) are fed back into the two inverting inputs of DFF circuit 41 by dual-path multiplexor 23.
  • Since DFF circuits [0022] 41-44 are identical, only DFF circuit 41 will be further illustrated. With reference now to FIG. 4, there is depicted a schematic diagram of DFF circuit 41, in accordance with a preferred embodiment of the present invention. As shown, DFF circuit 41 includes an SEU latch 45 and an SEU latch 46. Each of the two inputs of SEU latch 45 is connected to an inverter. Each of the two outputs of SEU latch 45 is connected to a respective input of SEU latch 46. Each of the two outputs of SEU latch 46 is connected to an inverter to provide an output for DFF circuit 41. SEU latch 45 and SEU latch 46 share a common clock input.
  • Referring now to FIG. 5, there is depicted a schematic diagram of SEU latch [0023] 45 from FIG. 4, in accordance with a preferred embodiment of the present invention. As shown, SEU latch 45 includes a cross-coupled tri-state inverter 50 and a cross-coupled inverter 57. Cross-coupled tri-state inverter 50 includes a first tri-state inverter connected to a second tri-state inverter in a cross-coupled fashion. The first tri-state inverter includes two serially connected p-channel transistors 53 a-54 a connected in series with two serially connected n-channel transistors 55 a-56 a. Similarly, the second tri-state inverter includes two serially connected p-channel transistors 53 b-54 b connected in series with two serially connected n-channel transistors 55 b-56 b. The gate of transistor 56 a is connected to the gate of transistor 53 b to provide a first feedback input for cross-coupled tri-state inverter 50, and the gate of transistor 53 a is connected to the gate of transistor 56 b to provide a second feedback input for cross-coupled tri-state inverter 50. The first forward input for cross-coupled tri-state inverter 50 is from the gate of transistor 54 a and the gate of transistor 55 a. The second forward input for cross-coupled tri-state inverter 50 is from the gate of transistor 54 b and the gate of transistor 55 b.
  • [0024] Cross-coupled inverter 57 includes a first inverter connected to a second inverter in a cross-coupled fashion. The first inverter includes a p-channel transistor 58 a connected in series with an n-channel transistor 59 a. Similarly, the second inverter includes a p-channel transistor 58 b connected in series with an n-channel transistor 59 b. The gate of transistor 58 a is connected to the gate of transistor 59 b to provide a first forward input for cross-coupled inverter 57, and the gate of transistor 59 a is connected to the gate of transistor 58 b to provide a second forward input for cross-coupled inverter 57. A first output 61 a of cross-coupled inverter 57 is provided at a node S3 between transistor 58 a and transistor 59 a. A second output 61 b of cross-coupled inverter 57 is provided at a node S4 between transistor 58 b and transistor 59 b.
  • [0025] Cross-coupled inverter 57 is connected to cross-coupled tri-state inverter 50. Specifically, first output of cross-coupled inverter 57 (i.e., node S3) is fed back to the first feedback input of cross-coupled tri-state inverter 50 (i.e., the gates of transistors 56 a and 53 b). Also, second output 61 b of cross-coupled inverter 57 (i.e., node S4) is fed back to the second feedback input of cross-coupled tri-state inverter 50 (i.e., the gates of transistors 53 a and 56 b).
  • During operation, data enter through an [0026] input 60 a. A transmission gate 52 a allows data to enter cross-coupled tri-state inverter 50 when the clock signal CLK at clock input 24 (from FIG. 3) is at a logical low state. Concurrently, data also enter through an input 60 b. A transmission gate 52 b allows data to enter cross-coupled tri-state inverter 50 when the clock signal CLK at clock input 24 is at a logical low state.
  • Since [0027] transistors 54 a-55 a and transistors 54 b-55 b are turned off when clock signal CLK is at a logical low state, data from input 60 a are sent to a storage node S1 (i.e., the first forward input of cross-coupled inverter 57), and data from input 60 b are sent to a storage node S2 (i.e., the second forward input of cross-coupled inverter 57). If the data at input 60 a and input 60 b are both, for example, logical “1's,” then transistors 59 a and 59 b are turned on such that a logical “0” is showed up at both outputs 61 a and 61 b. The logical “0's” at outputs 61 a and 61 b are then converted to logical “1's” by inverters 62 a and 62 b, respectively. If the signals at inputs 60 a and 60 b are both, for example, logical “1's,” then transistors 59 a and 59 b are turned on such that logical “0's” show up at both output 61 a and output 61 b. Nodes S3 and S4, at outputs 61 a and 61 b, respectively, are considered as non-inverting nodes.
  • When the clock signal CLK at [0028] clock input 24 is at a logical high state, then DFF circuit 41 holds the data from a previous cycle. For example, if nodes S1 and S2 are both at logical “1's” at the previous cycle, that means nodes S3 and S4 are both at logical “0's” at the previous cycle. The logical “0's” from nodes S3 and S4 are also sent to the first feedback input of cross-coupled tri-state inverter 50 (i.e., the gates of transistors 56 a and 53 b) and the second feedback input of cross-coupled tri-state inverter 50 (i.e., the gates of transistors 53 a and 56 b), respectively. The logical “0” from node S3 turns on transistor 53 b; thus, the logical “1” at node S2 is maintained. The logical “0” from node S4 turns on transistor 53 a; thus, the logical “1” at node S1 is maintained.
  • On the other hand, if nodes S[0029] 1 and S2 are both at logical “0's” at the previous cycle, that means nodes S3 and S4 are both at logical “1's” at the previous cycle. The logical “1's” from nodes S3 and S4 are also sent to the first feedback input of cross-coupled tri-state inverter 50 and the second feedback input of cross-coupled tri-state inverter 50, respectively. The logical “1” from node S3 turns on transistor 56 a; thus, the logical “0” at node S1 is maintained. The logical “1” from node S4 turns on transistor 56 b; thus, the logical “0” at node S2 is maintained.
  • When writing to nodes S[0030] 1 and S2, if the signal at input 60 a is a logical “1” and the signal at input 60 b is a logical “0” (or vice versa) due to an incident of single-effect upset, then the inadvertently written state will not be held when clock signal CLK becomes high. For example, if node S1 is at logical “1,” node S2 is at logical “1,” node S3 is at logical “0,” and node S4 is at logical “0” before a write cycle. Due to an SEU, a logical “1” is written to node S1 and a logical “0” is written to node S2, which leads node S3 being the same state and node S4 will be at logical “0” or “1.” The logical “0” from node S3 turns on transistor 53 b and node S2 will be changed to logical “1”. The logical “1” from node S4 turns on transistor 56 b, and node S2 will be changed to logical “0” at node S2.
  • With reference now to FIG. 6, there is depicted a schematic diagram of SEU latch [0031] 46 from FIG. 4, in accordance with a preferred embodiment of the present invention. As shown, SEU latch 46 includes a cross-coupled tri-state inverter 80 and a cross-coupled inverter 87. Cross-coupled tri-state inverter 80 is identical to cross-coupled tri-state inverter 50 from FIG. 5, and cross-coupled inverter 87 is identical to cross-coupled inverter 57 from FIG. 5. The main difference between SEU latch 46 and SEU latch 45 is that the clock input to transmission gates 82 a and 82 b. As a result, transmission gate 82 a allows data to enter cross-coupled tri-state inverter 80 when the clock signal CLK at clock input 24 (from FIG. 3) is at a logical high state. Concurrently, transmission gate 82 b allows data to enter cross-coupled tri-state inverter 80 when the clock signal CLK at clock input 24 is at a logical high state.
  • Referring now to FIG. 7, there is depicted a detailed block diagram of dual-[0032] path multiplexor 23, in accordance with a preferred embodiment of the present invention. As shown, dual-path multiplexor 23 includes two decode circuits 70 a-70 b and multiple logic gates for coupling eight inputs to decode circuits 70 a-70 b. The eight inputs can be grouped into four input pairs, namely, input pair IN11-IN21, input pair IN12-IN22, input pair IN13-IN23 and input pair IN14-IN24. One or more of the four input pairs can be directed by decode circuits 70 a-70 b as outputs at output pair OUT1-OUT2 via control inputs CTRL1 and CTRL2. Specifically, decode circuit 70 a turns on one of transfer gates 71 a-73 a, according to control inputs CTRL1 and CTRL2, to allow signals at one or more of the inputs IN11, IN12, IN13 and IN14 to transfer to output OUT1. Similarly, decode circuit 70 b turns on one of transfer gates 71 b-73 b, according to control inputs CTRL1 and CTRL2, to allow signals at one or more of the inputs IN21, IN22, IN23 and IN24 to transfer to output OUT2. In essence, control inputs CTRL1 and CTRL2 dictate which two outputs of one of DFF circuits 41-44 (from FIG. 2) to be fed back into the two inputs of DFF circuit 41 and the two inputs of summing circuit 21 (from FIG. 2) in order to control the output frequency of frequency divider 20 (from FIG. 2).
  • For an one-half signal division, [0033] transmission gates 71 a and 71 b will be turned on to allow input pair IN11-IN21 (i.e., the two inverted outputs from DFF circuit 41) to be fed back into the two inverting inputs of DFF circuit 41. For an one-fourth signal division, transmission gates 72 a and 72 b will be turned on to allow input pair IN12-IN22 (i.e., the two inverted outputs of DFF 42) to be fed back into the two inverting inputs of DFF circuit 41. For an one-eighth signal division, transmission gates 73 a and 73 b will be turned on to allow input pairs IN11-IN21, IN13-IN23 and IN14-IN24 (i.e., the inverted outputs of DFF circuits 41 and 43-44) to be fed back into the two inverting inputs of DFF circuit 41. In the present example, an AND gate 74 a and an OR gate 75 a are used to combine the inputs IN11, IN13 and IN14 for transmission gate 73 a, and an AND gate 74 b and an OR gate 75 b are used to combine the inputs IN21, IN23 and IN24 for transmission gate 73 b. However, it is understood by those skilled in the art that any combination of logic gates can be utilized to perform the function of logic gates 74 a, 75 a, 74 b and 75 b.
  • As has been described, the present invention provides a SEU immune frequency divider circuit. [0034]
  • While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention. [0035]

Claims (20)

What is claimed is:
1. A single-event upset immune frequency divider circuit, comprising:
a dual-path shift register having a clock input, a signal input pair, and a plurality of signal output pairs, wherein said clock input receives an input clock signal;
a dual-path multiplexor having a plurality of signal input pairs and an output pair, wherein said plurality of signal input pairs are respectively connected to said plurality of signal output pairs of said dual-input shift register, wherein one of said signal output pairs of said dual-path shift register is selected by said dual-path multiplexor to fed back into said signal input pair of said dual-path shift register; and
a summing circuit for summing said output pair of said dual-path multiplexor to generate an output clock signal, wherein said output clock signal is a faction of the frequency of said input clock signal.
2. The circuit of claim 1, wherein said dual-path multiplexor circuit includes a plurality of decode circuits.
3. The circuit of claim 2, wherein one of said plurality of decode circuits includes a plurality of control inputs.
4. The circuit of claim 1, wherein said summing circuit includes a dual-input inverter.
5. The circuit of claim 4, wherein said dual-input invertor includes two p-channel transistors and two n-channel transistors connected in series.
6. The circuit of claim 1, wherein said dual-path shift register includes a plurality of dual-input flip-flop circuits.
7. The circuit of claim 6, wherein one of said dual-input flip-flop circuits includes a first single-event upset latch and a second single-event latch.
8. The circuit of claim 7, wherein each of said first single-event upset latch and said second single-event latch includes a cross-coupled tri-state inverter and a cross-coupled inverter.
9. The circuit of claim 8, wherein said cross-coupled tri-state inverter includes four p-channel transistors and four n-channel transistors connected in series.
10. The circuit of claim 8, wherein said cross-coupled inverter includes two p-channel transistors and two n-channel transistors connected in series.
10. A single-event upset immune frequency divider circuit, comprising:
a dual-path shift register having a clock input, a signal input pair, and at least four signal output pairs, wherein said clock input receives an input clock signal;
a dual-path multiplexor having at least four signal input pairs and an output pair, wherein said at least four signal input pairs are respectively connected to said at least four signal output pairs of said dual-input shift register, wherein one of said at least four signal output pairs of said dual-path shift register is selected by said dual-path multiplexor to fed back into said signal input pair of said dual-path shift register; and
a summing circuit for summing said output pair of said dual-path multiplexor to generate an output clock signal, wherein said output clock signal is a faction of the frequency of said input clock signal.
11. The circuit of claim 10, wherein said dual-path multiplexor circuit includes a plurality of decode circuits.
12. The circuit of claim 11, wherein one of said plurality of decode circuits includes a plurality of control inputs.
13. The circuit of claim 10, wherein said summing circuit includes a dual-input inverter.
14. The circuit of claim 13, wherein said dual-input invertor includes two p-channel transistors and two n-channel transistors connected in series.
15. The circuit of claim 10, wherein said dual-path shift register includes a plurality of dual-input flip-flop circuits.
16. The circuit of claim 15, wherein one of said dual-input flip-flop circuits includes a first single-event upset latch and a second single-event latch.
17. The circuit of claim 16, wherein each of said first single-event upset latch and said second single-event latch includes a cross-coupled tri-state inverter and a cross-coupled inverter.
18. The circuit of claim 17, wherein said cross-coupled tri-state inverter includes four p-channel transistors and four n-channel transistors connected in series.
19. The circuit of claim 17, wherein said cross-coupled inverter includes two p-channel transistors and two n-channel transistors connected in series.
US10/201,045 2002-07-23 2002-07-23 Single-event upset immune frequency divider circuit Expired - Fee Related US6683932B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/201,045 US6683932B1 (en) 2002-07-23 2002-07-23 Single-event upset immune frequency divider circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/201,045 US6683932B1 (en) 2002-07-23 2002-07-23 Single-event upset immune frequency divider circuit

Publications (2)

Publication Number Publication Date
US6683932B1 US6683932B1 (en) 2004-01-27
US20040017233A1 true US20040017233A1 (en) 2004-01-29

Family

ID=30115175

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/201,045 Expired - Fee Related US6683932B1 (en) 2002-07-23 2002-07-23 Single-event upset immune frequency divider circuit

Country Status (1)

Country Link
US (1) US6683932B1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2012051690A1 (en) * 2010-10-22 2012-04-26 Audaces Automação E Informática Industrial Ltda. System and method for digitising objects that can be designed in multiple steps with automatic calibration
US8299827B2 (en) 2010-08-09 2012-10-30 Texas Instruments Incorporated High-speed frequency divider and a phase locked loop that uses the high-speed frequency divider
US9647669B1 (en) 2016-07-18 2017-05-09 Texas Instruments Incorporated High speed frequency divider
US9705507B1 (en) 2016-05-19 2017-07-11 Texas Instruments Incorporated Fixed frequency divider circuit
US10855294B2 (en) 2016-11-08 2020-12-01 Texas Instruments Incorporated High linearity phase interpolator

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7436227B2 (en) * 2003-05-02 2008-10-14 Silicon Laboratories Inc. Dual loop architecture useful for a programmable clock source and clock multiplier applications
US7187241B2 (en) * 2003-05-02 2007-03-06 Silicon Laboratories Inc. Calibration of oscillator devices
US7288998B2 (en) * 2003-05-02 2007-10-30 Silicon Laboratories Inc. Voltage controlled clock synthesizer
US7064617B2 (en) * 2003-05-02 2006-06-20 Silicon Laboratories Inc. Method and apparatus for temperature compensation
US7295077B2 (en) * 2003-05-02 2007-11-13 Silicon Laboratories Inc. Multi-frequency clock synthesizer
US7113009B2 (en) * 2004-03-24 2006-09-26 Silicon Laboratories Inc. Programmable frequency divider
US7187216B2 (en) * 2004-05-03 2007-03-06 Silicon Laboratories Inc. Phase selectable divider circuit
US7405601B2 (en) * 2004-05-03 2008-07-29 Silicon Laboratories Inc. High-speed divider with pulse-width control
JP4332652B2 (en) * 2005-12-12 2009-09-16 独立行政法人 宇宙航空研究開発機構 Single event resistant latch circuit and flip-flop circuit
US7551009B2 (en) * 2007-02-28 2009-06-23 Silicon Laboratories Inc. High-speed divider with reduced power consumption
US9825632B1 (en) * 2016-08-04 2017-11-21 Xilinx, Inc. Circuit for and method of preventing multi-bit upsets induced by single event transients
CN108847842B (en) * 2018-06-05 2022-02-11 西安微电子技术研究所 Asynchronous frequency division circuit with self-refreshing function and capable of resisting single event upset effect

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4797575A (en) 1986-12-05 1989-01-10 Western Digital Corporation Flip-flop with identical propagation delay in clock pass through mode and in normal operation
JP2692843B2 (en) * 1988-03-31 1997-12-17 株式会社東芝 Divider
EP0583839B1 (en) 1992-08-20 1997-11-05 Koninklijke Philips Electronics N.V. Multiphase output oscillator
EP0872959B1 (en) 1997-04-15 2003-12-10 Koninklijke Philips Electronics N.V. Low noise frequency divider
KR19990025790A (en) 1997-09-18 1999-04-06 이계철 Multiple Feedback Loop Ring Oscillator and its Delay Cells
US6111446A (en) 1998-03-20 2000-08-29 Micron Technology, Inc. Integrated circuit data latch driver circuit
US6043692A (en) * 1998-07-13 2000-03-28 Xilinx, Inc. Circuit and method for generating clock signals with an incrementally reduced effective frequency
US6255878B1 (en) 1998-09-18 2001-07-03 Lsi Logic Corporation Dual path asynchronous delay circuit
US6549045B1 (en) * 2002-01-11 2003-04-15 Altera Corporation Circuit for providing clock signals with low skew

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8299827B2 (en) 2010-08-09 2012-10-30 Texas Instruments Incorporated High-speed frequency divider and a phase locked loop that uses the high-speed frequency divider
CN103026627A (en) * 2010-08-09 2013-04-03 德州仪器公司 High-speed frequency divider and phase locked loop using same
WO2012051690A1 (en) * 2010-10-22 2012-04-26 Audaces Automação E Informática Industrial Ltda. System and method for digitising objects that can be designed in multiple steps with automatic calibration
US9705507B1 (en) 2016-05-19 2017-07-11 Texas Instruments Incorporated Fixed frequency divider circuit
US9647669B1 (en) 2016-07-18 2017-05-09 Texas Instruments Incorporated High speed frequency divider
US10855294B2 (en) 2016-11-08 2020-12-01 Texas Instruments Incorporated High linearity phase interpolator

Also Published As

Publication number Publication date
US6683932B1 (en) 2004-01-27

Similar Documents

Publication Publication Date Title
US6683932B1 (en) Single-event upset immune frequency divider circuit
US6753714B2 (en) Reducing power and area consumption of gated clock enabled flip flops
KR100571744B1 (en) Semiconductor integrated circuit device
US6696874B2 (en) Single-event upset immune flip-flop circuit
US5760610A (en) Qualified universal clock buffer circuit for generating high gain, low skew local clock signals
US6563356B2 (en) Flip-flop with transmission gate in master latch
US5523707A (en) Fast, low power exclusive or circuit
US5376848A (en) Delay matching circuit
US5517147A (en) Multiple-phase clock signal generator for integrated circuits, comprising PLL, counter, and logic circuits
US6507230B1 (en) Clock generator having a deskewer
US4703495A (en) High speed frequency divide-by-5 circuit
CN111710353B (en) Double data rate circuit and data generation method implementing precise duty cycle control
US6373310B1 (en) Scalable set/reset circuit with improved rise/fall mismatch
JP3071347B2 (en) Digital signal transmission circuit
US10742224B2 (en) Voltage-follower based cross-coupling oscillators with embedded phase-interpolation function
US6784694B2 (en) CMOS sequential logic configuration for an edge triggered flip-flop
US6970017B2 (en) Logic circuit
US6092129A (en) Method and apparatus for communicating signals between circuits operating at different frequencies
JP2786463B2 (en) Flip-flop circuit
US20050262407A1 (en) High frequency divider state correction circuit with data path correction
KR100670695B1 (en) A digital delay-locked loop in semiconductor device
KR100245080B1 (en) D flip-flop circuit
CN114465604A (en) Semiconductor circuit having a plurality of transistors
US20020109536A1 (en) Small-sized digital generator producing clock signals
Wu et al. A novel energy-efficient serializer design method for gigascale systems

Legal Events

Date Code Title Description
AS Assignment

Owner name: BAE SYSTEMS, INFORMATION AND ELECTRONIC SYSTEMS IN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WOOD, NEIL E.;REEL/FRAME:013127/0895

Effective date: 20020718

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

SULP Surcharge for late payment

Year of fee payment: 7

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20160127