US20030090951A1 - Semiconductor memory - Google Patents

Semiconductor memory Download PDF

Info

Publication number
US20030090951A1
US20030090951A1 US10/202,855 US20285502A US2003090951A1 US 20030090951 A1 US20030090951 A1 US 20030090951A1 US 20285502 A US20285502 A US 20285502A US 2003090951 A1 US2003090951 A1 US 2003090951A1
Authority
US
United States
Prior art keywords
column
bit lines
common bit
bit line
direction selection
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/202,855
Other versions
US6741487B2 (en
Inventor
Wataru Yokozeki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Socionext Inc
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Assigned to FUJITSU LIMITED reassignment FUJITSU LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: YOKOZEKI, WATARU
Publication of US20030090951A1 publication Critical patent/US20030090951A1/en
Application granted granted Critical
Publication of US6741487B2 publication Critical patent/US6741487B2/en
Assigned to FUJITSU MICROELECTRONICS LIMITED reassignment FUJITSU MICROELECTRONICS LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FUJITSU LIMITED
Assigned to FUJITSU SEMICONDUCTOR LIMITED reassignment FUJITSU SEMICONDUCTOR LIMITED CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: FUJITSU MICROELECTRONICS LIMITED
Assigned to SOCIONEXT INC. reassignment SOCIONEXT INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FUJITSU SEMICONDUCTOR LIMITED
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/41Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/12Group selection circuits, e.g. for memory block selection, chip selection, array selection

Definitions

  • This invention relates to a semiconductor memory and, more particularly, to a SEMICONDUCTOR MEMORY having divided bit lines obtained by dividing bit lines to which memory cells are connected into more than one in a column direction and common bit lines used for getting voltage output to the divided bit lines column by column.
  • Bit line hierarchy systems which enable a reduction of power consumption and high-speed processing in random access memories (RAMs) have been proposed.
  • a memory array is divided into a plurality of banks.
  • a divided bit line in each bank is actually connected to a memory cell.
  • a common bit line is located parallel to this divided bit line over each bank.
  • a common bit line is not connected to a memory cell, so its load capacity per unit length is smaller than that of a divided bit line. Therefore, compared with cases where bit lines are not hierarchized, these bit line hierarchy systems enable high-speed low-power read/write operation.
  • FIG. 15 shows an example of a block diagram of a static RAM (SRAM) in which a bit line division system is adopted.
  • SRAM static RAM
  • a conventional SRAM comprises a timing control circuit 1 , a row decoder 2 , a word line driver 3 , a bank decoder 4 , a column decoder 5 , banks B 1 through Bn, pre-charge circuits PC 1 through PCp, column switches CS 1 through CSp, and an I/O circuit 6 .
  • the timing control circuit 1 inputs an address signal, clock signal, and control signal and controls the row decoder 2 , bank decoder 4 , column decoder 5 , and pre-charge circuits PC 1 through PCp on the basis of these signals.
  • the row decoder 2 decodes a row input address signal supplied from the timing control circuit 1 , controls the word line driver 3 according to the result, and selects predetermined memory cell groups in a row direction.
  • the column decoder 5 decodes a column input address signal supplied from the timing control circuit 1 , controls the column switches CS 1 through CSp according to the result, and selects predetermined memory cell groups.
  • the word line driver 3 selects predetermined memory cell groups in the row direction under the control of the row decoder 2 .
  • the bank decoder 4 controls bank control circuits BC 1 through BCp included in each of the banks B 1 through Bn for selecting them.
  • Each of the banks B 1 through Bn includes a memory cell group divided by predetermined numbers (m's, in this example) in a column direction.
  • predetermined memory cells are selected by the word line driver 3 . These memory cells are connected to the corresponding divided bit lines BL 11 through BLp 1 , respectively, and are connected to the corresponding auxiliary divided bit lines BLX 11 through BLXp 1 respectively.
  • predetermined banks are selected by the bank control circuits BC 1 through BCp. These banks are connected to common bit lines GBL 1 through GBLp, respectively, and are connected to auxiliary common bit lines GBLX 1 through GBLXp respectively.
  • Memory cells (MCs) C 11 through C 1 m , . . . , and Cp 1 through Cpm are the smallest units that store data.
  • the bank control circuits BC 1 through BCp go into the ON or OFF state under the control of the bank decoder 4 to connect the divided bit lines BL 11 through BLp 1 to the common bit lines GBL 1 through GBLp, respectively, and to connect the auxiliary divided bit lines BLX 11 through BLXp 1 to the auxiliary common bit lines GBLX 1 through GBLXp respectively.
  • the pre-charge circuits PC 1 through PCp perform the pre-charge operation of supplying electric charges to the common bit lines GBL 1 through GBLp and auxiliary common bit lines GBLX 1 through GBLXp, which have lost electric charges, under the control of the timing control circuit 1 after read operation is completed.
  • the column switches CS 1 through CSp go into the ON or OFF state under the control of the column decoder 5 to connect one of the common bit lines GBL 1 through GBLp corresponding to a predetermined column to a data bus DB and to connect one of the auxiliary common bit lines GBLX 1 through GBLXp corresponding to the predetermined column to a data bus DB and an auxiliary data bus DBX respectively.
  • the I/O circuit 6 includes a sense amplifier, write amplifier, and input-output circuit.
  • the I/O circuit 6 amplifies read data with the sense amplifier and outputs it.
  • the I/O circuit 6 amplifies input data with the write amplifier and sends it to the data bus DB and auxiliary data bus DBX.
  • FIG. 15 shows the details of only the bank B 1 .
  • the structure of the banks B 2 through Bn is the same as that of the bank B 1 .
  • timing control circuit 1 supplies a predetermined control signal to the row decoder 2 , bank decoder 4 , and column decoder 5 on the basis of this address.
  • the row decoder 2 decodes the row input address signal supplied from the timing control circuit 1 and informs the word line driver 3 about which word line the word line driver 3 should select.
  • the word line driver 3 puts a predetermined word line into an active state under the control of the row decoder 2 .
  • data is to be read from the memory cell C 11 , so a word line connected to the memory cells C 11 through Cp 1 is put into an active state and the other word lines are put into an inactive state.
  • the bank decoder 4 puts all the bank control circuits BC 1 through BCp included in the bank B 1 into the ON state.
  • the divided bit lines BL 11 through BLp 1 included in the bank B 1 are connected to the common bit lines GBL 1 through GBLp, respectively, and the auxiliary divided bit lines BLX 11 through BLXp 1 included in the bank B 1 are connected to the auxiliary common bit lines GBLX 1 through GBLXp respectively. Therefore, data stored in the memory cell C 11 is supplied to the common bit line GBL 1 and auxiliary common bit line GBLX 1 .
  • the bank control circuits BC 2 through BCp also go into the ON state, so data stored in the memory cells C 21 through Cp 1 is read and is output to the common bit lines GBL 2 through GBLp, respectively, and to the auxiliary common bit lines GBLX 2 through GBLXp respectively.
  • the column decoder 5 decodes the column input address signal supplied from the timing control circuit 1 and puts one of the column switches CS 1 through CSp which corresponds to the result into the ON state. In this example, data stored in the memory cell C 11 is to be read, so the column switch CS 1 goes into the ON state and the others go into the OFF state.
  • Data output from the column switch CS 1 is supplied to the I/O circuit 6 via the data bus DB and auxiliary data bus DBX.
  • the I/O circuit 6 increases the voltage of the data read in this way to a predetermined value with the built-in sense amplifier and outputs it.
  • Cb the capacitance of a bit line
  • Vb the amplitude of the potential of the bit line
  • f an operating frequency
  • N the total number of columns.
  • Ib ( Cb/Nb ⁇ Vb+Cg ⁇ Vg ) ⁇ f ⁇ N (2)
  • Cg the capacitance of a common bit line
  • Vg the amplitude of the potential of the common bit line.
  • Ib ( Cb/ 4 ⁇ Vb+Cb/ 2 ⁇ Vg ) ⁇ f ⁇ N (3)
  • a column is selected by a column decoder and column switches (column multiplex system) and the amplitude of the potential of a bit line corresponding to the selected column is sent to a common data bus via a column switch and is input to a sense amplifier or output buffer.
  • a sense amplifier or output buffer located is common to columns the predetermined number of which is Nc. This is the same with SRAMs in which a bit line hierarchy system is adopted.
  • Ib ( Cb/ 4 ⁇ Vb+Cb/ 2 ⁇ 10 ⁇ Vb ) ⁇ f ⁇ N
  • the present invention was made under the background circumstances as described above.
  • An object of the present invention is to stabilize the operation of circuits and reduce the above wasteful charging/discharging current without increasing the area of a chip.
  • a semiconductor memory having divided bit lines obtained by dividing each of bit lines to which memory cells are connected into more than one in a column direction and common bit lines used for getting voltage output to the divided bit lines column by column.
  • This semiconductor memory comprises a row direction selection circuit for selecting predetermined memory cell groups in a row direction in response to a row input address signal, a column direction selection circuit for selecting predetermined memory cell groups in the column direction in response to a column input address signal, and connection-disconnection circuits which connect a divided bit line corresponding to a column selected by the column direction selection circuit of divided bit lines connected to memory cell groups, respectively, selected by the row direction selection circuit to the corresponding common bit line and which do not connect divided bit lines corresponding to the other columns.
  • FIG. 1 is a view for describing the operative principles of the present invention.
  • FIG. 2 is a circuit diagram showing the structure of a first embodiment of the present invention.
  • FIGS. 3 (A) and 3 (B) are circuit diagrams showing an example of the detailed structure of the bank control circuits shown in FIG. 2.
  • FIG. 4 is a circuit diagram showing an example of the detailed structure of the column switches shown in FIG. 2.
  • FIG. 5 is a circuit diagram showing the structure of a second embodiment of the present invention.
  • FIG. 6 is a circuit diagram showing an example of the detailed structure of the W column switches and R column switches shown in FIG. 5.
  • FIG. 7 is a circuit diagram showing the structure of a third embodiment of the present invention.
  • FIG. 8 is a circuit diagram showing an example of the detailed structure of the multiplexer circuit shown in FIG. 7.
  • FIG. 9 is a circuit diagram showing another example of the detailed structure of the multiplexer circuit shown in FIG. 7.
  • FIG. 10 is a circuit diagram showing the structure of a fourth embodiment of the present invention.
  • FIG. 11 is a circuit diagram showing an example of the detailed structure of the pre-charge circuits shown in FIG. 10.
  • FIG. 12 is a circuit diagram showing the structure of a fifth embodiment of the present invention.
  • FIG. 13 is a circuit diagram showing the structure of a sixth embodiment of the present invention.
  • FIG. 14 is a circuit diagram showing the structure of a seventh embodiment of the present invention.
  • FIG. 15 is a circuit diagram showing the structure of a conventional semiconductor memory.
  • FIG. 1 is a view for describing the operative principles of the present invention.
  • a semiconductor memory according to the present invention comprises a row direction selection circuit RS, a column direction selection circuit CS, and banks B 1 through Bn.
  • the bank B 1 for example, includes p columns of m memory cells each. The same applies to the banks B 2 through Bn.
  • the first column for example, includes memory cells C 11 through C 1 m . These cells are connected to a divided bit line BL 11 and auxiliary divided bit line BLX 11 .
  • the divided bit line BL 11 and auxiliary divided bit line BLX 11 are connected to a common bit line GBL 1 and auxiliary common bit line GBLX 1 , respectively, via a connection-disconnection circuit S 1 .
  • the row direction selection circuit RS selects a predetermined memory cell group in a row direction in response to a row input address signal.
  • the column direction selection circuit CS selects a predetermined memory cell group in a column direction in response to a column input address signal.
  • Connection-disconnection circuits S 1 through Sp connect a divided bit line corresponding to a column selected by column direction selection signals COL 1 through COLp output from the column direction selection circuit CS of divided bit lines BL 11 through BLp 1 connected to memory cell groups, respectively, selected by the row direction selection circuit RS to the corresponding common bit line of common bit lines GBL 1 through GBLp, connect an auxiliary divided bit line corresponding to the column selected by the column direction selection signals COL 1 through COLp output from the column direction selection circuit CS of auxiliary divided bit lines BLX 11 through BLXp 1 connected to the memory cell groups, respectively, selected by the row direction selection circuit RS to the corresponding auxiliary common bit line of auxiliary common bit lines GBLX 1 through GBLXp, and do not connect a divided bit line corresponding to another column than the column.
  • the row direction selection circuit RS decodes the row input address signal and selects a memory cell group in a row direction corresponding to the signal. For example, if data stored in the memory cell C 11 is to be read, then the row direction selection circuit RS selects the memory cells C 11 through Cp 1 .
  • the column direction selection circuit CS puts a column direction selection signal for selecting a column a memory cell from which data is to be read belongs to into an active state.
  • data stored in the memory cell C 11 is to be read.
  • the column direction selection circuit CS therefore puts a column direction selection signal COL 1 into an active state and puts the other column direction selection signals into an inactive state.
  • the connection-disconnection circuit S 1 goes into the ON state, the divided bit line BL 11 is connected to the common bit line GBL 1 , and the auxiliary divided bit line BLX 11 is connected to the auxiliary common bit line GBLX 1 . Therefore, data read from the memory cell C 11 will be supplied to the column direction selection circuit CS.
  • connection-disconnection circuits S 2 through Sp are in the OFF state and data is not output from them. Therefore, the potential of the common bit lines GBL 2 through GBLp and the potential of the auxiliary common bit lines GBLX 2 through GBLXp do not change.
  • the column direction selection circuit CS amplifies the data supplied from the connection-disconnection circuit S 1 with a sense amplifier (not shown) and outputs it.
  • connection-disconnection circuits S 1 through Sp connect a divided bit line corresponding to a column selected by the column direction selection circuit CS of divided bit lines connected to memory cell groups, respectively, selected by the row direction selection circuit RS to the corresponding common bit line, connect an auxiliary divided bit line corresponding to the column selected by the column direction selection circuit CS of auxiliary divided bit lines connected to the memory cell groups, respectively, selected by the row direction selection circuit RS to the corresponding auxiliary common bit line, and do not connect a divided bit line or an auxiliary divided bit line corresponding to another column than the column. Data therefore is output only to a common bit line and an auxiliary common bit line to be accessed. As a result, power wasted by a charging/discharging current running through other common bit lines and auxiliary common bit lines can be reduced.
  • FIG. 2 is a view showing the structure of a first embodiment of the present invention.
  • the first embodiment of the present invention comprises a timing control circuit 1 , a row decoder 2 , a word line driver 3 , a bank decoder 4 , a column decoder 5 , banks B 1 through Bn, pre-charge circuits PC 1 through PCp, column switches CS 1 through CSp, and an I/O circuit 6 .
  • the bank B 1 for example, includes p columns of m memory cells each. The same applies to the banks B 2 through Bn.
  • Memory cells C 11 through C 1 m included in the first column are connected to a divided bit line BL 11 where an ordinary signal is applied and an auxiliary divided bit line BLX 11 where an auxiliary signal is applied.
  • the divided bit line BL 11 and auxiliary divided bit line BLX 11 are connected to a common bit line GBL 1 and auxiliary common bit line GBLX 1 , respectively, via a bank control circuit BC 1 .
  • the timing control circuit 1 inputs an address signal, clock signal, and control signal and controls the row decoder 2 , bank decoder 4 , column decoder 5 , and pre-charge circuits PC 1 through PCp on the basis of these signals.
  • the row decoder 2 decodes a row input address signal supplied from the timing control circuit 1 , controls the word line driver 3 according to the result, and selects predetermined memory cell groups in a row direction.
  • the column decoder 5 decodes a column input address signal supplied from the timing control circuit 1 , controls the column switches CS 1 through CSp according to the result, and selects predetermined memory cell groups in a column direction.
  • the word line driver 3 selects predetermined memory cell groups in the row direction under the control of the row decoder 2 .
  • the bank decoder 4 controls bank control circuits BC 1 through BCp included in each of the banks B 1 through Bn for selecting them.
  • each of the banks B 1 through Bn includes a memory cell group divided by predetermined numbers (m's, in this example) in the column direction.
  • predetermined memory cells are selected by the word line driver 3 . These memory cells are connected to the corresponding divided bit lines BL 11 through BLp 1 , respectively, and to the corresponding auxiliary divided bit lines BLX 11 through BLXp 1 respectively.
  • predetermined banks are selected by the bank control circuits BC 1 through BCp. These banks are connected to the common bit lines GBL 1 through GBLp, respectively, and to the auxiliary common bit lines GBLX 1 through GBLXp respectively.
  • the memory cells (MCs) C 11 through C 1 m , . . . , and Cp 1 through Cpm are the smallest units that store data.
  • the bank control circuits BC 1 through BCp go into the ON or OFF state under the control of the bank decoder 4 and the column decoder 5 to connect the divided bit lines BL 11 through BLp 1 to the common bit lines GBL 1 through GBLp, respectively, and to connect the auxiliary divided bit lines BLX 11 through BLXp 1 to the auxiliary common bit lines GBLX 1 through GBLXp respectively.
  • FIGS. 3 (A) and 3 (B) are views showing an example of the detailed structure of the divided bit line BL 11 and common bit line GBL 1 side of the bank control circuit BC 1 .
  • the divided bit line BL 11 and common bit line GBL 1 side of the bank control circuit BC 1 includes n-channel transistors Q 1 and Q 2 .
  • the divided bit line BL 11 and common bit line GBL 1 are connected on the basis of the logical product of a BS output from the bank decoder 4 and a column direction selection signal COL 1 from the column decoder 5 .
  • the auxiliary divided bit line BLX 11 and auxiliary common bit line GBLX 1 side of the bank control circuit BC 1 has the same structure as described above.
  • the structure of the other bank control circuits is the same as that of the bank control circuit BC 1 .
  • FIG. 3(B) is also a view showing an example of the detailed structure of the divided bit line BL 11 and common bit line GBL 1 side of the bank control circuit BC 1 .
  • the divided bit line BL 11 and common bit line GBL 1 side of the bank control circuit BC 1 includes transfers Q 5 and Q 6 and inverters Q 7 and Q 8 .
  • the transfer Q 5 goes into the ON state.
  • a column direction selection signal COL 1 from the column decoder 5 goes into the “H” state, the transfer Q 6 goes into the ON state. Therefore, when both of the BS output from the bank decoder 4 and the column direction selection signal COL 1 go into the “H” state, both of the transfers Q 5 and Q 6 go into the ON state and the divided bit line BL 11 and common bit line GBL 1 are connected.
  • the auxiliary divided bit line BLX 11 and auxiliary common bit line GBLX 1 side of the bank control circuit BC 1 has the same structure as described above. Moreover, the structure of the other bank control circuits is the same as that of the bank control circuit BC 1 .
  • the pre-charge circuits PC 1 through PCp perform the pre-charge operation of supplying electric charges to the common bit lines GBL 1 through GBLp and auxiliary common bit lines GBLX 1 through GBLXp, which have lost electric charges, under the control of the timing control circuit 1 after read operation is completed.
  • one of the column switches CS 1 through CSp goes into the ON state and the other column switches go into the OFF state to connect one of the common bit lines GBL 1 through GBLp corresponding to a predetermined column to a data bus DB and to connect one of the auxiliary common bit lines GBLX 1 through GBLXp corresponding to the predetermined column to the auxiliary data bus DBX.
  • FIG. 4 is a view showing an example of the detailed structure of the column switches CS 1 through CSp.
  • the column switch CS 1 for example, will now be described.
  • the column switch CS 1 includes inverters G 1 a , G 1 d , and G 1 e and transfers G 1 b and G 1 c .
  • a signal CD 1 output from the column decoder 5 goes into the “H” state, both of the transfers G 1 b and G 1 c go into the ON state.
  • the common bit line GBL 1 and auxiliary common bit line GBLX 1 therefore are connected to the data bus DB and auxiliary data bus DBX respectively.
  • a column direction selection signal COL 1 is generated by inverting a signal CD 1 output from the column decoder 5 twice by the inverters G 1 d and G 1 e .
  • the logic of the column direction selection signal COL 1 is the same as that of the signal CD 1 .
  • the column direction selection signal lines COL 1 through COLp are located parallel to the common bit lines GBL 1 through GBLp and auxiliary common bit lines GBLX 1 through GBLXp. Therefore, compared with a case where the column direction selection signal lines COL 1 through COLp are perpendicular to the common bit lines GBL 1 through GBLp and auxiliary common bit lines GBLX 1 through GBLXp, the area of a chip can be reduced.
  • the I/O circuit 6 includes a sense amplifier, write amplifier, and input-output circuit.
  • the I/O circuit 6 amplifies read data with the sense amplifier and outputs it.
  • the I/O circuit 6 amplifies input data with the write amplifier and outputs it to the data bus DB and auxiliary data bus DBX.
  • timing control circuit 1 supplies a predetermined control signal to the row decoder 2 , bank decoder 4 , and column decoder 5 on the basis of this address.
  • the row decoder 2 decodes the row input address signal supplied from the timing control circuit 1 and informs the word line driver 3 about which word line the word line driver 3 should drive.
  • the word line driver 3 puts a predetermined word line into an active state under the control of the row decoder 2 .
  • data is to be read from the memory cell C 11 .
  • a word line connected to the memory cells C 11 through Cp 1 is put into an active state and the other word lines are put into an inactive state.
  • Data will be read from the memory cells C 11 through Cp 1 and voltage corresponding to read data will be applied to the divided bit lines BL 11 through BLp 1 and auxiliary divided bit lines BLX 11 through BLXp 1 .
  • the column decoder 5 decodes the column input address signal supplied from the timing control circuit 1 and puts one of the column switches CS 1 through CSp which corresponds to the result into the ON state.
  • the memory cell C 11 is selected, so an output signal CD 1 shown in FIG. 4 goes into the “H” state.
  • the transfers G 1 b and G 1 c go into the ON state and the common bit line GBL 1 and auxiliary common bit line GBLX 1 are connected to the data bus DB and auxiliary data bus DBX respectively.
  • the bank control circuit BC 2 through BCp for the other columns go into the OFF state because the column direction selection signals COL 2 through COLp are in the “L” state.
  • the divided bit line BL 21 is not connected to the common bit line GBL 2
  • the divided bit line BL 31 is not connected to the common bit line GBL 3
  • the auxiliary divided bit line BLX 21 is not connected to the auxiliary common bit line GBLX 2
  • the auxiliary divided bit line BLX 31 is not connected to the auxiliary common bit line GBLX 3 , and so on.
  • Data read from the memory cell C 11 is output to the data bus DB and auxiliary data bus DBX via the common bit line GBL 1 and auxiliary common bit line GBLX 1 respectively.
  • the I/O circuit 6 increases the voltage of the data read in this way to a predetermined value with the built-in sense amplifier and outputs it.
  • bank control circuits not to be accessed are put into the OFF state by column direction selection signals. This prevents a charging/discharging current from running through unnecessary common bit lines and auxiliary common bit lines. As a result, the amount of power consumed by an entire unit can be reduced.
  • the amplitude of potential is obtained only on one Ncth of the common bit lines. Therefore, if the bit line hierarchy system is adopted, then a charging/discharging current which runs through bit lines is given by
  • Ib ( Cb/Nb ⁇ Vb+Cg ⁇ Vg/Nc ) ⁇ f ⁇ N (6)
  • Ib ( Cb/ 4 ⁇ Vb+Cb/ 2 ⁇ Vg/ 8) ⁇ f ⁇ N (7)
  • the column direction selection lines are located parallel to the common bit lines and auxiliary common bit lines and are also used for sending signals to control the column switches. Therefore, the activity/inactivity of the common bit lines can be controlled without increasing the area of a chip. For example, if column direction selection signals are generated independently of column switch selection signals and signal lines for column direction selection signals are located parallel to word lines, a plurality of column decoder lines and a plurality of buffering circuits must be located in each bank. This increases the area of a chip. However, the above structure in this embodiment can prevent such an increase in the area of a chip.
  • FIG. 5 is a view showing the structure of a second embodiment of the present invention. Elements in FIG. 5 which correspond to those in FIG. 2 are marked with the same symbols and descriptions of them will be omitted.
  • the second embodiment shown in FIG. 5 differs from the first embodiment shown in FIG. 2 in that each of the column switches CS 1 through CSp is divided into a write-only W column switch and read-only R column switch. That is to say, the column switches CS 1 is divided into a write-only W column switch WCS 1 and read-only R column switch RCS 1 , the column switches CS 2 is divided into a write-only W column switch WCS 2 and read-only R column switch RCS 2 , and so on.
  • the second embodiment shown in FIG. 5 differs from the first embodiment shown in FIG. 2 in that an INPUT circuit 40 and OUTPUT circuit 41 are located and that write enable signals WE and WEX are sent from the timing control circuit 1 .
  • the I/O circuit 6 having input and output functions as shown in FIG. 2 is merely divided into the INPUT circuit 40 and OUTPUT circuit 41 and the write enable signals WE and WEX which were not shown in FIG. 2 are merely shown for convenience of explanation.
  • the W column switches WCS 1 through WCSp go into the ON state under the control of the column decoder 5 to connect common bit lines GBL 1 through GBLp, respectively, to a write data bus WDB and to connect auxiliary common bit lines GBLX 1 through GBLXp, respectively, to an auxiliary write data bus WDBX.
  • the R column switches RCS 1 through RCSp go into the ON state under the control of the column decoder 5 to connect the common bit lines GBL 1 through GBLp, respectively, to a read data bus RDB and to connect the auxiliary common bit lines GBLX 1 through GBLXp, respectively, to an auxiliary read data bus RDBX.
  • FIG. 6 is a view showing an example of the detailed structure of the W column switches WCS 1 through WCSp and R column switches RCS 1 through RCSp.
  • W column switch WCS 1 and R column switch RCS 1 are examples. These switches include an AND element 60 , a NAND element 61 , n-channel transistors 62 and 65 , p-channel transistors 63 and 64 , and inverters 66 and 67 .
  • the AND element 60 and n-channel transistors 62 and 65 correspond to the W column switch WCS 1 .
  • the NAND element 61 , p-channel transistors 63 and 64 , and inverters 66 and 67 correspond to the R column switch RCS 1 .
  • the inverters 66 and 67 may be included in either of the W column switch WCS 1 and R column switch RCS 1 . Alternatively, the inverters 66 and 67 may be independent of the W column switch WCS 1 and R column switch RCS 1 .
  • the common bit line GBL 1 and auxiliary common bit line GBLX 1 are connected only to the read data bus RDB and auxiliary read data bus RDBX, respectively, at the time of reading and are connected only to the write data bus WDB and auxiliary write data bus WDBX, respectively, at the time of writing. This prevents, for example, the write data bus WDB and auxiliary write data bus WDBX from being a load at the time of reading.
  • column switches are divided into the write-only W column switch WCS 1 through WCSp and read-only R column switch RCS 1 through RCSp, the write-only W column switch WCS 1 through WCSp are put into the OFF state during read operation, and the read-only R column switch RCS 1 through RCSp are put into the OFF state during write operation.
  • FIG. 7 is a view showing the structure of a third embodiment of the present invention. Elements in FIG. 7 which correspond to those in FIG. 2 are marked with the same symbols and descriptions of them will be omitted.
  • the structure of the third embodiment of the present invention is the same as that of the first embodiment shown in FIG. 2, except that the I/O circuit 6 is divided into an INPUT circuit 40 and OUTPUT circuit 41 and the column switches CS 1 through CSp are divided into W column switches WCS 1 through WCSp and a multiplexer circuit 80 .
  • the multiplexer circuit 80 selects output from common bit lines GBL 1 through GBLp according to output from a column decoder 5 and outputs it to the OUTPUT circuit 41 .
  • FIG. 8 is a view showing an example of the detailed structure of the multiplexer circuit 80 .
  • the multiplexer circuit 80 includes clocked inverters 80 - 1 through 80 - p . If a signal CD 1 output from the column decoder 5 is in the “H” state, then the clocked inverter 80 - 1 inverts a signal CDX 1 and outputs it. If a signal CD 1 output from the column decoder 5 is not in the “H” state, then the clocked inverter 80 - 1 goes into a high-impedance state. The same applies to the clocked inverters 80 - 2 through 80 - p.
  • a bank control circuit BC 1 goes into the ON state. This is the same with the above first embodiment. Therefore, data read from the memory cell C 11 is supplied to the clocked inverter 80 - 1 in the multiplexer circuit 80 via the common bit line GBL 1 .
  • an input terminal on each of the clocked inverters 80 - 1 through 80 - p is connected to the gate of a transistor included in it.
  • input terminals (the common bit line GBL 1 and auxiliary common bit line GBLX 1 ) on the column switch CS 1 are connected to the drain or source of a transistor included in it.
  • the OUTPUT circuit 41 When the OUTPUT circuit 41 receives the signal output from the multiplexer circuit 80 , the OUTPUT circuit 41 amplifies it with a sense amplifier and outputs it.
  • read data is selected by the multiplexer circuit 80 including clocked inverters. This can prevent a signal from deteriorating.
  • FIG. 9 is a view showing another example of the detailed structure of the multiplexer circuit 80 .
  • the multiplexer circuit 80 includes NAND elements 80 a through 80 d and 80 g and NOR elements 80 e and 80 f.
  • the NAND element 80 a finds the logical product of the common bit lines GBL 1 and GBL 2 , inverts a result obtained, and outputs it.
  • the NAND element 80 b finds the logical product of the common bit lines GBL 3 and GBL 4 , inverts a result obtained, and outputs it.
  • the NAND element 80 c finds the logical product of the common bit lines GBL 5 and GBL 6 , inverts a result obtained, and outputs it.
  • the NAND element 80 d finds the logical product of the common bit lines GBL 7 and GBL 8 , inverts a result obtained, and outputs it.
  • the NOR element 80 e finds the logical sum of output from the NAND elements 80 a and 80 b , inverts a result obtained, and outputs it.
  • the NOR element 80 f finds the logical sum of output from the NAND elements 80 c and 80 d , inverts a result obtained, and outputs it.
  • the NAND element 80 g finds the logical product of output from the NOR elements 80 e and 80 f , inverts a result obtained, and outputs it.
  • the common bit lines GBL 1 and GBL 2 , GBL 3 and GBL 4 , GBL 5 and GBL 6 , and GBL 7 and GBL 8 are connected to the NAND elements 80 a through 80 d respectively.
  • an input terminal on a NAND element is connected to the gate of a transistor included in it, so a deterioration of a signal read from a memory cell can be prevented. This is the same with the multiplexer circuit 80 shown in FIG. 8.
  • FIG. 10 is a view showing the structure of a fourth embodiment of the present invention. Elements in FIG. 10 which correspond to those in FIG. 7 are marked with the same symbols and descriptions of them will be omitted.
  • the structure of the fourth embodiment of the present invention is the same as that of the third embodiment shown in FIG. 7, except that the pre-charge circuits PC 1 through PCp are replaced by pre-charge circuits NPC 1 through NPCp.
  • FIG. 11 is a view showing an example of the detailed structure of the pre-charge circuits NPC 1 through NPCp and W column switches WCS 1 through WCSp. Descriptions will be given with the pre-charge circuit NPC 1 and a W column switch WCS 1 as examples.
  • the pre-charge circuit NPC 1 includes p-channel transistors 103 and 104 .
  • the W column switch WCS 1 includes an AND element 100 , n-channel transistors 101 and 102 , and inverters 105 and 106 .
  • the structure of a multiplexer circuit 80 is the same as that shown in FIG. 9.
  • a write enable signal WE shown in FIG. 11 is in the “L” state, so output from the AND element 100 goes into the “L” state and the n-channel transistors 101 and 102 go into the OFF state.
  • the data read out from the memory cell C 11 is supplied only to the multiplexer circuit 80 and is output. This data will not be supplied to a write data bus WDB and auxiliary write data bus WDBX.
  • the write enable signal WE shown in FIG. 11 is in the “H” state and the signal CD 1 output from the column decoder 5 is in the “H” state. Therefore, output from the AND element 100 goes into the “H” state and the n-channel transistors 101 and 102 go into the ON state. As a result, the write data bus WDB and auxiliary write data bus WDBX are connected to the memory cell C 11 and data can be written into the memory cell C 11 .
  • the signals CD 1 through CDp output from the column decoder 5 are all in the “L” state but the signal CD 1 . Therefore, the p-channel transistors 103 and 104 go into the OFF state and all the p-channel transistors corresponding to the other columns go into the ON state. These p-channel transistors are connected to the power supply, so the common bit lines GBL 2 through GBLp and auxiliary common bit lines GBLX 2 through GBLXp will be pre-charged by a power supply voltage. This is the same with the above case. At this time all the W column switches WCS 2 through WCSp are in the OFF state, so the power supply voltage will not be applied to the write data bus WDB and auxiliary write data bus WDBX.
  • the common bit lines GBL 1 through GBLp are put into a pre-charged state by the pre-charge circuits NPC 1 through NPCp, respectively, and the auxiliary common bit lines GBLX 1 through GBLXp are also put into a pre-charged state by the pre-charge circuits NPC 1 through NPCp respectively.
  • FIG. 12 is a view showing the structure of a fifth embodiment of the present invention.
  • a power supply line is located between a common bit line and column direction selection signal line. That is to say, this example indicates how wirings are arranged in the (N ⁇ 1)th through (N+1) th columns and that data is to be read from the Nth column.
  • a power supply voltage line VDD is located between a common bit line GBLN and column direction selection signal line COLN and all of these three wirings are located on the same wiring layer.
  • the power supply voltage line VDD is located.
  • an earth line the same effect can be obtained.
  • a wiring which maintains a constant voltage at the time of data being read the same effect can be expected.
  • the common bit lines GBL 1 through GBLp and column direction selection signal lines COL 1 through COLp are located on the same layer. However, they can be located on two different layers. With this structure, there is no need of locating power supply voltage lines or the like between them to prevent noise leakage.
  • FIG. 13 is a view showing the structure of a sixth embodiment of the present invention. In FIG. 13, only important portions of the present invention are shown.
  • a bank B 1 in the first column includes memory cells C 11 through C 14 . Output from one of the memory cells C 11 and C 12 is connected to one terminal on a NAND element 130 and output from one of the memory cells C 13 and C 14 is connected to the other terminal on the NAND element 130 .
  • a bank B 2 in the first column includes memory cells C 21 through C 24 . Output from one of the memory cells C 21 and C 22 is connected to one terminal on a NAND element 131 and output from one of the memory cells C 23 and C 24 is connected to the other terminal on the NAND element 131 .
  • Output from the NAND element 130 is input to an n-channel transistor 133 and output from the NAND element 131 is input to an n-channel transistor 134 .
  • the n-channel transistor 133 is connected to a column direction selection signal COL 1 and common bit line GBL 1 .
  • the n-channel transistor 134 is connected to the column direction selection signal COL 1 and common bit line GBL 1 .
  • Both the input terminals on the NAND element 131 are in the “H” state, so output from it goes into the “L” state.
  • the n-channel transistor 134 goes into the OFF state and the state of the common bit line GBL 1 does not change.
  • a bank decoder is unnecessary in the above embodiment.
  • the area of a chip therefore can be reduced by simplifying circuits.
  • FIG. 14 is a view showing the structure of a seventh embodiment of the present invention. Elements in FIG. 14 which correspond to those in FIG. 13 are marked with the same symbols and descriptions of them will be omitted.
  • source (or drain) terminals on n-channel transistors 140 through 143 are connected to column direction selection signals COL 1 through COL 4 , respectively, and all their drain (or source) terminals are connected to a common bit line GBLC.
  • the gate of the n-channel transistor 140 is connected to a NAND element 130 corresponding to a bank B 1 in the first column
  • the gate of the n-channel transistor 141 is connected to a NAND element (not shown) corresponding to a bank B 1 in the second column
  • the gate of the n-channel transistor 142 is connected to a NAND element (not shown) corresponding to a bank B 1 in the third column
  • the gate of the n-channel transistor 143 is connected to a NAND element (not shown) corresponding to a bank B 1 in the fourth column.
  • Source (or drain) terminals on n-channel transistors 150 through 153 are connected to the column direction selection signals COL 1 through COL 4 , respectively, and all their drain (or source) terminals are connected to the common bit line GBLC.
  • the gate of the n-channel transistor 150 is connected to a NAND element 131 corresponding to a bank B 2 in the first column
  • the gate of then-channel transistor 151 is connected to a NAND element (not shown) corresponding to a bank B 2 in the second column
  • the gate of the n-channel transistor 152 is connected to a NAND element (not shown) corresponding to a bank B 2 in the third column
  • the gate of the n-channel transistor 153 is connected to a NAND element (not shown) corresponding to a bank B 2 in the fourth column.
  • Output from the NAND element 131 is in the “L” state, so the n-channel transistor 150 goes into the OFF state. All the n-channel transistors 141 through 143 and 151 through 153 go into the OFF state. The n-channel transistors 141 through 143 and 150 through 153 therefore do not influence the common bit line GBLC.
  • circuits shown in the first through seventh embodiments are simple examples. It is a matter of course that the scope of the present invention is not limited to these cases.
  • a semiconductor memory having divided bit lines obtained by dividing each of bit lines to which memory cells are connected into more than one in a column direction and common bit lines used for getting voltage output to the divided bit lines column by column comprises a row direction selection circuit for selecting predetermined memory cell groups in a row direction in response to a row input address signal, a column direction selection circuit for selecting predetermined memory cell groups in the column direction in response to a column input address signal, and connection-disconnection circuits which connect a divided bit line corresponding to a column selected by the column direction selection circuit of divided bit lines connected to memory cell groups, respectively, selected by the row direction selection circuit to the corresponding common bit line and which do not connect divided bit lines corresponding to the other columns. Therefore, by preventing a charging/discharging current from running through common bit lines not to be accessed, the amount of power consumed by an entire unit can be reduced.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Static Random-Access Memory (AREA)
  • Dram (AREA)

Abstract

A semiconductor memory that reduces the amount of power consumed by an entire unit by decreasing a charging/discharging current. A row direction selection circuit selects predetermined memory cell groups in a row direction in response to a row input address signal. A column direction selection circuit selects predetermined memory cell groups in a column direction in response to a column input address signal. Connection-disconnection circuits connect a divided bit line corresponding to a column selected by the column direction selection circuit of divided bit lines connected to memory cell groups, respectively, selected by the row direction selection circuit to the corresponding common bit line and do not connect divided bit lines corresponding to the other columns.

Description

    BACKGROUND OF THE INVENTION
  • (1) Field of the Invention [0001]
  • This invention relates to a semiconductor memory and, more particularly, to a SEMICONDUCTOR MEMORY having divided bit lines obtained by dividing bit lines to which memory cells are connected into more than one in a column direction and common bit lines used for getting voltage output to the divided bit lines column by column. [0002]
  • (2) Description of the Related Art [0003]
  • Bit line hierarchy systems which enable a reduction of power consumption and high-speed processing in random access memories (RAMs) have been proposed. With these bit line hierarchy systems, a memory array is divided into a plurality of banks. A divided bit line in each bank is actually connected to a memory cell. A common bit line is located parallel to this divided bit line over each bank. A common bit line is not connected to a memory cell, so its load capacity per unit length is smaller than that of a divided bit line. Therefore, compared with cases where bit lines are not hierarchized, these bit line hierarchy systems enable high-speed low-power read/write operation. [0004]
  • Conventional bit line hierarchy systems are disclosed in, for example, Low-power High-speed LSI circuits & Technology, Sipec Corp. (the former Realize Inc.), 1998, p. 187, and Japanese Patent Laid-Open Publication No. 2000-207886. [0005]
  • FIG. 15 shows an example of a block diagram of a static RAM (SRAM) in which a bit line division system is adopted. As shown in FIG. 15, a conventional SRAM comprises a [0006] timing control circuit 1, a row decoder 2, a word line driver 3, a bank decoder 4, a column decoder 5, banks B1 through Bn, pre-charge circuits PC1 through PCp, column switches CS1 through CSp, and an I/O circuit 6.
  • The [0007] timing control circuit 1 inputs an address signal, clock signal, and control signal and controls the row decoder 2, bank decoder 4, column decoder 5, and pre-charge circuits PC1 through PCp on the basis of these signals.
  • The [0008] row decoder 2 decodes a row input address signal supplied from the timing control circuit 1, controls the word line driver 3 according to the result, and selects predetermined memory cell groups in a row direction.
  • The [0009] column decoder 5 decodes a column input address signal supplied from the timing control circuit 1, controls the column switches CS1 through CSp according to the result, and selects predetermined memory cell groups.
  • The [0010] word line driver 3 selects predetermined memory cell groups in the row direction under the control of the row decoder 2.
  • Under the control of the [0011] timing control circuit 1 the bank decoder 4 controls bank control circuits BC1 through BCp included in each of the banks B1 through Bn for selecting them.
  • Each of the banks B[0012] 1 through Bn includes a memory cell group divided by predetermined numbers (m's, in this example) in a column direction. When data is read or written, predetermined memory cells are selected by the word line driver 3. These memory cells are connected to the corresponding divided bit lines BL11 through BLp1, respectively, and are connected to the corresponding auxiliary divided bit lines BLX11 through BLXp1 respectively. Furthermore, predetermined banks are selected by the bank control circuits BC1 through BCp. These banks are connected to common bit lines GBL1 through GBLp, respectively, and are connected to auxiliary common bit lines GBLX1 through GBLXp respectively.
  • Memory cells (MCs) C[0013] 11 through C1 m, . . . , and Cp1 through Cpm are the smallest units that store data.
  • The bank control circuits BC[0014] 1 through BCp go into the ON or OFF state under the control of the bank decoder 4 to connect the divided bit lines BL11 through BLp1 to the common bit lines GBL1 through GBLp, respectively, and to connect the auxiliary divided bit lines BLX11 through BLXp1 to the auxiliary common bit lines GBLX1 through GBLXp respectively.
  • The pre-charge circuits PC[0015] 1 through PCp perform the pre-charge operation of supplying electric charges to the common bit lines GBL1 through GBLp and auxiliary common bit lines GBLX1 through GBLXp, which have lost electric charges, under the control of the timing control circuit 1 after read operation is completed.
  • The column switches CS[0016] 1 through CSp go into the ON or OFF state under the control of the column decoder 5 to connect one of the common bit lines GBL1 through GBLp corresponding to a predetermined column to a data bus DB and to connect one of the auxiliary common bit lines GBLX1 through GBLXp corresponding to the predetermined column to a data bus DB and an auxiliary data bus DBX respectively.
  • The I/[0017] O circuit 6 includes a sense amplifier, write amplifier, and input-output circuit. The I/O circuit 6 amplifies read data with the sense amplifier and outputs it. Moreover, the I/O circuit 6 amplifies input data with the write amplifier and sends it to the data bus DB and auxiliary data bus DBX.
  • FIG. 15 shows the details of only the bank B[0018] 1. The structure of the banks B2 through Bn is the same as that of the bank B1.
  • Now, operation in the above conventional SRAM will be described. [0019]
  • First, descriptions will be given with a case where data is read from the memory cell C[0020] 11 as an example. When an address from which data is to be read is input to the timing control circuit 1, the timing control circuit 1 supplies a predetermined control signal to the row decoder 2, bank decoder 4, and column decoder 5 on the basis of this address.
  • The [0021] row decoder 2 decodes the row input address signal supplied from the timing control circuit 1 and informs the word line driver 3 about which word line the word line driver 3 should select.
  • The [0022] word line driver 3 puts a predetermined word line into an active state under the control of the row decoder 2. In this example, data is to be read from the memory cell C11, so a word line connected to the memory cells C11 through Cp1 is put into an active state and the other word lines are put into an inactive state.
  • Then data will be read from the memory cells C[0023] 11 through Cp1 and output voltage will be applied to the divided bit lines BL11 through BLp1 and auxiliary divided bit lines BLX11 through BLXp1.
  • The [0024] bank decoder 4 puts all the bank control circuits BC1 through BCp included in the bank B1 into the ON state. As a result, the divided bit lines BL11 through BLp1 included in the bank B1 are connected to the common bit lines GBL1 through GBLp, respectively, and the auxiliary divided bit lines BLX11 through BLXp1 included in the bank B1 are connected to the auxiliary common bit lines GBLX1 through GBLXp respectively. Therefore, data stored in the memory cell C11 is supplied to the common bit line GBL1 and auxiliary common bit line GBLX1. In this case, the bank control circuits BC2 through BCp also go into the ON state, so data stored in the memory cells C21 through Cp1 is read and is output to the common bit lines GBL2 through GBLp, respectively, and to the auxiliary common bit lines GBLX2 through GBLXp respectively.
  • The [0025] column decoder 5 decodes the column input address signal supplied from the timing control circuit 1 and puts one of the column switches CS1 through CSp which corresponds to the result into the ON state. In this example, data stored in the memory cell C11 is to be read, so the column switch CS1 goes into the ON state and the others go into the OFF state.
  • Data output from the column switch CS[0026] 1 is supplied to the I/O circuit 6 via the data bus DB and auxiliary data bus DBX.
  • The I/[0027] O circuit 6 increases the voltage of the data read in this way to a predetermined value with the built-in sense amplifier and outputs it.
  • The operation of reading data stored in another memory cell is performed in the same way as described above, so descriptions of it will be omitted. The operation of writing data into a memory cell is performed in the same way as described above, except that data is read from the I/[0028] O circuit 6 side and is supplied to a memory cell. Therefore, descriptions of it will also be omitted.
  • Now, a charging/discharging current which runs through bit lines in an SRAM will be described. For example, if a bit line hierarchy system is not adopted, then a charging/discharging current which runs through bit lines is given by [0029]
  • [Numerical Expression 1][0030]
  • Io=Cb·Vb·f·N  (1)
  • where [0031]
  • Cb=the capacitance of a bit line, [0032]
  • Vb=the amplitude of the potential of the bit line, [0033]
  • f=an operating frequency, and [0034]
  • N=the total number of columns. [0035]
  • On the other hand, if a bit line hierarchy system is adopted and a memory array is divided into Nb banks, then a charging/discharging current which runs through bit lines is given by [0036]
  • [Numerical Expression 2][0037]
  • Ib=(Cb/Nb·Vb+Cg·Vgf·N  (2)
  • where [0038]
  • Cg=the capacitance of a common bit line and [0039]
  • Vg=the amplitude of the potential of the common bit line. [0040]
  • If a memory array is divided into four (Nb=4) and the capacitance of a common bit line is equal to half of that of a bit line (Cg=Cb/2), then Ib is expressed by [0041]
  • [Numerical Expression 3][0042]
  • Ib=(Cb/Vb+Cb/Vgf·N  (3)
  • Moreover, if the amplitude of the potential of a divided bit line and the amplitude of the potential of the common bit line are the same (Vb=Vg), then Ib is expressed by [0043]
  • [Numerical Expression 4][0044]
  • Ib=3/4·Cb·Vb·f·N
  • =3/4·Io  (4)
  • That is to say, a charging/discharging current which runs through the bit lines is reduced by a fourth (25%). [0045]
  • With conventional SRAMs, a column is selected by a column decoder and column switches (column multiplex system) and the amplitude of the potential of a bit line corresponding to the selected column is sent to a common data bus via a column switch and is input to a sense amplifier or output buffer. A sense amplifier or output buffer located is common to columns the predetermined number of which is Nc. This is the same with SRAMs in which a bit line hierarchy system is adopted. [0046]
  • However, only a pair of bit lines are actually selected and the amplitude of the potential of the remaining (N−1) bit lines is not used. Therefore, a charging/discharging current which runs through these bit lines will run to waste. [0047]
  • This problem will become more serious if the amplitude of voltage on common bit lines is high. A case where each of the bank control circuits BC[0048] 1 through BCp shown in FIG. 15 includes a local sense amplifier to amplify minute amplitude of voltage generated on the divided bit lines BL11 through BLp1 and auxiliary divided bit lines BLX11 through BLXp1 for the purpose of generating high amplitude of voltage on the common bit lines GBL1 through GBLp and auxiliary common bit lines GBLX1 through GBLXp can be given as an example. If power supply voltage is Vdd, Vb=Vdd/20, and Vg=Vdd/2=10Vb, then the following expression is derived from the numerical expression 3.
  • [Numerical Expression 5][0049]
  • Ib=(Cb/4·Vb+Cb/2·10·Vbf·N
  • =(1/4+5)·Cb·Vb·f·N
  • =21/4·Io  (5)
  • That is to say, a charging/discharging current which runs through the bit lines increases by more than five times. [0050]
  • SUMMARY OF THE INVENTION
  • The present invention was made under the background circumstances as described above. An object of the present invention is to stabilize the operation of circuits and reduce the above wasteful charging/discharging current without increasing the area of a chip. [0051]
  • In order to achieve the above object, a semiconductor memory having divided bit lines obtained by dividing each of bit lines to which memory cells are connected into more than one in a column direction and common bit lines used for getting voltage output to the divided bit lines column by column is provided. This semiconductor memory comprises a row direction selection circuit for selecting predetermined memory cell groups in a row direction in response to a row input address signal, a column direction selection circuit for selecting predetermined memory cell groups in the column direction in response to a column input address signal, and connection-disconnection circuits which connect a divided bit line corresponding to a column selected by the column direction selection circuit of divided bit lines connected to memory cell groups, respectively, selected by the row direction selection circuit to the corresponding common bit line and which do not connect divided bit lines corresponding to the other columns. [0052]
  • The above and other objects, features and advantages of the present invention will become apparent from the following description when taken in conjunction with the accompanying drawings which illustrate preferred embodiments of the present invention by way of example.[0053]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a view for describing the operative principles of the present invention. [0054]
  • FIG. 2 is a circuit diagram showing the structure of a first embodiment of the present invention. [0055]
  • FIGS. [0056] 3(A) and 3(B) are circuit diagrams showing an example of the detailed structure of the bank control circuits shown in FIG. 2.
  • FIG. 4 is a circuit diagram showing an example of the detailed structure of the column switches shown in FIG. 2. [0057]
  • FIG. 5 is a circuit diagram showing the structure of a second embodiment of the present invention. [0058]
  • FIG. 6 is a circuit diagram showing an example of the detailed structure of the W column switches and R column switches shown in FIG. 5. [0059]
  • FIG. 7 is a circuit diagram showing the structure of a third embodiment of the present invention. [0060]
  • FIG. 8 is a circuit diagram showing an example of the detailed structure of the multiplexer circuit shown in FIG. 7. [0061]
  • FIG. 9 is a circuit diagram showing another example of the detailed structure of the multiplexer circuit shown in FIG. 7. [0062]
  • FIG. 10 is a circuit diagram showing the structure of a fourth embodiment of the present invention. [0063]
  • FIG. 11 is a circuit diagram showing an example of the detailed structure of the pre-charge circuits shown in FIG. 10. [0064]
  • FIG. 12 is a circuit diagram showing the structure of a fifth embodiment of the present invention. [0065]
  • FIG. 13 is a circuit diagram showing the structure of a sixth embodiment of the present invention. [0066]
  • FIG. 14 is a circuit diagram showing the structure of a seventh embodiment of the present invention. [0067]
  • FIG. 15 is a circuit diagram showing the structure of a conventional semiconductor memory.[0068]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Embodiments of the present invention will now be described with reference to the drawings. [0069]
  • FIG. 1 is a view for describing the operative principles of the present invention. As shown in FIG. 1, a semiconductor memory according to the present invention comprises a row direction selection circuit RS, a column direction selection circuit CS, and banks B[0070] 1 through Bn. The bank B1, for example, includes p columns of m memory cells each. The same applies to the banks B2 through Bn.
  • The first column, for example, includes memory cells C[0071] 11 through C1 m. These cells are connected to a divided bit line BL11 and auxiliary divided bit line BLX11. The divided bit line BL11 and auxiliary divided bit line BLX11 are connected to a common bit line GBL1 and auxiliary common bit line GBLX1, respectively, via a connection-disconnection circuit S1. The same applies to the second through pth columns in the bank B1.
  • The row direction selection circuit RS selects a predetermined memory cell group in a row direction in response to a row input address signal. [0072]
  • The column direction selection circuit CS selects a predetermined memory cell group in a column direction in response to a column input address signal. [0073]
  • Connection-disconnection circuits S[0074] 1 through Sp connect a divided bit line corresponding to a column selected by column direction selection signals COL1 through COLp output from the column direction selection circuit CS of divided bit lines BL11 through BLp1 connected to memory cell groups, respectively, selected by the row direction selection circuit RS to the corresponding common bit line of common bit lines GBL1 through GBLp, connect an auxiliary divided bit line corresponding to the column selected by the column direction selection signals COL1 through COLp output from the column direction selection circuit CS of auxiliary divided bit lines BLX11 through BLXp1 connected to the memory cell groups, respectively, selected by the row direction selection circuit RS to the corresponding auxiliary common bit line of auxiliary common bit lines GBLX1 through GBLXp, and do not connect a divided bit line corresponding to another column than the column.
  • Now, operation in FIG. 1 will be described. Descriptions will be given with read operation as an example. First, a row input address signal and column input address signal are supplied to the row direction selection circuit RS and column direction selection circuit CS respectively. [0075]
  • The row direction selection circuit RS decodes the row input address signal and selects a memory cell group in a row direction corresponding to the signal. For example, if data stored in the memory cell C[0076] 11 is to be read, then the row direction selection circuit RS selects the memory cells C11 through Cp1.
  • As a result, data is read from the memory cells C[0077] 11 through Cp1, ordinary signals are output to the divided bit lines BL11 through BLp1 respectively, and auxiliary signals are output to the auxiliary divided bit lines BLX11 through BLXp1 respectively.
  • Next, the column direction selection circuit CS puts a column direction selection signal for selecting a column a memory cell from which data is to be read belongs to into an active state. In this example, data stored in the memory cell C[0078] 11 is to be read. The column direction selection circuit CS therefore puts a column direction selection signal COL1 into an active state and puts the other column direction selection signals into an inactive state. As a result, the connection-disconnection circuit S1 goes into the ON state, the divided bit line BL11 is connected to the common bit line GBL1, and the auxiliary divided bit line BLX11 is connected to the auxiliary common bit line GBLX1. Therefore, data read from the memory cell C11 will be supplied to the column direction selection circuit CS.
  • At this time all of the other connection-disconnection circuits S[0079] 2 through Sp are in the OFF state and data is not output from them. Therefore, the potential of the common bit lines GBL2 through GBLp and the potential of the auxiliary common bit lines GBLX2 through GBLXp do not change.
  • The column direction selection circuit CS amplifies the data supplied from the connection-disconnection circuit S[0080] 1 with a sense amplifier (not shown) and outputs it.
  • The above operation is performed when data is read from the memory cell C[0081] 11. The same operation will be performed when data is read from another memory cell.
  • Write operation is performed in the same way as the operation of reading data, except that data is supplied from the column direction selection circuit CS to a desired memory cell. Descriptions of it therefore will be omitted. [0082]
  • As described above, with the semiconductor memory according to the present invention, the connection-disconnection circuits S[0083] 1 through Sp connect a divided bit line corresponding to a column selected by the column direction selection circuit CS of divided bit lines connected to memory cell groups, respectively, selected by the row direction selection circuit RS to the corresponding common bit line, connect an auxiliary divided bit line corresponding to the column selected by the column direction selection circuit CS of auxiliary divided bit lines connected to the memory cell groups, respectively, selected by the row direction selection circuit RS to the corresponding auxiliary common bit line, and do not connect a divided bit line or an auxiliary divided bit line corresponding to another column than the column. Data therefore is output only to a common bit line and an auxiliary common bit line to be accessed. As a result, power wasted by a charging/discharging current running through other common bit lines and auxiliary common bit lines can be reduced.
  • Now, embodiments of the present invention will be described. [0084]
  • FIG. 2 is a view showing the structure of a first embodiment of the present invention. As shown in FIG. 2, the first embodiment of the present invention comprises a [0085] timing control circuit 1, a row decoder 2, a word line driver 3, a bank decoder 4, a column decoder 5, banks B1 through Bn, pre-charge circuits PC1 through PCp, column switches CS1 through CSp, and an I/O circuit 6. The bank B1, for example, includes p columns of m memory cells each. The same applies to the banks B2 through Bn. Memory cells C11 through C1 m included in the first column, for example, are connected to a divided bit line BL11 where an ordinary signal is applied and an auxiliary divided bit line BLX11 where an auxiliary signal is applied. The divided bit line BL11 and auxiliary divided bit line BLX11 are connected to a common bit line GBL1 and auxiliary common bit line GBLX1, respectively, via a bank control circuit BC1. The same applies to the second through pth columns in the bank B1.
  • The [0086] timing control circuit 1 inputs an address signal, clock signal, and control signal and controls the row decoder 2, bank decoder 4, column decoder 5, and pre-charge circuits PC1 through PCp on the basis of these signals.
  • The [0087] row decoder 2 decodes a row input address signal supplied from the timing control circuit 1, controls the word line driver 3 according to the result, and selects predetermined memory cell groups in a row direction.
  • The [0088] column decoder 5 decodes a column input address signal supplied from the timing control circuit 1, controls the column switches CS1 through CSp according to the result, and selects predetermined memory cell groups in a column direction.
  • The [0089] word line driver 3 selects predetermined memory cell groups in the row direction under the control of the row decoder 2.
  • Under the control of the [0090] timing control circuit 1 the bank decoder 4 controls bank control circuits BC1 through BCp included in each of the banks B1 through Bn for selecting them.
  • As stated above, each of the banks B[0091] 1 through Bn includes a memory cell group divided by predetermined numbers (m's, in this example) in the column direction. When data is read or written, predetermined memory cells are selected by the word line driver 3. These memory cells are connected to the corresponding divided bit lines BL11 through BLp1, respectively, and to the corresponding auxiliary divided bit lines BLX11 through BLXp1 respectively. Furthermore, predetermined banks are selected by the bank control circuits BC1 through BCp. These banks are connected to the common bit lines GBL1 through GBLp, respectively, and to the auxiliary common bit lines GBLX1 through GBLXp respectively.
  • The memory cells (MCs) C[0092] 11 through C1 m, . . . , and Cp1 through Cpm are the smallest units that store data.
  • The bank control circuits BC[0093] 1 through BCp go into the ON or OFF state under the control of the bank decoder 4 and the column decoder 5 to connect the divided bit lines BL11 through BLp1 to the common bit lines GBL1 through GBLp, respectively, and to connect the auxiliary divided bit lines BLX11 through BLXp1 to the auxiliary common bit lines GBLX1 through GBLXp respectively.
  • FIGS. [0094] 3(A) and 3(B) are views showing an example of the detailed structure of the divided bit line BL11 and common bit line GBL1 side of the bank control circuit BC1.
  • As shown in FIG. 3(A), the divided bit line BL[0095] 11 and common bit line GBL1 side of the bank control circuit BC1 includes n-channel transistors Q1 and Q2. The divided bit line BL11 and common bit line GBL1 are connected on the basis of the logical product of a BS output from the bank decoder 4 and a column direction selection signal COL1 from the column decoder 5. The auxiliary divided bit line BLX11 and auxiliary common bit line GBLX1 side of the bank control circuit BC1 has the same structure as described above. Moreover, the structure of the other bank control circuits is the same as that of the bank control circuit BC1.
  • FIG. 3(B) is also a view showing an example of the detailed structure of the divided bit line BL[0096] 11 and common bit line GBL1 side of the bank control circuit BC1.
  • In this example, the divided bit line BL[0097] 11 and common bit line GBL1 side of the bank control circuit BC1 includes transfers Q5 and Q6 and inverters Q7 and Q8. When a BS output from the bank decoder 4 goes into the “H” state, the transfer Q5 goes into the ON state. When a column direction selection signal COL1 from the column decoder 5 goes into the “H” state, the transfer Q6 goes into the ON state. Therefore, when both of the BS output from the bank decoder 4 and the column direction selection signal COL1 go into the “H” state, both of the transfers Q5 and Q6 go into the ON state and the divided bit line BL11 and common bit line GBL1 are connected. The auxiliary divided bit line BLX11 and auxiliary common bit line GBLX1 side of the bank control circuit BC1 has the same structure as described above. Moreover, the structure of the other bank control circuits is the same as that of the bank control circuit BC1.
  • To return to FIG. 2, the pre-charge circuits PC[0098] 1 through PCp perform the pre-charge operation of supplying electric charges to the common bit lines GBL1 through GBLp and auxiliary common bit lines GBLX1 through GBLXp, which have lost electric charges, under the control of the timing control circuit 1 after read operation is completed.
  • Under the control of the [0099] column decoder 5, one of the column switches CS1 through CSp goes into the ON state and the other column switches go into the OFF state to connect one of the common bit lines GBL1 through GBLp corresponding to a predetermined column to a data bus DB and to connect one of the auxiliary common bit lines GBLX1 through GBLXp corresponding to the predetermined column to the auxiliary data bus DBX.
  • FIG. 4 is a view showing an example of the detailed structure of the column switches CS[0100] 1 through CSp. The column switch CS1, for example, will now be described. The column switch CS1 includes inverters G1 a, G1 d, and G1 e and transfers G1 b and G1 c. When a signal CD1 output from the column decoder 5 goes into the “H” state, both of the transfers G1 b and G1 c go into the ON state. The common bit line GBL1 and auxiliary common bit line GBLX1 therefore are connected to the data bus DB and auxiliary data bus DBX respectively.
  • A column direction selection signal COL[0101] 1 is generated by inverting a signal CD1 output from the column decoder 5 twice by the inverters G1 d and G1 e. As a result, the logic of the column direction selection signal COL1 is the same as that of the signal CD1.
  • The column direction selection signal lines COL[0102] 1 through COLp are located parallel to the common bit lines GBL1 through GBLp and auxiliary common bit lines GBLX1 through GBLXp. Therefore, compared with a case where the column direction selection signal lines COL1 through COLp are perpendicular to the common bit lines GBL1 through GBLp and auxiliary common bit lines GBLX1 through GBLXp, the area of a chip can be reduced.
  • The I/[0103] O circuit 6 includes a sense amplifier, write amplifier, and input-output circuit. The I/O circuit 6 amplifies read data with the sense amplifier and outputs it. Moreover, the I/O circuit 6 amplifies input data with the write amplifier and outputs it to the data bus DB and auxiliary data bus DBX.
  • Now, operation in the above first embodiment will be described. [0104]
  • Descriptions will be given with a case where read operation is performed as an example. When an address from which data is to be read is input to the [0105] timing control circuit 1, the timing control circuit 1 supplies a predetermined control signal to the row decoder 2, bank decoder 4, and column decoder 5 on the basis of this address.
  • The [0106] row decoder 2 decodes the row input address signal supplied from the timing control circuit 1 and informs the word line driver 3 about which word line the word line driver 3 should drive.
  • The [0107] word line driver 3 puts a predetermined word line into an active state under the control of the row decoder 2. In this example, it is assumed that data is to be read from the memory cell C11. Then a word line connected to the memory cells C11 through Cp1 is put into an active state and the other word lines are put into an inactive state.
  • Data will be read from the memory cells C[0108] 11 through Cp1 and voltage corresponding to read data will be applied to the divided bit lines BL11 through BLp1 and auxiliary divided bit lines BLX11 through BLXp1.
  • The [0109] column decoder 5 decodes the column input address signal supplied from the timing control circuit 1 and puts one of the column switches CS1 through CSp which corresponds to the result into the ON state. In this example, the memory cell C11 is selected, so an output signal CD1 shown in FIG. 4 goes into the “H” state. As a result, the transfers G1 b and G1 c go into the ON state and the common bit line GBL1 and auxiliary common bit line GBLX1 are connected to the data bus DB and auxiliary data bus DBX respectively.
  • Furthermore, when an output signal COL[0110] 1 goes into the “H” state, the transistor Q2 included in the bank control circuit BC1 shown in FIG. 3(A) goes into the ON state. At this time a signal from the bank decoder 4 is in the “H” state, so the transistor Q1 also goes into the ON state and the divided bit line BL11 is connected to the common bit line GBL1. The same operation is performed on the auxiliary signal side, so the auxiliary divided bit line BLX11 is connected to the auxiliary common bit line GBLX1.
  • In this case, the bank control circuit BC[0111] 2 through BCp for the other columns go into the OFF state because the column direction selection signals COL2 through COLp are in the “L” state. As a result, the divided bit line BL21 is not connected to the common bit line GBL2, the divided bit line BL31 is not connected to the common bit line GBL3, and so on. Similarly, the auxiliary divided bit line BLX21 is not connected to the auxiliary common bit line GBLX2, the auxiliary divided bit line BLX31 is not connected to the auxiliary common bit line GBLX3, and so on. That is to say, voltage is not output to the common bit line GBL2 through GBLp or the auxiliary common bit line GBLX2 through GBLXp. As a result, a charging/discharging current does not run through the common bit lines GBL2 through GBLp or the auxiliary common bit lines GBLX2 through GBLXp, resulting in a reduction in power consumption.
  • Data read from the memory cell C[0112] 11 is output to the data bus DB and auxiliary data bus DBX via the common bit line GBL1 and auxiliary common bit line GBLX1 respectively.
  • The I/[0113] O circuit 6 increases the voltage of the data read in this way to a predetermined value with the built-in sense amplifier and outputs it.
  • The operation of reading data stored in a memory cell other than the memory cell C[0114] 11 is performed in the same way as described above, so descriptions of it will be omitted. The operation of writing data into a memory cell is performed in the same way as described above, except that data is read from the I/O circuit 6 side and is supplied to a memory cell. Therefore, descriptions of it will also be omitted.
  • As described above, in this embodiment, bank control circuits not to be accessed are put into the OFF state by column direction selection signals. This prevents a charging/discharging current from running through unnecessary common bit lines and auxiliary common bit lines. As a result, the amount of power consumed by an entire unit can be reduced. [0115]
  • To be concrete, in this embodiment, the amplitude of potential is obtained only on one Ncth of the common bit lines. Therefore, if the bit line hierarchy system is adopted, then a charging/discharging current which runs through bit lines is given by [0116]
  • [Numerical Expression 6][0117]
  • Ib=(Cb/Nb·Vb+Cg·Vg/Ncf·N  (6)
  • If a memory array is divided into four (Nb=4), the capacitance of a common bit line is equal to half of that of a bit line (Cg=Cb/2), and one of eight columns (Nc=8) is selected, then a charging/discharging current is expressed by [0118]
  • [Numerical Expression 7][0119]
  • Ib=(Cb/Vb+Cb/Vg/8)·f·N  (7)
  • Moreover, if the amplitude of the potential of a divided bit line and the amplitude of the potential of the common bit line are the same (Vb=Vg), then a charging/discharging current is expressed by [0120]
  • [Numerical Expression 8][0121]
  • Ib=5/16·Cb·Vb·f·N
  • =5/16·Io  (8)
  • As a result, a charging/discharging current is reduced significantly, that is to say, by eleven sixteenths (68.75%). Therefore, the bit line hierarchy system in this embodiment can reduce a charging/discharging current two and three quarters (=68.75/25) times more than the conventional bit line hierarchy system. [0122]
  • Furthermore, if the amplitude of voltage on the common bit line is high, then the following expression is derived from, for example, the [0123] numerical expression 5.
  • [Numerical Expression 9] [0124] Ib = ( Cb / 4 · Vb + Cb / 2 · 10 · Vb / 8 ) · f · N = ( 1 / 4 + 5 / 8 ) · Cb · Vb · f · N = 7 / 8 · Io ( 9 )
    Figure US20030090951A1-20030515-M00001
  • This means that a charging/discharging current can be reduced significantly, that is to say, from more than five times Io to seven eighths times Io. [0125]
  • Furthermore, in this embodiment, the column direction selection lines are located parallel to the common bit lines and auxiliary common bit lines and are also used for sending signals to control the column switches. Therefore, the activity/inactivity of the common bit lines can be controlled without increasing the area of a chip. For example, if column direction selection signals are generated independently of column switch selection signals and signal lines for column direction selection signals are located parallel to word lines, a plurality of column decoder lines and a plurality of buffering circuits must be located in each bank. This increases the area of a chip. However, the above structure in this embodiment can prevent such an increase in the area of a chip. [0126]
  • Now, a second embodiment of the present invention will be described. [0127]
  • FIG. 5 is a view showing the structure of a second embodiment of the present invention. Elements in FIG. 5 which correspond to those in FIG. 2 are marked with the same symbols and descriptions of them will be omitted. [0128]
  • The second embodiment shown in FIG. 5 differs from the first embodiment shown in FIG. 2 in that each of the column switches CS[0129] 1 through CSp is divided into a write-only W column switch and read-only R column switch. That is to say, the column switches CS1 is divided into a write-only W column switch WCS1 and read-only R column switch RCS1, the column switches CS2 is divided into a write-only W column switch WCS2 and read-only R column switch RCS2, and so on.
  • Moreover, the second embodiment shown in FIG. 5 differs from the first embodiment shown in FIG. 2 in that an [0130] INPUT circuit 40 and OUTPUT circuit 41 are located and that write enable signals WE and WEX are sent from the timing control circuit 1. However, the I/O circuit 6 having input and output functions as shown in FIG. 2 is merely divided into the INPUT circuit 40 and OUTPUT circuit 41 and the write enable signals WE and WEX which were not shown in FIG. 2 are merely shown for convenience of explanation.
  • When data is written, the W column switches WCS[0131] 1 through WCSp go into the ON state under the control of the column decoder 5 to connect common bit lines GBL1 through GBLp, respectively, to a write data bus WDB and to connect auxiliary common bit lines GBLX1 through GBLXp, respectively, to an auxiliary write data bus WDBX.
  • When data is read, the R column switches RCS[0132] 1 through RCSp go into the ON state under the control of the column decoder 5 to connect the common bit lines GBL1 through GBLp, respectively, to a read data bus RDB and to connect the auxiliary common bit lines GBLX1 through GBLXp, respectively, to an auxiliary read data bus RDBX.
  • FIG. 6 is a view showing an example of the detailed structure of the W column switches WCS[0133] 1 through WCSp and R column switches RCS1 through RCSp.
  • Descriptions will be given with the W column switch WCS[0134] 1 and R column switch RCS1 as examples. These switches include an AND element 60, a NAND element 61, n-channel transistors 62 and 65, p-channel transistors 63 and 64, and inverters 66 and 67.
  • The AND [0135] element 60 and n-channel transistors 62 and 65 correspond to the W column switch WCS1. The NAND element 61, p-channel transistors 63 and 64, and inverters 66 and 67 correspond to the R column switch RCS1. The inverters 66 and 67 may be included in either of the W column switch WCS1 and R column switch RCS1. Alternatively, the inverters 66 and 67 may be independent of the W column switch WCS1 and R column switch RCS1.
  • Now, operation in the above embodiment will be described. Operation in the second embodiment is basically the same as that in the first embodiment, so the following descriptions will center on the differences between them. [0136]
  • If output from the AND [0137] element 60 is “H,” that is to say, if a signal CD1 output from a column decoder 5 and a write enable signal WE are in the “H” state (a state in which data is written), then the n-channel transistors 62 and 65 shown in FIG. 6 go into the ON state. As a result, the common bit line GBL1 and auxiliary common bit line GBLX1 are connected to the write data bus WDB and auxiliary write data bus WDBX, respectively, and data can be written.
  • On the other hand, if output from the [0138] NAND element 61 is “L,” that is to say, if a signal CD1 output from the column decoder 5 and an auxiliary write enable signal WEX are in the “H” state (a state in which data is read), then the p-channel transistors 63 and 64 go into the ON state. As a result, the common bit line GBL1 and auxiliary common bit line GBLX1 are connected to the read data bus RDB and auxiliary read data bus RDBX, respectively, and data can be read.
  • If the n-channel transistors [0139] 62 and 65 are in the ON state, the p-channel transistors 63 and 64 are in the OFF state. If the p-channel transistors 63 and 64 are in the ON state, the n-channel transistors 62 and 65 are in the OFF state. As a result, the common bit line GBL1 and auxiliary common bit line GBLX1 are connected only to the read data bus RDB and auxiliary read data bus RDBX, respectively, at the time of reading and are connected only to the write data bus WDB and auxiliary write data bus WDBX, respectively, at the time of writing. This prevents, for example, the write data bus WDB and auxiliary write data bus WDBX from being a load at the time of reading.
  • As described above, in the second embodiment of the present invention, column switches are divided into the write-only W column switch WCS[0140] 1 through WCSp and read-only R column switch RCS1 through RCSp, the write-only W column switch WCS1 through WCSp are put into the OFF state during read operation, and the read-only R column switch RCS1 through RCSp are put into the OFF state during write operation. This reduces a drive load at the time of reading and writing. As a result, the amount of power consumed by an entire unit can be reduced.
  • Now, a third embodiment of the present invention will be described. [0141]
  • FIG. 7 is a view showing the structure of a third embodiment of the present invention. Elements in FIG. 7 which correspond to those in FIG. 2 are marked with the same symbols and descriptions of them will be omitted. [0142]
  • The structure of the third embodiment of the present invention is the same as that of the first embodiment shown in FIG. 2, except that the I/[0143] O circuit 6 is divided into an INPUT circuit 40 and OUTPUT circuit 41 and the column switches CS1 through CSp are divided into W column switches WCS1 through WCSp and a multiplexer circuit 80.
  • The [0144] multiplexer circuit 80 selects output from common bit lines GBL1 through GBLp according to output from a column decoder 5 and outputs it to the OUTPUT circuit 41.
  • FIG. 8 is a view showing an example of the detailed structure of the [0145] multiplexer circuit 80. As shown in FIG. 8, the multiplexer circuit 80 includes clocked inverters 80-1 through 80-p. If a signal CD1 output from the column decoder 5 is in the “H” state, then the clocked inverter 80-1 inverts a signal CDX1 and outputs it. If a signal CD1 output from the column decoder 5 is not in the “H” state, then the clocked inverter 80-1 goes into a high-impedance state. The same applies to the clocked inverters 80-2 through 80-p.
  • Now, operation in the third embodiment of the present invention will be described. [0146]
  • If data stored in, for example, a memory cell C[0147] 11 is to be read, a bank control circuit BC1 goes into the ON state. This is the same with the above first embodiment. Therefore, data read from the memory cell C11 is supplied to the clocked inverter 80-1 in the multiplexer circuit 80 via the common bit line GBL1.
  • At this time the signal CD[0148] 1 output from the column decoder 5 is in the “H” state and the other signals are in the “L” state. Therefore, the clocked inverter 80-1 goes into an operating state and the other clocked inverters 80-2 through 80-p go into a high-impedance state. As a result, a signal applied to the common bit line GBL1 is inverted and is supplied to the OUTPUT circuit 41.
  • By the way, an input terminal on each of the clocked inverters [0149] 80-1 through 80-p is connected to the gate of a transistor included in it. In the circuit shown in FIG. 2, input terminals (the common bit line GBL1 and auxiliary common bit line GBLX1) on the column switch CS1 are connected to the drain or source of a transistor included in it. The same applies to the column switch CS2 through CSp. When a signal flows between a source and drain, it may deteriorate due to ON-state resistance between them. Therefore, with the method shown in FIG. 2, a signal read from a memory cell may deteriorate when it passes through a column switch. However, by inputting data read from a memory cell to a gate, as in this embodiment, such a deterioration of a signal can be prevented.
  • When the [0150] OUTPUT circuit 41 receives the signal output from the multiplexer circuit 80, the OUTPUT circuit 41 amplifies it with a sense amplifier and outputs it.
  • If write operation is performed, data input via the [0151] INPUT circuit 40 is supplied to a desired memory cell via one of the W column switches WCS1 through WCSp. If data is to be written into, for example, the memory cell C11, the W column switch WCS1 goes into the ON state and the data input via the INPUT circuit 40 is supplied to the common bit line GBL1 and auxiliary common bit line GBLX1. Then the bank control circuit BC1 is put into the ON state, the common bit line GBL1 and auxiliary common bit line GBLX1 are connected to a divided bit line BL11 and auxiliary divided bit line BLX11 respectively, and the data is supplied to the divided bit line BL11 and auxiliary divided bit line BLX11. At this time the memory cell C11 has been put into an active state by a word line driver 3, so the data will be written from the divided bit line BL11 and auxiliary divided bit line BLX11 into the memory cell C11.
  • In the above embodiment, read data is selected by the [0152] multiplexer circuit 80 including clocked inverters. This can prevent a signal from deteriorating.
  • FIG. 9 is a view showing another example of the detailed structure of the [0153] multiplexer circuit 80. In this case, eight memory cells are arranged in a row direction (p=8). The multiplexer circuit 80 includes NAND elements 80 a through 80 d and 80 g and NOR elements 80 e and 80 f.
  • The [0154] NAND element 80 a finds the logical product of the common bit lines GBL1 and GBL2, inverts a result obtained, and outputs it. The NAND element 80 b finds the logical product of the common bit lines GBL3 and GBL4, inverts a result obtained, and outputs it. The NAND element 80 c finds the logical product of the common bit lines GBL5 and GBL6, inverts a result obtained, and outputs it. The NAND element 80 d finds the logical product of the common bit lines GBL7 and GBL8, inverts a result obtained, and outputs it.
  • The NOR [0155] element 80 e finds the logical sum of output from the NAND elements 80 a and 80 b, inverts a result obtained, and outputs it. The NOR element 80 f finds the logical sum of output from the NAND elements 80 c and 80 d, inverts a result obtained, and outputs it.
  • The [0156] NAND element 80 g finds the logical product of output from the NOR elements 80 e and 80 f, inverts a result obtained, and outputs it.
  • With the [0157] multiplexer circuit 80 having the above structure, “L” will be output from the NAND element 80 g in the case of all the common bit lines GBL1 through GBL8 being in the “H” state. If one of the common bit lines GBL1 through GBL8 is in the “L” state, then “H” will be output from the NAND element 80 g. Therefore, operation being substantially the same as that in the example shown in FIG. 8 can be realized.
  • In this embodiment, the common bit lines GBL[0158] 1 and GBL2, GBL3 and GBL4, GBL5 and GBL6, and GBL7 and GBL8 are connected to the NAND elements 80 a through 80 d respectively. Usually an input terminal on a NAND element is connected to the gate of a transistor included in it, so a deterioration of a signal read from a memory cell can be prevented. This is the same with the multiplexer circuit 80 shown in FIG. 8.
  • Now, a fourth embodiment of the present invention will be described. [0159]
  • FIG. 10 is a view showing the structure of a fourth embodiment of the present invention. Elements in FIG. 10 which correspond to those in FIG. 7 are marked with the same symbols and descriptions of them will be omitted. [0160]
  • The structure of the fourth embodiment of the present invention is the same as that of the third embodiment shown in FIG. 7, except that the pre-charge circuits PC[0161] 1 through PCp are replaced by pre-charge circuits NPC1 through NPCp.
  • FIG. 11 is a view showing an example of the detailed structure of the pre-charge circuits NPC[0162] 1 through NPCp and W column switches WCS1 through WCSp. Descriptions will be given with the pre-charge circuit NPC1 and a W column switch WCS1 as examples. The pre-charge circuit NPC1 includes p- channel transistors 103 and 104. The W column switch WCS1 includes an AND element 100, n- channel transistors 101 and 102, and inverters 105 and 106. The structure of a multiplexer circuit 80 is the same as that shown in FIG. 9.
  • Now, operation in the above embodiment will be described. [0163]
  • First, read operation will be described. If data is to be read from, for example, a memory cell C[0164] 11, then the memory cell C11 is selected by a word line driver 3, a bank control circuit BC1 is put into the ON state, and data is read out to a common bit line GBL1 and auxiliary common bit line GBLX1. This is the same with the above case.
  • At this time a write enable signal WE shown in FIG. 11 is in the “L” state, so output from the AND [0165] element 100 goes into the “L” state and the n- channel transistors 101 and 102 go into the OFF state. As a result, the data read out from the memory cell C11 is supplied only to the multiplexer circuit 80 and is output. This data will not be supplied to a write data bus WDB and auxiliary write data bus WDBX.
  • At this time signals CD[0166] 1 through CDp output from a column decoder 5 are all in the “L” state but the signal CD1. Therefore, the p- channel transistors 103 and 104 go into the OFF state and all the p-channel transistors corresponding to the other columns go into the ON state. These p-channel transistors are connected to power supply, so common bit lines GBL2 through GBLp and auxiliary common bit lines GBLX2 through GBLXp will be pre-charged by a power supply voltage. At this time all the W column switches WCS2 through WCSp are in the OFF state, so the power supply voltage will not be applied to the write data bus WDB and auxiliary write data bus WDBX.
  • Next, write operation will be described. If data is to be written into, for example, the memory cell C[0167] 11, then the memory cell C11 is selected by the word line driver 3, the bank control circuit BC1 is put into the ON state, and the common bit line GBL1 and auxiliary common bit line GBLX1 are connected to the memory cell C11. This is the same with the above case.
  • At this time the write enable signal WE shown in FIG. 11 is in the “H” state and the signal CD[0168] 1 output from the column decoder 5 is in the “H” state. Therefore, output from the AND element 100 goes into the “H” state and the n- channel transistors 101 and 102 go into the ON state. As a result, the write data bus WDB and auxiliary write data bus WDBX are connected to the memory cell C11 and data can be written into the memory cell C11.
  • The signals CD[0169] 1 through CDp output from the column decoder 5 are all in the “L” state but the signal CD1. Therefore, the p- channel transistors 103 and 104 go into the OFF state and all the p-channel transistors corresponding to the other columns go into the ON state. These p-channel transistors are connected to the power supply, so the common bit lines GBL2 through GBLp and auxiliary common bit lines GBLX2 through GBLXp will be pre-charged by a power supply voltage. This is the same with the above case. At this time all the W column switches WCS2 through WCSp are in the OFF state, so the power supply voltage will not be applied to the write data bus WDB and auxiliary write data bus WDBX.
  • As described above, except for a column from which data is to be read or into which data is to be written, the common bit lines GBL[0170] 1 through GBLp are put into a pre-charged state by the pre-charge circuits NPC1 through NPCp, respectively, and the auxiliary common bit lines GBLX1 through GBLXp are also put into a pre-charged state by the pre-charge circuits NPC1 through NPCp respectively. This prevents the common bit lines GBL1 through GBLp and auxiliary common bit lines GBLX1 through GBLXp from going into a floating state. As a result, coupling resistance to external noise can be improved.
  • Now, a fifth embodiment of the present invention will be described. [0171]
  • FIG. 12 is a view showing the structure of a fifth embodiment of the present invention. As shown in FIG. 12, in the fifth embodiment of the present invention, a power supply line is located between a common bit line and column direction selection signal line. That is to say, this example indicates how wirings are arranged in the (N−1)th through (N+1) th columns and that data is to be read from the Nth column. [0172]
  • Now, descriptions will be given with the Nth column in FIG. 12 as an example. A power supply voltage line VDD is located between a common bit line GBLN and column direction selection signal line COLN and all of these three wirings are located on the same wiring layer. [0173]
  • If the common bit line GBLN and column direction selection signal line COLN are located on the same wiring layer, noise may leak out from the column direction selection signal line COLN to the common bit line GBLN at the time of data being read (at this time a small signal will be output). [0174]
  • By locating the power supply voltage line VDD on which voltage is always constant between the common bit line GBLN and column direction selection signal line COLN, the common bit line GBLN is shielded and noise leakage can be prevented. [0175]
  • In the above embodiment, the power supply voltage line VDD is located. However, by locating an earth line, the same effect can be obtained. Moreover, by locating a wiring which maintains a constant voltage at the time of data being read, the same effect can be expected. [0176]
  • In the above embodiment, descriptions have been given with only the common bit lines GBL[0177] 1 through GBLp as examples. However, auxiliary common bit lines GBLX1 through GBLXp can also be shielded by the same method.
  • Furthermore, in the above embodiment, the common bit lines GBL[0178] 1 through GBLp and column direction selection signal lines COL1 through COLp are located on the same layer. However, they can be located on two different layers. With this structure, there is no need of locating power supply voltage lines or the like between them to prevent noise leakage.
  • Now, a sixth embodiment of the present invention will be described. [0179]
  • FIG. 13 is a view showing the structure of a sixth embodiment of the present invention. In FIG. 13, only important portions of the present invention are shown. [0180]
  • In this example, a bank B[0181] 1 in the first column includes memory cells C11 through C14. Output from one of the memory cells C11 and C12 is connected to one terminal on a NAND element 130 and output from one of the memory cells C13 and C14 is connected to the other terminal on the NAND element 130.
  • A bank B[0182] 2 in the first column includes memory cells C21 through C24. Output from one of the memory cells C21 and C22 is connected to one terminal on a NAND element 131 and output from one of the memory cells C23 and C24 is connected to the other terminal on the NAND element 131.
  • Output from the [0183] NAND element 130 is input to an n-channel transistor 133 and output from the NAND element 131 is input to an n-channel transistor 134.
  • The n-[0184] channel transistor 133 is connected to a column direction selection signal COL1 and common bit line GBL1. Similarly, the n-channel transistor 134 is connected to the column direction selection signal COL1 and common bit line GBL1.
  • Now, operation in the above embodiment will be described. [0185]
  • Descriptions will be given with a case where data is to be read from the memory cell C[0186] 11 as an example. In this case, first the memory cell C11 is selected by a word line and data stored in the memory cell C11 is output.
  • Divided bit lines connected to the input terminals on the [0187] NAND elements 130 and 131 have been pulled up to the “H” level, so a divided bit line corresponding to the selected memory cell C11 goes into the “H” or “L” state according to the data stored in the memory cell C11 and the other divided bit lines go into the “H” state.
  • Therefore, if output from the memory cell C[0188] 11 is in the “L” state, then the upper and lower input terminals on the NAND element 130 go into the “L” and “H” states respectively. As a result, output from the NAND element 130 goes into the “H” state and the n-channel transistor 133 goes into the ON state.
  • It is assumed that when the column direction selection signal COL[0189] 1 is selected, it goes into the “L” state. Then the n-channel transistor 133 goes into the ON state and the common bit line GBL1 goes into the “L” state.
  • Both the input terminals on the [0190] NAND element 131 are in the “H” state, so output from it goes into the “L” state. As a result, the n-channel transistor 134 goes into the OFF state and the state of the common bit line GBL1 does not change.
  • On the other hand, if the data read from the memory cell C[0191] 11 is in the “H” state, then output from the NAND element 130 goes into the “L” state and, as described above, output from the NAND element 131 also goes into the “L” state. As a result, the n-channel transistor 133 goes into the OFF state and the common bit line GBL1 goes into the “H” state.
  • Output from all the NAND elements (not shown) in the columns but the first column goes into the “L” state, so all the common bit lines GBL[0192] 2 through GBLp go into the “H” state. As a result, data will be output only from the first column.
  • A case where data is to be read from the memory cell C[0193] 11 has been described. However, even if data is to be read from another memory cell, the same operation that has been described above will be performed.
  • Moreover, a case where data is to be read from a memory cell in the first column has been described. However, even if data is to be read from a memory cell in another column, the same operation will be performed. [0194]
  • Unlike the first embodiment shown in FIG. 2, a bank decoder is unnecessary in the above embodiment. The area of a chip therefore can be reduced by simplifying circuits. [0195]
  • Now, a seventh embodiment of the present invention will be described. [0196]
  • FIG. 14 is a view showing the structure of a seventh embodiment of the present invention. Elements in FIG. 14 which correspond to those in FIG. 13 are marked with the same symbols and descriptions of them will be omitted. [0197]
  • In this example, source (or drain) terminals on n-[0198] channel transistors 140 through 143 are connected to column direction selection signals COL1 through COL4, respectively, and all their drain (or source) terminals are connected to a common bit line GBLC. The gate of the n-channel transistor 140 is connected to a NAND element 130 corresponding to a bank B1 in the first column, the gate of the n-channel transistor 141 is connected to a NAND element (not shown) corresponding to a bank B1 in the second column, the gate of the n-channel transistor 142 is connected to a NAND element (not shown) corresponding to a bank B1 in the third column, and the gate of the n-channel transistor 143 is connected to a NAND element (not shown) corresponding to a bank B1 in the fourth column.
  • Source (or drain) terminals on n-[0199] channel transistors 150 through 153 are connected to the column direction selection signals COL1 through COL4, respectively, and all their drain (or source) terminals are connected to the common bit line GBLC. The gate of the n-channel transistor 150 is connected to a NAND element 131 corresponding to a bank B2 in the first column, the gate of then-channel transistor 151 is connected to a NAND element (not shown) corresponding to a bank B2 in the second column, the gate of the n-channel transistor 152 is connected to a NAND element (not shown) corresponding to a bank B2 in the third column, and the gate of the n-channel transistor 153 is connected to a NAND element (not shown) corresponding to a bank B2 in the fourth column.
  • Except for the above, the structure of the seventh embodiment is the same as that of the sixth embodiment shown in FIG. 13. [0200]
  • Now, operation in the seventh embodiment of the present invention will be described. [0201]
  • It is assumed that data is to be read from a memory cell C[0202] 11 also. If data stored in the memory cell C11 is in the “L” state, then output from the NAND element 130 goes into the “H” state. As a result, the n-channel transistor 140 goes into the ON state and voltage applied to the column direction selection signal COL1 will be supplied to the common bit line GBLC. It is assumed that when the column direction selection signal COL1 is selected, it goes into the “L” state. Then the common bit line GBLC goes into the “L” state.
  • Output from the [0203] NAND element 131 is in the “L” state, so the n-channel transistor 150 goes into the OFF state. All the n-channel transistors 141 through 143 and 151 through 153 go into the OFF state. The n-channel transistors 141 through 143 and 150 through 153 therefore do not influence the common bit line GBLC.
  • On the other hand, if data stored in the memory cell C[0204] 11 is in the “H” state, then output from the NAND element 130 goes into the “L” state. At this time output from the NAND element 131 is in the “L” state, so the n-channel transistor 150 goes into the OFF state. All the n-channel transistors 141 through 143 and 151 through 153 go into the OFF state, so the common bit line GBLC goes into the “H” state.
  • Therefore, a logical value held by data output from a memory cell to be read and a logical value held by the data supplied to the common bit line GBLC are the same. This operation will be performed when any memory cell is selected. As a result, data stored in a memory cell can be read out. [0205]
  • In the above embodiment, only the common bit line GBLC is used and other common bit lines are unnecessary. Therefore, compared with the sixth embodiment shown in FIG. 13, the number of wirings can be reduced, resulting in chips with a smaller area. Furthermore, by reducing a load caused by common bit lines, the operation of semiconductor memories can be speeded up. [0206]
  • Finally, the circuits shown in the first through seventh embodiments are simple examples. It is a matter of course that the scope of the present invention is not limited to these cases. [0207]
  • As has been described in the foregoing, a semiconductor memory having divided bit lines obtained by dividing each of bit lines to which memory cells are connected into more than one in a column direction and common bit lines used for getting voltage output to the divided bit lines column by column, according to the present invention, comprises a row direction selection circuit for selecting predetermined memory cell groups in a row direction in response to a row input address signal, a column direction selection circuit for selecting predetermined memory cell groups in the column direction in response to a column input address signal, and connection-disconnection circuits which connect a divided bit line corresponding to a column selected by the column direction selection circuit of divided bit lines connected to memory cell groups, respectively, selected by the row direction selection circuit to the corresponding common bit line and which do not connect divided bit lines corresponding to the other columns. Therefore, by preventing a charging/discharging current from running through common bit lines not to be accessed, the amount of power consumed by an entire unit can be reduced. [0208]
  • The foregoing is considered as illustrative only of the principles of the present invention. Further, since numerous modifications and changes will readily occur to those skilled in the art, it is not desired to limit the invention to the exact construction and applications shown and described, and accordingly, all suitable modifications and equivalents may be regarded as falling within the scope of the invention in the appended claims and their equivalents. [0209]

Claims (12)

What is claimed is:
1. A semiconductor memory having divided bit lines obtained by dividing each of bit lines to which memory cells are connected into more than one in a column direction and common bit lines used for getting voltage output to the divided bit lines column by column, the memory comprising:
a row direction selection circuit for selecting predetermined memory cell groups in a row direction in response to a row input address signal;
a column direction selection circuit for selecting predetermined memory cell groups in the column direction in response to a column input address signal; and
connection-disconnection circuits which connect a divided bit line corresponding to a column selected by the column direction selection circuit of divided bit lines connected to memory cell groups, respectively, selected by the row direction selection circuit to the corresponding common bit line and which do not connect the divided bit lines corresponding to the other columns to the corresponding common bit lines.
2. The semiconductor memory according to claim 1, wherein the divided bit lines and the common bit lines make pairs of an ordinary signal line for ordinary signals and auxiliary signal line for auxiliary signals.
3. The semiconductor memory according to claim 1, wherein:
the connection-disconnection circuits are located according to the divided bit lines; and
column direction selection signal lines for controlling the connection-disconnection circuits according to the result of selection by the column direction selection circuit are located parallel to the common bit lines.
4. The semiconductor memory according to claim 3, wherein:
the common bit lines and the column direction selection signal lines are located on the same wiring layer; and
a signal line which keeps predetermined potential at the time of reading is located between the common bit line and the column direction selection signal line in the same column.
5. The semiconductor memory according to claim 4, wherein the signal line which keeps predetermined potential is a power supply voltage line, an earth voltage line, or a predetermined signal line related to writing.
6. The semiconductor memory according to claim 3, wherein the common bit lines and the column direction selection signal lines are located on different wiring layers.
7. The semiconductor memory according to claim 3, wherein:
the common bit lines are connected to a common data bus via column switches which go into the ON or OFF state according to the result of selection by the column direction selection circuit; and
the column direction selection signals are also used as signals for controlling the column switches.
8. The semiconductor memory according to claim 7, wherein:
each of the column switches includes a write-only column switch and read-only column switch; and
the write-only column switch is connected to a write common data bus and the read-only column switch is connected to a read common data bus.
9. The semiconductor memory according to claim 1, wherein:
the common bit lines are connected to a read common data bus via a multiplexer; and
each of the common bit lines is connected to the gate of a transistor included in the multiplexer.
10. The semiconductor memory according to claim 1, further comprising:
pre-charging circuits for pre-charging the common bit lines; and
a pre-charging circuit control circuit for putting a pre-charging circuit corresponding to the column selected by the column direction selection circuit into anon-operating state and for putting the other pre-charging circuits into an operating state.
11. The semiconductor memory according to claim 1, further comprising transistors located according the divided bit lines, wherein the transistors connect or disconnect the common bit lines located according to columns and the column direction selection signal lines according to voltage on the divided bit lines.
12. The semiconductor memory according to claim 11, wherein the common bit lines located according to columns are integrated into one line to synthesize output from all the columns.
US10/202,855 2001-11-09 2002-07-26 Semiconductor memory Expired - Fee Related US6741487B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2001-344484 2001-11-09
JP2001344484A JP3784301B2 (en) 2001-11-09 2001-11-09 Semiconductor memory device

Publications (2)

Publication Number Publication Date
US20030090951A1 true US20030090951A1 (en) 2003-05-15
US6741487B2 US6741487B2 (en) 2004-05-25

Family

ID=19158002

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/202,855 Expired - Fee Related US6741487B2 (en) 2001-11-09 2002-07-26 Semiconductor memory

Country Status (4)

Country Link
US (1) US6741487B2 (en)
JP (1) JP3784301B2 (en)
KR (1) KR100847279B1 (en)
TW (1) TW564438B (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070280030A1 (en) * 2006-05-23 2007-12-06 Freescale Semiconductor, Inc. Contention-free hierarchical bit line in embedded memory and method thereof
US20140009999A1 (en) * 2012-07-09 2014-01-09 Ching-Te Chuang Static random access memory apparatus and bit-line voltage controller thereof
US8824197B2 (en) 2011-08-09 2014-09-02 Fujitsu Semiconductor Limited Static RAM
GB2525904A (en) * 2014-05-08 2015-11-11 Surecore Ltd Memory unit
JP2017054563A (en) * 2015-09-08 2017-03-16 凸版印刷株式会社 Semiconductor storage device

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2004103116A (en) * 2002-09-10 2004-04-02 Matsushita Electric Ind Co Ltd Semiconductor device
JP2005063548A (en) * 2003-08-11 2005-03-10 Semiconductor Energy Lab Co Ltd Memory and its driving method
US7319633B2 (en) * 2003-12-19 2008-01-15 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US7242624B2 (en) * 2005-06-14 2007-07-10 Qualcomm Incorporated Methods and apparatus for reading a full-swing memory array
US7286423B2 (en) * 2006-02-27 2007-10-23 Freescale Semiconductor, Inc. Bit line precharge in embedded memory
KR101362955B1 (en) * 2006-06-30 2014-02-12 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor device and manufacturing method thereof
US7477551B2 (en) * 2006-11-08 2009-01-13 Texas Instruments Incorporated Systems and methods for reading data from a memory array
US20080123437A1 (en) * 2006-11-29 2008-05-29 Vikas Agarwal Apparatus for Floating Bitlines in Static Random Access Memory Arrays
KR101245298B1 (en) * 2007-10-11 2013-03-19 삼성전자주식회사 Nonvolatile memory device using variable resistive element
JP5315739B2 (en) * 2008-03-21 2013-10-16 富士通株式会社 Memory device and memory control method
KR101044268B1 (en) * 2008-11-28 2011-06-28 김동철 Fixing device with spring
JP5505274B2 (en) 2010-11-22 2014-05-28 富士通セミコンダクター株式会社 Static RAM
JP5772058B2 (en) * 2011-02-24 2015-09-02 富士通セミコンダクター株式会社 Semiconductor memory device
JP5703200B2 (en) * 2011-12-01 2015-04-15 株式会社東芝 Semiconductor memory device

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2618938B2 (en) * 1987-11-25 1997-06-11 株式会社東芝 Semiconductor storage device
US5995403A (en) * 1996-03-29 1999-11-30 Nec Corporation DRAM having memory cells each using one transfer gate and one capacitor to store plural bit data
JP3579205B2 (en) * 1996-08-06 2004-10-20 株式会社ルネサステクノロジ Semiconductor storage device, semiconductor device, data processing device, and computer system
JP2000011639A (en) * 1998-06-19 2000-01-14 Mitsubishi Electric Corp Semiconductor storage
JP2000207886A (en) 1999-01-08 2000-07-28 Seiko Epson Corp Semiconductor memory

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070280030A1 (en) * 2006-05-23 2007-12-06 Freescale Semiconductor, Inc. Contention-free hierarchical bit line in embedded memory and method thereof
WO2007140040A2 (en) * 2006-05-23 2007-12-06 Freescale Semiconductor Inc. Contention-free hierarchical bit line in embedded memory and method thereof
US7440335B2 (en) * 2006-05-23 2008-10-21 Freescale Semiconductor, Inc. Contention-free hierarchical bit line in embedded memory and method thereof
WO2007140040A3 (en) * 2006-05-23 2008-11-06 Freescale Semiconductor Inc Contention-free hierarchical bit line in embedded memory and method thereof
KR101411140B1 (en) * 2006-05-23 2014-06-23 프리스케일 세미컨덕터, 인크. Contention-free hierarchical bit line in embedded memory and method thereof
US8824197B2 (en) 2011-08-09 2014-09-02 Fujitsu Semiconductor Limited Static RAM
US20140009999A1 (en) * 2012-07-09 2014-01-09 Ching-Te Chuang Static random access memory apparatus and bit-line voltage controller thereof
US8854897B2 (en) * 2012-07-09 2014-10-07 Faraday Technology Corp. Static random access memory apparatus and bit-line voltage controller thereof
GB2525904A (en) * 2014-05-08 2015-11-11 Surecore Ltd Memory unit
GB2525904B (en) * 2014-05-08 2018-05-09 Surecore Ltd Memory unit
US10586589B2 (en) 2014-05-08 2020-03-10 Surecore Limited Memory unit
JP2017054563A (en) * 2015-09-08 2017-03-16 凸版印刷株式会社 Semiconductor storage device

Also Published As

Publication number Publication date
TW564438B (en) 2003-12-01
KR100847279B1 (en) 2008-07-21
US6741487B2 (en) 2004-05-25
JP3784301B2 (en) 2006-06-07
JP2003151280A (en) 2003-05-23
KR20030038341A (en) 2003-05-16

Similar Documents

Publication Publication Date Title
US6741487B2 (en) Semiconductor memory
US7248534B2 (en) Semiconductor memory device
US6259623B1 (en) Static random access memory (SRAM) circuit
US6711051B1 (en) Static RAM architecture with bit line partitioning
US6005794A (en) Static memory with low power write port
US7630230B2 (en) Static random access memory architecture
US6144587A (en) Semiconductor memory device
US6901017B2 (en) Semiconductor memory having hierarchical bit line structure
US6657886B1 (en) Split local and continuous bitline for fast domino read SRAM
US6452862B1 (en) Semiconductor memory device having hierarchical word line structure
US5343437A (en) Memory having nonvolatile and volatile memory banks
US7532536B2 (en) Semiconductor memory device
US6611446B2 (en) Semiconductor memory with multistage local sense amplifier
WO2006121531A1 (en) Dual-port static random access memory having improved cell stability and write margin
JPH0766666B2 (en) Semiconductor memory device
US6807124B2 (en) Memory device for activating one cell by specifying block and memory cell in the block
US6266266B1 (en) Integrated circuit design exhibiting reduced capacitance
US20040125683A1 (en) Semiconductor integrated circuit device
US7468925B2 (en) Semiconductor memory device realizing high-speed access
US6084819A (en) Multi-bank memory with word-line banking
US6434079B2 (en) Semiconductor memory device for distributing load of input and output lines
US7095673B2 (en) Semiconductor memory device capable of operating at high speed
US5978293A (en) Circuitry and methods for dynamically sensing of data in a static random access memory cell
US7286383B1 (en) Bit line sharing and word line load reduction for low AC power SRAM architecture
服部 Low-Power SRAM Design using Low-Voltage and Low-Swing Techniques

Legal Events

Date Code Title Description
AS Assignment

Owner name: FUJITSU LIMITED, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YOKOZEKI, WATARU;REEL/FRAME:013136/0641

Effective date: 20020426

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: FUJITSU MICROELECTRONICS LIMITED, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:021998/0645

Effective date: 20081104

Owner name: FUJITSU MICROELECTRONICS LIMITED,JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:021998/0645

Effective date: 20081104

AS Assignment

Owner name: FUJITSU SEMICONDUCTOR LIMITED, JAPAN

Free format text: CHANGE OF NAME;ASSIGNOR:FUJITSU MICROELECTRONICS LIMITED;REEL/FRAME:024982/0245

Effective date: 20100401

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: SOCIONEXT INC., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU SEMICONDUCTOR LIMITED;REEL/FRAME:035507/0923

Effective date: 20150302

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20160525