US20030001546A1 - A voltage regulation circuit and related methods having a dynamically determined minimum discharge time - Google Patents

A voltage regulation circuit and related methods having a dynamically determined minimum discharge time Download PDF

Info

Publication number
US20030001546A1
US20030001546A1 US09/880,406 US88040601A US2003001546A1 US 20030001546 A1 US20030001546 A1 US 20030001546A1 US 88040601 A US88040601 A US 88040601A US 2003001546 A1 US2003001546 A1 US 2003001546A1
Authority
US
United States
Prior art keywords
terminal
voltage
output voltage
current
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/880,406
Other versions
US6486645B1 (en
Inventor
Jeffery Van Auken
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Exar Corp
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/880,406 priority Critical patent/US6486645B1/en
Assigned to SIPEX CORPORATION reassignment SIPEX CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: VAN AUKEN, JEFFREY B.
Application granted granted Critical
Publication of US6486645B1 publication Critical patent/US6486645B1/en
Publication of US20030001546A1 publication Critical patent/US20030001546A1/en
Assigned to EXAR CORPORATION reassignment EXAR CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SIPEX CORPORATION
Assigned to STIFEL FINANCIAL CORP. reassignment STIFEL FINANCIAL CORP. SECURITY INTEREST Assignors: CADEKA MICROCIRCUITS, LLC, EXAR CORPORATION
Assigned to CADEKA MICROCIRCUITS, LLC, EXAR CORPORATION reassignment CADEKA MICROCIRCUITS, LLC RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: STIFEL FINANCIAL CORP.
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0003Details of control, feedback or regulation circuits
    • H02M1/0016Control circuits providing compensation of output voltage deviations using feedforward of disturbance parameters
    • H02M1/0022Control circuits providing compensation of output voltage deviations using feedforward of disturbance parameters the disturbance parameters being input voltage fluctuations

Definitions

  • the invention relates generally to a circuit that provides a regulated output voltage and more specifically to a circuit that uses a pulse frequency modulated technique to generate the regulated output voltage.
  • the regulation circuit is left on when the portable electronic device goes into a sleep mode. If the light load quiescent current of the regulator circuit is not controlled effectively, the life of the supply battery is significantly reduced, even when the device is in sleep mode.
  • the invention relates to a circuit and method for providing a regulated output voltage.
  • the present invention increases the amount of output current delivered to a load and reduces the amount of quiescent current used by the regulation circuit when an electronic device is in sleep mode.
  • the circuit provides increased output current transfer to the load by applying a voltage source to an inductor until a maximum allowable current through the inductor is realized.
  • the supply voltage is then removed from the inductor and the current is transferred to the load for at least a minimum period.
  • the minimum period is substantially proportional to the output voltage and the supply voltage.
  • the circuit includes a feedback comparator, a latch module, a switch, a current limit module and a pulse module.
  • the feedback comparator includes a first input terminal configured to receive a regulated output voltage, a second input terminal configured to receive a first reference voltage, and an output terminal.
  • the feedback comparator generates a comparison signal at its output terminal in response to the regulated output voltage.
  • the latch module includes a first input terminal in communication with the feedback comparator output terminal, a second input terminal configured to receive an off-time signal having a variable asserted duration, and an output terminal. The latch module generates a charge signal in response to the comparison signal and the off-time signal.
  • the switch includes a control terminal in communication with the latch output terminal, a first terminal configured to receive a current level signal, and a second terminal configured to receive a second reference voltage.
  • the current limit module includes a first input terminal in communication with the latch output terminal, a second input terminal configured to receive the current-level signal, a third input terminal configured to receive the regulated output voltage, and a current limit output terminal.
  • the current limit module generates a peak detect signal in response to the charge signal, the regulated output voltage and the current-level signal.
  • the pulse module includes a first input terminal in communication with the current limit module output terminal, a second input terminal configured to receive a supply voltage, a third input terminal configured to receive the regulated output voltage, and an output terminal in communication with the second latch input terminal.
  • the pulse module generates the off-time signal in response to the peak detect signal, the supply voltage and the output voltage.
  • the variable asserted duration of the off-time signal is substantially proportional to the inverse of the difference between the regulated output voltage and the input voltage.
  • the circuit includes a driver module having an input terminal in communication with the latch output terminal and an output terminal in communication with the first input terminal of the current limit module and the switch control terminal.
  • the current limit module includes a limit switch and a limit comparator.
  • the limit switch includes a control terminal in communication with the third input terminal of the current limit module, a first terminal configured to receive a reference current, and a second input terminal configured to receive a third reference voltage.
  • the limit comparator includes first input terminal in communication with the first terminal of the limit switch, a second input terminal in communication with the second terminal of the current limit module, a reset terminal in communication with the first of the current limit module and an output terminal in communication with the current limit output terminal.
  • the circuit includes a feedback comparator, a pulse generation module, and a logic module.
  • the feedback comparator includes a first input terminal configured to receive a regulated output voltage, a second input terminal configured to receive a first reference voltage, and an output terminal.
  • the feedback comparator generates a comparison signal at its output terminal in response to the regulated output voltage.
  • the pulse generation module includes an output terminal and provides an off-time signal with a first state at its output terminal. The first state has a dynamically determined duration.
  • the logic module includes a first logic terminal in communication with the feedback comparator output terminal, a second logic module terminal in communication with the pulse generation module output terminal, and a charge control terminal. The logic module provides a charge signal at the charge control terminal in response to the comparison signal and the off-time signal.
  • Another aspect of the invention relates a method for generating a regulated output voltage.
  • the method includes the steps of comparing the regulated output voltage and a reference voltage, and comparing an inductor current and a reference current. Additionally, the method includes the steps of charging an inductor if the regulated output voltage is less than the reference voltage and if the inductor current is less the reference current, and discharging the inductor for at least a minimum time if the inductor current increases to substantially equal to the reference current.
  • the minimum time is responsive to a supply voltage and the regulated output voltage. In a further embodiment, the minimum time is substantially proportional to the reciprocal of the difference between the regulated output voltage and the supply voltage.
  • the method includes the step of generating an off-time signal having a first state of an asserted duration and a second state.
  • the method also includes the steps of charging an inductor if the regulated output voltage is less than a reference voltage and the off-time signal is not in the first state, and interrupting the charging of the inductor for at least the asserted duration if the off-time signal transitions from the second state to the first state.
  • the asserted duration is dynamically configured in response to the regulated output voltage and a supply voltage.
  • the asserted duration is substantially proportional to the reciprocal of the difference between the output voltage and the supply voltage.
  • FIG. 1 is a block diagram of an embodiment of a regulated output voltage circuit in accordance with the present invention
  • FIG. 2 is a timing diagram for various signals in the circuit of FIG. 1 for different modes of operation;
  • FIG. 3 is a block diagram showing in more detail an embodiment of the latch module of FIG. 1;
  • FIG. 4 is a schematic diagram showing in more detail an embodiment of the current limit module of FIG. 1;
  • FIG. 5 is a flowchart representation of an embodiment of a method for providing a regulated output voltage in accordance with the present invention.
  • one embodiment of the voltage regulation circuit constructed in accordance with the present invention includes a feedback comparator 10 , a latch module 30 , a current limit module 50 , a driver module 60 , a switch 66 , and a pulse generation module 80 .
  • the feedback comparator 10 includes a feedback comparator output terminal 16 , a first feedback comparator input terminal 12 configured to receive a first reference voltage VREF, and a second feedback comparator input terminal 14 configured to receive an output voltage VOUT generated across a load 100 and a load capacitance 104 .
  • the feedback comparator output terminal 16 is in communication with a first input terminal 32 of the latch module 30 .
  • the latch module 30 includes an output terminal 36 , and a second input terminal 34 configured to receive an off-time signal OFF.
  • the driver module 60 includes an input terminal 62 in communication with the output terminal 36 of latch module 30 , and an output terminal 64 .
  • the switch 66 includes a control terminal 68 in communication with the output terminal 64 of the driver module 60 , a first terminal 67 in communication with an inductor 102 , and a second terminal 69 connected to ground.
  • switch 66 is a metal oxide semiconductor field effect transistor (MOSFET).
  • the current limit module 50 includes a first input terminal 52 in communication with the inductor 102 , a second input terminal 54 in communication with the output terminal 64 of the driver module 60 , a third input terminal 58 configured to receive the output voltage VOUT, and an output terminal 56 .
  • Pulse generation module 80 includes a first input terminal 82 in communication with the output terminal 56 of current limit module 50 , a second input terminal 86 configured to receive the supply voltage VSUPPLY, a third input terminal 88 configured to receive the output voltage VOUT, and an output terminal 84 in communication with the second input terminal 34 of the latch module 30 .
  • the voltage regulation circuit includes a voltage divider network (not shown) configured to provide a scaled representation of the output voltage VOUT at the second feedback comparator input terminal 14 .
  • input terminals 12 and 14 of feedback comparator 10 are in communication with VOUT and VREF, respectively. Consequently, latch module 30 is modified, for example, by adding an inverter, to accommodate the resulting change in the comparison signal COMP.
  • the feedback comparator 10 compares output voltage VOUT to the reference voltage VREF. In response, feedback comparator 10 generates a comparison signal COMP at output terminal 16 indicative of whether the reference voltage VREF exceeds the output voltage VOUT. In response to comparison signal COMP and the off-time signal OFF, latch module 30 generates a charge signal CHARGE which is received by driver module 60 at input terminal 62 . Amplified charge signal ACHARGE provided at output terminal 64 is applied to the control terminal 68 of switch 66 .
  • Switch 66 controls the application of the supply voltage VSUPPLY across inductor 102 by connecting and disconnecting terminal 103 of inductor 102 to ground.
  • Current limit module 50 receives the amplified charge signal ACHARGE, the output voltage VOUT, and a current level signal CURRENT LEVEL indicative of the magnitude of current flowing through inductor 102 , and in response, generates a peak current level detection signal PEAK at output terminal 56 .
  • Pulse generation module 80 receives peak current level detection signal PEAK, supply voltage VSUPPLY, and output voltage VOUT and, in response, generates off-time signal OFF (i.e., a “one-shot” signal) at output terminal 84 .
  • the duration of off-time signal OFF is dependent on supply voltage VSUPPLY and output voltage VOUT.
  • the application of supply voltage VSUPPLY to inductor 102 is described in more detail below. TABLE 1 Logic Level COMP Low Low High High or Low OFF Low Low Low High CHARGE Low Low High Low ACHARGE Low Low High Low PEAK Low Low Low High to Low Current in No Yes Yes or No Yes Inductor RESULT Wait for COMP to Discharge Charge Inductor Discharge Inductor transition to begin Inductor for duration off- charging time signal
  • the current through inductor 102 is nonzero at the beginning of a charge cycle.
  • This mode of operation is referred to as continuous conduction mode (CCM) because there is an uninterrupted current flowing through inductor 102 .
  • a complementary operating mode referred to as discontinuous conduction mode (DCM) is implemented if the current through inductor 102 decreases to substantially zero for a finite time during operation, such as during sleep mode. Typically, only a small average current is required to maintain output voltage VOUT in regulation during in DCM.
  • FIG. 2 illustrates various signals depicted in FIG. 1 for the CCM and DCM operating modes.
  • Region A depicts a heavy load condition (i.e., a large load current exists), during which the circuit operates in CCM to maintain output voltage VOUT in regulation.
  • Region B of FIG. 2 depicts the signals of the circuit of FIG. 1 under DCM operation (e.g., sleep mode). As depicted at the transition from region A to region B, the inductor current continues to increase as the load changes. Due to the reduced load 100 in DCM, output voltage VOUT remains greater than the first reference voltage VREF for extended periods.
  • Region C of FIG. 2 again depicts the signals in CCM mode. As depicted, load 100 is less than the load 100 of region A, but larger than the load 100 of region B.
  • output voltage VOUT is less than reference voltage VREF. Consequently, comparison signal COMP is logic high. Also during start-up, off-time signal OFF is logic low and peak current detection signal PEAK is logic low. Consequently, latch module 30 generates charge signal CHARGE at logic high and driver 60 generates amplified charge signal ACHARGE at logic high. As a result, switch 66 is connected to ground. The current through inductor 102 increases with time until it reaches a maximum allowable value. The peak current detection signal PEAK then transitions from logic low to logic high.
  • off-time signal OFF transitions from logic low to logic high, and charge signal CHARGE and amplified charge signal ACHARGE transition from logic high to logic low.
  • switch 66 is disconnected from ground.
  • the voltage at inductor terminal 103 is sufficient to forward bias diode 105 , so that current flows to load capacitance 104 and load 100 .
  • the current though inductor 102 decreases for the duration that off-time signal OFF is logic high. This duration is determined in response to supply voltage VSUPPLY and output voltage VOUT. At the expiration of this duration, output voltage VOUT is less than reference voltage VREF and the inductor 102 is again charged until the maximum allowable current occurs.
  • the load 100 is substantially reduced at the start of region B. Due to the reduced load, output voltage VOUT is greater than reference voltage VREF for an extended period of time after the expiration of logic high of off-time signal OFF. A new charge cycle begins when output voltage VOUT decreases to equal the reference voltage VREF.
  • the load 100 is less than the load 100 for region A but sufficient to require CCM operation.
  • comparison signal COMP transitions from logic low to logic high
  • switch 66 is connected to ground and the current through inductor 102 increases until it equals the maximum allowable current.
  • off-time signal OFF transitions from logic low to logic high and switch 66 is disconnected from ground.
  • Inductor 102 discharges for longer than the duration of off-time signal OFF. Consequently, the minimum inductor current 122 is less than the minimum inductor current 120 for region A. In effect, the minimum inductor current is modulated in response to load 100 , output voltage VOUT, and supply voltage VSUPPLY.
  • one embodiment of latch module 30 of FIG. 1 includes a first NOR gate 20 and a second NOR gate 25 .
  • a first input terminal 21 of the first NOR gate 20 is the first input terminal 32 of the latch module 30 .
  • the first NOR gate 20 also includes a second input terminal 22 and an output terminal 23 .
  • the second NOR gate 25 includes a first input terminal 26 that is in communication with the output terminal 23 of the first NOR gate 20 .
  • the second NOR gate 25 also includes a second input terminal 27 that is the second input terminal 34 of the latch module 30 , and an output terminal 28 that is the output terminal 36 of the latch module 30 and is in communication with the second input terminal 22 of the first NOR gate 20 .
  • Table 2 depicts the logical states of comparison signal COMP, off-time signal OFF, charge signal CHARGE and latch signal QBAR generated by latch module 30 according to various operating conditions. If comparison signal COMP is at logic low, and charge signal CHARGE is at logic low, latch signal QBAR is at logic high. If off-time signal OFF is at a logic low, then charge signal CHARGE generated out the output terminal 28 of the second NOR gate 25 remains at logic low. TABLE 2 Logic Level COMP Low High High or Low High or Low CHARGE Low Low to High High High to Low OFF Low Low Low High QBAR High High to Low Low Low Complement of Comp Result Switch 66 not Switch 66 Switch 66 Switch 66 Switch 66 not connected to connected to connected to connected to connected to ground ground ground ground
  • comparison signal COMP transitions to logic high.
  • the input signals at the first NOR gate 20 , comparison signal COMP and charge signal CHARGE are at logic high and logic low, respectively.
  • latch signal QBAR transitions to logic low.
  • the input signals to the second NOR gate 25 , latch signal QBAR and off-time signal OFF, are both logic low.
  • charge signal CHARGE transitions to logic high, therefore rending switch 66 conductive and applying supply voltage VSUPPLY across inductor 102 .
  • charge signal CHARGE transitions to logic high, at least one of the input signals to the first NOR gate 20 , charge signal CHARGE or comparison signal COMP, is at logic high. Consequently, latch signal QBAR remains at logic low, latch module 30 is “set”, and supply voltage VSUPPLY remains applied across inductor 102 .
  • one embodiment of current limit module 50 of FIG. 1 includes a limit switch 75 and a limit comparator 70 .
  • the limit switch 75 includes a first terminal 76 configured to receive a reference current REFCURRENT from current source 110 , a second terminal 78 coupled to ground, and a control terminal 77 in communication with the third input terminal 58 .
  • limit switch 75 is a MOSFET.
  • Limit comparator 70 includes a first input terminal 72 in communication with the second input terminal 52 of current limit module 50 to receive a voltage VINDI, defined across switch 66 , that is indicative of the current through inductor 102 , a second input terminal 71 configured to receive a voltage VREFI defined across limit switch 75 indicative of the reference current REFCURRENT, a reset terminal 74 in communication with the first input terminal 54 of current limit module 50 , and an output terminal 73 which is the output terminal 56 of current limit module 50 .
  • Limit comparator 70 compares input voltages VINDI and VREFI, during the charging of inductor 102 .
  • voltage VINDI is greater than voltage VREFI
  • peak current detection signal PEAK transitions to logic high indicating that the maximum current flow through inductor 102 has occurred. Consequently, off-time signal OFF transitions to logic high, charge signals CHARGE and ACHARGE transitions to logic low, and limit comparator 70 is reset (i.e., pulled low by amplified charge signal ACHARGE) to terminate further comparison.
  • supply voltage VSUPPLY is no longer applied across inductor 102 , and excess inductor current that can damage the inductor 102 is prevented.
  • one embodiment of the present invention relates to a method for providing a regulated output voltage.
  • output voltage VOUT is compared with reference voltage VREF. If output voltage VOUT is greater than reference voltage VREF, the method proceeds to step 604 and inductor 102 is discharged if current is present in inductor 102 . If there is no current in inductor 102 , the method continues to loop between steps 600 and 604 until output voltage VOUT is less than reference voltage VREF. If output voltage VOUT is less than reference voltage VREF, the method proceeds to step 608 to determine if the current flowing through inductor 102 is less than reference current REFCURRENT.
  • step 616 If the current through inductor 102 is greater than or equal to reference current REFCURRENT, the method proceeds to step 616 and inductor 102 is discharged for a minimum time substantially proportional to the reciprocal of the difference between output voltage VOUT and supply voltage VSUPPLY. If the current through inductor 102 is less than reference current REFCURRENT, the method proceeds to step 612 , and supply voltage VSUPPLY is applied across inductor 102 . Consequently, the current flowing through inductor 102 increases. The method returns to step 608 and the current through inductor 102 is again compared with the reference current REFCURRENT.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Dc-Dc Converters (AREA)

Abstract

The present invention relates to a circuit and method for providing a regulated output voltage. The circuit is useful for extending the battery life of portable electronic devices. In one embodiment the circuit includes a feedback comparator, a latch module, a switch, a current limit module and a pulse module. The pulse module generates an off-time signal that is substantially proportional to the reciprocal of the difference of the output voltage and a supply voltage. In another aspect, the method includes the step of comparing the output voltage and a reference voltage, and comparing an inductor current and a reference current. Additionally, the method includes the step of charging the inductor in response to the comparisons, and discharging the inductor for a minimum period of time if the inductor current increase to substantially equal the reference current.

Description

    FIELD OF THE INVENTION
  • The invention relates generally to a circuit that provides a regulated output voltage and more specifically to a circuit that uses a pulse frequency modulated technique to generate the regulated output voltage. [0001]
  • BACKGROUND OF THE INVENTION
  • Many electronic applications of today require the use of circuits capable of providing a stable output voltage over a range of input voltages. Devices such as cellular telephones and personal digital assistants typically receive their power from a supply battery. As the device operates, battery power is consumed and the battery voltage changes. Consequently, if the supply voltage is not regulated, the performance of the device can change over time. [0002]
  • The prior art teaches many ways to accomplish this conversion. For example, some portable electronic devices use arrays of capacitors (e.g., charge pumps) to convert the source voltage into a voltage with a different polarity and/or magnitude. Other devices use switching power supplies to provide a regulated voltage for proper operation. Switching losses inherent in such supplies can limit the power efficiency. [0003]
  • Typically, the regulation circuit is left on when the portable electronic device goes into a sleep mode. If the light load quiescent current of the regulator circuit is not controlled effectively, the life of the supply battery is significantly reduced, even when the device is in sleep mode. [0004]
  • SUMMARY OF THE INVENTION
  • The invention relates to a circuit and method for providing a regulated output voltage. The present invention increases the amount of output current delivered to a load and reduces the amount of quiescent current used by the regulation circuit when an electronic device is in sleep mode. The circuit provides increased output current transfer to the load by applying a voltage source to an inductor until a maximum allowable current through the inductor is realized. The supply voltage is then removed from the inductor and the current is transferred to the load for at least a minimum period. The minimum period is substantially proportional to the output voltage and the supply voltage. [0005]
  • One aspect of the invention relates to a voltage regulation circuit. The circuit includes a feedback comparator, a latch module, a switch, a current limit module and a pulse module. The feedback comparator includes a first input terminal configured to receive a regulated output voltage, a second input terminal configured to receive a first reference voltage, and an output terminal. The feedback comparator generates a comparison signal at its output terminal in response to the regulated output voltage. The latch module includes a first input terminal in communication with the feedback comparator output terminal, a second input terminal configured to receive an off-time signal having a variable asserted duration, and an output terminal. The latch module generates a charge signal in response to the comparison signal and the off-time signal. The switch includes a control terminal in communication with the latch output terminal, a first terminal configured to receive a current level signal, and a second terminal configured to receive a second reference voltage. The current limit module includes a first input terminal in communication with the latch output terminal, a second input terminal configured to receive the current-level signal, a third input terminal configured to receive the regulated output voltage, and a current limit output terminal. The current limit module generates a peak detect signal in response to the charge signal, the regulated output voltage and the current-level signal. The pulse module includes a first input terminal in communication with the current limit module output terminal, a second input terminal configured to receive a supply voltage, a third input terminal configured to receive the regulated output voltage, and an output terminal in communication with the second latch input terminal. The pulse module generates the off-time signal in response to the peak detect signal, the supply voltage and the output voltage. In one embodiment, the variable asserted duration of the off-time signal is substantially proportional to the inverse of the difference between the regulated output voltage and the input voltage. [0006]
  • In one embodiment, the circuit includes a driver module having an input terminal in communication with the latch output terminal and an output terminal in communication with the first input terminal of the current limit module and the switch control terminal. In another embodiment, the current limit module includes a limit switch and a limit comparator. The limit switch includes a control terminal in communication with the third input terminal of the current limit module, a first terminal configured to receive a reference current, and a second input terminal configured to receive a third reference voltage. The limit comparator includes first input terminal in communication with the first terminal of the limit switch, a second input terminal in communication with the second terminal of the current limit module, a reset terminal in communication with the first of the current limit module and an output terminal in communication with the current limit output terminal. [0007]
  • In another aspect, the circuit includes a feedback comparator, a pulse generation module, and a logic module. The feedback comparator includes a first input terminal configured to receive a regulated output voltage, a second input terminal configured to receive a first reference voltage, and an output terminal. The feedback comparator generates a comparison signal at its output terminal in response to the regulated output voltage. The pulse generation module includes an output terminal and provides an off-time signal with a first state at its output terminal. The first state has a dynamically determined duration. The logic module includes a first logic terminal in communication with the feedback comparator output terminal, a second logic module terminal in communication with the pulse generation module output terminal, and a charge control terminal. The logic module provides a charge signal at the charge control terminal in response to the comparison signal and the off-time signal. [0008]
  • Another aspect of the invention relates a method for generating a regulated output voltage. The method includes the steps of comparing the regulated output voltage and a reference voltage, and comparing an inductor current and a reference current. Additionally, the method includes the steps of charging an inductor if the regulated output voltage is less than the reference voltage and if the inductor current is less the reference current, and discharging the inductor for at least a minimum time if the inductor current increases to substantially equal to the reference current. In one embodiment, the minimum time is responsive to a supply voltage and the regulated output voltage. In a further embodiment, the minimum time is substantially proportional to the reciprocal of the difference between the regulated output voltage and the supply voltage. [0009]
  • In another aspect, the method includes the step of generating an off-time signal having a first state of an asserted duration and a second state. The method also includes the steps of charging an inductor if the regulated output voltage is less than a reference voltage and the off-time signal is not in the first state, and interrupting the charging of the inductor for at least the asserted duration if the off-time signal transitions from the second state to the first state. In one embodiment, the asserted duration is dynamically configured in response to the regulated output voltage and a supply voltage. In a further embodiment, the asserted duration is substantially proportional to the reciprocal of the difference between the output voltage and the supply voltage.[0010]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The foregoing and other objects, features and advantages of the invention will become apparent from the following more particular description of preferred embodiments of the invention, as illustrated in the accompanying drawings. The drawings are not necessarily to scale, emphasis instead being placed on illustrating the principles of the present invention. [0011]
  • FIG. 1 is a block diagram of an embodiment of a regulated output voltage circuit in accordance with the present invention; [0012]
  • FIG. 2 is a timing diagram for various signals in the circuit of FIG. 1 for different modes of operation; [0013]
  • FIG. 3 is a block diagram showing in more detail an embodiment of the latch module of FIG. 1; [0014]
  • FIG. 4 is a schematic diagram showing in more detail an embodiment of the current limit module of FIG. 1; and [0015]
  • FIG. 5 is a flowchart representation of an embodiment of a method for providing a regulated output voltage in accordance with the present invention.[0016]
  • DETAILED DESCRIPTION OF THE INVENTION
  • With reference to FIG. 1, in brief overview, one embodiment of the voltage regulation circuit constructed in accordance with the present invention includes a [0017] feedback comparator 10, a latch module 30, a current limit module 50, a driver module 60, a switch 66, and a pulse generation module 80. The feedback comparator 10 includes a feedback comparator output terminal 16, a first feedback comparator input terminal 12 configured to receive a first reference voltage VREF, and a second feedback comparator input terminal 14 configured to receive an output voltage VOUT generated across a load 100 and a load capacitance 104. The feedback comparator output terminal 16 is in communication with a first input terminal 32 of the latch module 30. Additionally, the latch module 30 includes an output terminal 36, and a second input terminal 34 configured to receive an off-time signal OFF.
  • The driver module [0018] 60 includes an input terminal 62 in communication with the output terminal 36 of latch module 30, and an output terminal 64. The switch 66 includes a control terminal 68 in communication with the output terminal 64 of the driver module 60, a first terminal 67 in communication with an inductor 102, and a second terminal 69 connected to ground. In one embodiment, switch 66 is a metal oxide semiconductor field effect transistor (MOSFET). The current limit module 50 includes a first input terminal 52 in communication with the inductor 102, a second input terminal 54 in communication with the output terminal 64 of the driver module 60, a third input terminal 58 configured to receive the output voltage VOUT, and an output terminal 56.
  • [0019] Pulse generation module 80 includes a first input terminal 82 in communication with the output terminal 56 of current limit module 50, a second input terminal 86 configured to receive the supply voltage VSUPPLY, a third input terminal 88 configured to receive the output voltage VOUT, and an output terminal 84 in communication with the second input terminal 34 of the latch module 30. In another embodiment, the voltage regulation circuit includes a voltage divider network (not shown) configured to provide a scaled representation of the output voltage VOUT at the second feedback comparator input terminal 14.
  • In one embodiment, [0020] input terminals 12 and 14 of feedback comparator 10 are in communication with VOUT and VREF, respectively. Consequently, latch module 30 is modified, for example, by adding an inverter, to accommodate the resulting change in the comparison signal COMP.
  • The following is a general overview of the signals referenced in FIG. 1, and four operating states of the present invention as summarized in Table 1. In operation, the [0021] feedback comparator 10 compares output voltage VOUT to the reference voltage VREF. In response, feedback comparator 10 generates a comparison signal COMP at output terminal 16 indicative of whether the reference voltage VREF exceeds the output voltage VOUT. In response to comparison signal COMP and the off-time signal OFF, latch module 30 generates a charge signal CHARGE which is received by driver module 60 at input terminal 62. Amplified charge signal ACHARGE provided at output terminal 64 is applied to the control terminal 68 of switch 66. Switch 66 controls the application of the supply voltage VSUPPLY across inductor 102 by connecting and disconnecting terminal 103 of inductor 102 to ground. Current limit module 50 receives the amplified charge signal ACHARGE, the output voltage VOUT, and a current level signal CURRENT LEVEL indicative of the magnitude of current flowing through inductor 102, and in response, generates a peak current level detection signal PEAK at output terminal 56. Pulse generation module 80 receives peak current level detection signal PEAK, supply voltage VSUPPLY, and output voltage VOUT and, in response, generates off-time signal OFF (i.e., a “one-shot” signal) at output terminal 84. The duration of off-time signal OFF is dependent on supply voltage VSUPPLY and output voltage VOUT. By dynamically controlling the duration of off-time signal OFF in response to variations in supply voltage VSUPPLY and output voltage VOUT, the power transfer from inductor 102 to load 100 is improved because the current ripple dependency on supply voltage VSUPPLY is eliminated. The application of supply voltage VSUPPLY to inductor 102 is described in more detail below.
    TABLE 1
    Logic Level
    COMP Low Low High High or Low
    OFF Low Low Low High
    CHARGE Low Low High Low
    ACHARGE Low Low High Low
    PEAK Low Low Low High to Low
    Current in No Yes Yes or No Yes
    Inductor
    RESULT Wait for COMP to Discharge Charge Inductor Discharge Inductor
    transition to begin Inductor for duration off-
    charging time signal
  • In one mode of operation, the current through [0022] inductor 102 is nonzero at the beginning of a charge cycle. This mode of operation is referred to as continuous conduction mode (CCM) because there is an uninterrupted current flowing through inductor 102. A complementary operating mode, referred to as discontinuous conduction mode (DCM), is implemented if the current through inductor 102 decreases to substantially zero for a finite time during operation, such as during sleep mode. Typically, only a small average current is required to maintain output voltage VOUT in regulation during in DCM.
  • FIG. 2 illustrates various signals depicted in FIG. 1 for the CCM and DCM operating modes. Region A depicts a heavy load condition (i.e., a large load current exists), during which the circuit operates in CCM to maintain output voltage VOUT in regulation. Region B of FIG. 2 depicts the signals of the circuit of FIG. 1 under DCM operation (e.g., sleep mode). As depicted at the transition from region A to region B, the inductor current continues to increase as the load changes. Due to the reduced [0023] load 100 in DCM, output voltage VOUT remains greater than the first reference voltage VREF for extended periods. Region C of FIG. 2 again depicts the signals in CCM mode. As depicted, load 100 is less than the load 100 of region A, but larger than the load 100 of region B.
  • With reference to the circuit start-up depicted in region A, output voltage VOUT is less than reference voltage VREF. Consequently, comparison signal COMP is logic high. Also during start-up, off-time signal OFF is logic low and peak current detection signal PEAK is logic low. Consequently, [0024] latch module 30 generates charge signal CHARGE at logic high and driver 60 generates amplified charge signal ACHARGE at logic high. As a result, switch 66 is connected to ground. The current through inductor 102 increases with time until it reaches a maximum allowable value. The peak current detection signal PEAK then transitions from logic low to logic high. Consequently, off-time signal OFF transitions from logic low to logic high, and charge signal CHARGE and amplified charge signal ACHARGE transition from logic high to logic low. In response, switch 66 is disconnected from ground. The voltage at inductor terminal 103 is sufficient to forward bias diode 105, so that current flows to load capacitance 104 and load 100. The current though inductor 102 decreases for the duration that off-time signal OFF is logic high. This duration is determined in response to supply voltage VSUPPLY and output voltage VOUT. At the expiration of this duration, output voltage VOUT is less than reference voltage VREF and the inductor 102 is again charged until the maximum allowable current occurs.
  • The [0025] load 100 is substantially reduced at the start of region B. Due to the reduced load, output voltage VOUT is greater than reference voltage VREF for an extended period of time after the expiration of logic high of off-time signal OFF. A new charge cycle begins when output voltage VOUT decreases to equal the reference voltage VREF.
  • With reference to region C, the [0026] load 100 is less than the load 100 for region A but sufficient to require CCM operation. As comparison signal COMP transitions from logic low to logic high, switch 66 is connected to ground and the current through inductor 102 increases until it equals the maximum allowable current. As a result, off-time signal OFF transitions from logic low to logic high and switch 66 is disconnected from ground. Inductor 102 discharges for longer than the duration of off-time signal OFF. Consequently, the minimum inductor current 122 is less than the minimum inductor current 120 for region A. In effect, the minimum inductor current is modulated in response to load 100, output voltage VOUT, and supply voltage VSUPPLY.
  • With reference to FIG. 3, one embodiment of [0027] latch module 30 of FIG. 1 includes a first NOR gate 20 and a second NOR gate 25. A first input terminal 21 of the first NOR gate 20 is the first input terminal 32 of the latch module 30. The first NOR gate 20 also includes a second input terminal 22 and an output terminal 23. The second NOR gate 25 includes a first input terminal 26 that is in communication with the output terminal 23 of the first NOR gate 20. The second NOR gate 25 also includes a second input terminal 27 that is the second input terminal 34 of the latch module 30, and an output terminal 28 that is the output terminal 36 of the latch module 30 and is in communication with the second input terminal 22 of the first NOR gate 20.
  • Table 2 depicts the logical states of comparison signal COMP, off-time signal OFF, charge signal CHARGE and latch signal QBAR generated by [0028] latch module 30 according to various operating conditions. If comparison signal COMP is at logic low, and charge signal CHARGE is at logic low, latch signal QBAR is at logic high. If off-time signal OFF is at a logic low, then charge signal CHARGE generated out the output terminal 28 of the second NOR gate 25 remains at logic low.
    TABLE 2
    Logic Level
    COMP Low High High or Low High or Low
    CHARGE Low Low to High High High to Low
    OFF Low Low Low High
    QBAR High High to Low Low Complement of Comp
    Result Switch
    66 not Switch 66 Switch 66 Switch 66 not
    connected to connected to connected to connected to ground
    ground ground ground
  • When output voltage VOUT decreases to the first reference voltage VREF, comparison signal COMP transitions to logic high. Thus the input signals at the first NOR gate [0029] 20, comparison signal COMP and charge signal CHARGE, are at logic high and logic low, respectively. In response, latch signal QBAR transitions to logic low. The input signals to the second NOR gate 25, latch signal QBAR and off-time signal OFF, are both logic low. In response, charge signal CHARGE transitions to logic high, therefore rending switch 66 conductive and applying supply voltage VSUPPLY across inductor 102. When charge signal CHARGE transitions to logic high, at least one of the input signals to the first NOR gate 20, charge signal CHARGE or comparison signal COMP, is at logic high. Consequently, latch signal QBAR remains at logic low, latch module 30 is “set”, and supply voltage VSUPPLY remains applied across inductor 102.
  • When off-time signal OFF transitions to logic high, the input signals to the second NOR gate [0030] 25, latch signal QBAR and off-time signal OFF, are at logic low and logic high, respectively. In response, charge signal CHARGE transitions to logic low, thereby rendering switch 66 nonconductive. Consequently, supply voltage VSUPPLY is no longer applied across inductor 102. If output voltage VOUT is greater than the reference voltage VREF when latch signal QBAR transitions to logic low, comparison signal COMP is at logic low. Because comparison signal COMP and charge signal CHARGE are both at logic low, latch signal QBAR is at logic high. Thus charge signal CHARGE at output terminal 28 of the second NOR gate 25 is at logic low, as explained above.
  • With reference to FIG. 4, one embodiment of [0031] current limit module 50 of FIG. 1 includes a limit switch 75 and a limit comparator 70. The limit switch 75 includes a first terminal 76 configured to receive a reference current REFCURRENT from current source 110, a second terminal 78 coupled to ground, and a control terminal 77 in communication with the third input terminal 58. In one embodiment limit switch 75 is a MOSFET. Limit comparator 70 includes a first input terminal 72 in communication with the second input terminal 52 of current limit module 50 to receive a voltage VINDI, defined across switch 66, that is indicative of the current through inductor 102, a second input terminal 71 configured to receive a voltage VREFI defined across limit switch 75 indicative of the reference current REFCURRENT, a reset terminal 74 in communication with the first input terminal 54 of current limit module 50, and an output terminal 73 which is the output terminal 56 of current limit module 50.
  • In operation, when charge signal CHARGE is logic high, current through [0032] inductor 102 increases. Limit comparator 70 compares input voltages VINDI and VREFI, during the charging of inductor 102. When voltage VINDI is greater than voltage VREFI, peak current detection signal PEAK transitions to logic high indicating that the maximum current flow through inductor 102 has occurred. Consequently, off-time signal OFF transitions to logic high, charge signals CHARGE and ACHARGE transitions to logic low, and limit comparator 70 is reset (i.e., pulled low by amplified charge signal ACHARGE) to terminate further comparison. As a result, supply voltage VSUPPLY is no longer applied across inductor 102, and excess inductor current that can damage the inductor 102 is prevented.
  • With reference to FIG. 5, one embodiment of the present invention relates to a method for providing a regulated output voltage. In [0033] step 600 output voltage VOUT is compared with reference voltage VREF. If output voltage VOUT is greater than reference voltage VREF, the method proceeds to step 604 and inductor 102 is discharged if current is present in inductor 102. If there is no current in inductor 102, the method continues to loop between steps 600 and 604 until output voltage VOUT is less than reference voltage VREF. If output voltage VOUT is less than reference voltage VREF, the method proceeds to step 608 to determine if the current flowing through inductor 102 is less than reference current REFCURRENT. If the current through inductor 102 is greater than or equal to reference current REFCURRENT, the method proceeds to step 616 and inductor 102 is discharged for a minimum time substantially proportional to the reciprocal of the difference between output voltage VOUT and supply voltage VSUPPLY. If the current through inductor 102 is less than reference current REFCURRENT, the method proceeds to step 612, and supply voltage VSUPPLY is applied across inductor 102. Consequently, the current flowing through inductor 102 increases. The method returns to step 608 and the current through inductor 102 is again compared with the reference current REFCURRENT.
  • While the invention has been particularly shown and described with reference to specific preferred embodiments, it should be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention as defined by the appended claims. [0034]

Claims (23)

What is claimed is:
1. A voltage regulation circuit comprising:
a feedback comparator having a feedback comparator first input terminal configured to receive a regulated output voltage, a feedback comparator second input terminal configured to receive a first reference voltage and a feedback comparator output terminal, said feedback comparator generating a comparison signal at said feedback comparator output terminal in response to said regulated output voltage;
a latch module comprising a latch first input terminal in communication with said feedback comparator output terminal, a latch second input terminal configured to receive an off-time signal having a variable asserted duration, and a latch output terminal, said latch module generating a charge signal at said latch output terminal in response to said comparison signal and said off-time signal;
a switch having a control terminal in communication with said latch output terminal, a first terminal configured to receive a current level signal, and a second terminal configured to receive a second reference voltage;
a current limit module comprising a current limit first input terminal in communication with said latch output terminal, a current limit second input terminal configured to receive said current-level signal, a current limit third input terminal configured to receive said regulated output voltage, and a current limit output terminal, said current limit module generating a peak detect signal at said current limit output terminal in response to said charge signal, said regulated output voltage, and said current-level signal; and
a pulse module comprising a pulse first input terminal in communication with said current limit output terminal, a pulse second input terminal configured to receive a supply voltage, a pulse third input terminal configured to receive said regulated output voltage, and a pulse output terminal in communication with said latch second input terminal, said pulse module generating said off-time signal at said pulse output terminal in response to said peak detect signal, said input voltage and said regulated output voltage.
2. The circuit of claim 1 wherein said variable asserted duration of said off-time signal is substantially
T off=(K off/(V out −V supply)
wherein Toff is said variable asserted duration, Vsupply is said supply voltage, Koff is a constant of proportionality and Vout is said regulated output voltage.
3. The circuit of claim 1 further comprising a driver module having a driver input terminal in communication with said latch output terminal and a driver output terminal in communication with said switch control terminal and said current limit first input terminal.
4. The circuit of claim 1 wherein the current limit module comprises:
a limit switch having a control terminal in communication with said current limit third input terminal, a first terminal configured to receive a reference current, and a second terminal configured to receive a third reference voltage; and
a limit comparator having a limit comparator first input terminal in communication with said first terminal of said limit switch, a limit comparator second input terminal in communication with said second terminal of said current limit module, a reset terminal in communication with said first terminal of said current limit module, and a limit comparator output terminal in communication with said current limit output terminal.
5. The circuit of claim 4 wherein said second and third reference voltages are substantially ground.
6. The circuit of claim 4 wherein said second reference voltage is substantially equal to said third reference voltage.
7. A circuit for providing a regulated output voltage comprising:
a feedback comparator having a feedback comparator first input terminal configured to receive a regulated output voltage, a feedback comparator second input terminal configured to receive a reference voltage and a feedback comparator output terminal, said feedback comparator providing a comparison signal at said feedback comparator output terminal in response to said regulated output voltage;
a pulse generation module having a pulse output terminal, said pulse generation module providing an off-time signal having a first state at said pulse output terminal, said first state having a dynamically determined duration; and
a logic module comprising a first logic terminal in communication with said feedback comparator output terminal, a second logic terminal in communication with said pulse output terminal, and a charge control terminal, said logic module providing a charge signal at said charge control terminal in response to said comparison signal and said off-time signal.
8. The circuit of claim 7 wherein said pulse generation module further comprises a first pulse generation input terminal configured to receive said regulated output voltage and a second pulse generation input terminal configured to receive a supply voltage, said pulse generation module providing said off-time signal in response to said regulated output voltage and said supply voltage.
9. The circuit of claim 8 wherein said dynamically determined duration is substantially
T off(K off/(V out −V supply)),
wherein Toff is said dynamically determined duration, Vsupply is said supply voltage, Koff is a constant of proportionality and Vout is said regulated output voltage.
10. The circuit of claim 9 wherein said output voltage Vout is substantially constant.
11. The circuit of claim 9 wherein said supply voltage Vsupply is substantially constant.
12. A method for generating a regulated output voltage comprising:
comparing said regulated output voltage and a reference voltage;
comparing an inductor current and a reference current;
charging an inductor if said regulated output voltage is less than said reference voltage and if said inductor current is less than said reference current;
discharging said inductor for at least a minimum time if said inductor current increases to substantially equal said reference current.
13. The method of claim 12 wherein said minimum time is responsive to a supply voltage and said regulated output voltage.
14. The method of claim 13 wherein said minimum time is substantially
T off=(K off/(V out −V supply)),
wherein Toff is said minimum time, Vsupply is said supply voltage, Koff is a constant of proportionality and Vout is said regulated output voltage.
15. The method of claim 14 wherein said output voltage Vout is substantially constant.
16. The method of claim 14 wherein said supply voltage Vsupply is substantially constant.
17. A method for generating a regulated output voltage comprising:
generating an off-time signal having a first state and a second state, said first state having an asserted duration;
charging an inductor if said regulated output voltage is less than a reference voltage and said off-time signal is not in said first state; and
interrupting said charging of said inductor for at least said asserted duration if said off-time signal transitions from said second state to said first state.
18. The method of claim 17 wherein said asserted duration is dynamically configured in response to said regulated output voltage and a supply voltage.
19. The method of claim 18 wherein said asserted duration is substantially
T off=(K off/(V out −V supply)),
wherein Toff is said asserted duration, Vsupply is said supply voltage, Koff is a constant of proportionality and Vout is said regulated output voltage.
20. The method of claim 19 wherein said output voltage Vout is substantially constant.
21. The method of claim 19 wherein said supply voltage Vsupply is substantially constant.
22. A circuit for generating a regulated output voltage comprising:
means for detecting a peak-current limit and generating a peak-current signal in response thereto;
means for generating an off-time signal having a variable asserted duration in response to said peak-current signal;
means for comparing said regulated output voltage and a reference voltage and generating a comparison signal in response thereto; and
means for generating a charge signal in response to said comparison signal and said off-time signal.
23. A circuit for generating a regulated output voltage comprising:
means for generating an off-time signal having a first state with an asserted duration and a second state;
means for determining a regulated output voltage;
means for charging an inductor if said regulated output voltage is less than a reference voltage and said off-time signal is not in said first state; and
means for interrupting said charging of said inductor for at least said asserted duration if said off-time signal transitions from said second state to said first state.
US09/880,406 2001-06-13 2001-06-13 Voltage regulation circuit and related methods having a dynamically determined minimum discharge time Expired - Fee Related US6486645B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/880,406 US6486645B1 (en) 2001-06-13 2001-06-13 Voltage regulation circuit and related methods having a dynamically determined minimum discharge time

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/880,406 US6486645B1 (en) 2001-06-13 2001-06-13 Voltage regulation circuit and related methods having a dynamically determined minimum discharge time

Publications (2)

Publication Number Publication Date
US6486645B1 US6486645B1 (en) 2002-11-26
US20030001546A1 true US20030001546A1 (en) 2003-01-02

Family

ID=25376204

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/880,406 Expired - Fee Related US6486645B1 (en) 2001-06-13 2001-06-13 Voltage regulation circuit and related methods having a dynamically determined minimum discharge time

Country Status (1)

Country Link
US (1) US6486645B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP3223418A1 (en) * 2016-03-22 2017-09-27 Delta Electronics, Inc. Controlling module, switch-mode power supply apparatus, and peak current mode controlling method of a switch-mode power supply apparatus

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6639391B2 (en) * 2002-02-25 2003-10-28 Intel Corporation Variable switching frequency voltage regulator to optimize power loss
US20040051390A1 (en) * 2002-09-04 2004-03-18 Carroll Chason Allan Accessory identification circuit
CN100407085C (en) * 2003-11-26 2008-07-30 圆创科技股份有限公司 Corrugation lowering method for heavy duty pulse-frequency modulation type voltage regulator
CN100403206C (en) * 2003-11-26 2008-07-16 圆创科技股份有限公司 Pulse-frequency modulation type voltage regulator capable of extending least OFF time
US7414438B1 (en) * 2003-12-11 2008-08-19 Credence Systems Corporation Clock based voltage deviation detector
US7615981B2 (en) * 2004-06-09 2009-11-10 O2Micro International Limited Boost converter with enhanced control capabilities of emulating an inductor current
US7279869B2 (en) * 2005-05-06 2007-10-09 Aimtron Technology Corp. PFM control circuit for DC regulator
US7554473B2 (en) * 2007-05-02 2009-06-30 Cirrus Logic, Inc. Control system using a nonlinear delta-sigma modulator with nonlinear process modeling
US8222874B2 (en) 2007-06-26 2012-07-17 Vishay-Siliconix Current mode boost converter using slope compensation
US20090128111A1 (en) * 2007-11-19 2009-05-21 Shang-Yu Chang Chien Reverse current protection apparatus for a synchronous switching voltage converter
US9099922B2 (en) * 2012-12-21 2015-08-04 Silicon Laboratories Inc. System and method for adaptive current limit of a switching regulator
US9787179B1 (en) 2013-03-11 2017-10-10 Picor Corporation Apparatus and methods for control of discontinuous-mode power converters

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5481178A (en) 1993-03-23 1996-01-02 Linear Technology Corporation Control circuit and method for maintaining high efficiency over broad current ranges in a switching regulator circuit
US5949226A (en) 1995-04-10 1999-09-07 Kabushiki Kaisha Toyoda Jidoshokki Seisakush DC/DC converter with reduced power consumpton and improved efficiency
US5808455A (en) * 1996-11-13 1998-09-15 Micro Linear Corporation DC-to-DC converter having hysteretic current limiting
JP3506913B2 (en) 1997-09-22 2004-03-15 セイコーインスツルメンツ株式会社 Switching regulator
US6246220B1 (en) * 1999-09-01 2001-06-12 Intersil Corporation Synchronous-rectified DC to DC converter with improved current sensing
US6215288B1 (en) 2000-02-25 2001-04-10 Cadence Design Systems, Inc. Ultra-low power switching regulator method and apparatus

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP3223418A1 (en) * 2016-03-22 2017-09-27 Delta Electronics, Inc. Controlling module, switch-mode power supply apparatus, and peak current mode controlling method of a switch-mode power supply apparatus
US9825517B2 (en) 2016-03-22 2017-11-21 Delta Electronics, Inc. Controlling module, switch-mode power supply apparatus, and peak current mode controlling method of a switch-mode power supply apparatus

Also Published As

Publication number Publication date
US6486645B1 (en) 2002-11-26

Similar Documents

Publication Publication Date Title
US6611132B2 (en) DC-DC converter, power supply circuit, method for controlling DC-DC converter, and method for controlling power supply circuit
US7498793B2 (en) Current-mode DC-to-DC-converter
US8829864B2 (en) Current driver circuit
US8611106B2 (en) Systems and methods for adjusting current consumption of control chips to reduce standby power consumption of power converters
US6798086B2 (en) Electronic apparatus having dual-mode load circuit
JP4110926B2 (en) DC-DC converter
US6420858B1 (en) DC-to-DC converter circuit having a power saving mode
CN102055323B (en) Power-supply controller of electric and method
US6898090B2 (en) Switching power supply unit and electronic apparatus using the same
US6577110B2 (en) DC-to-DC converter with constant ripple current regulation for continuous and discontinuous conduction mode operation
US6486645B1 (en) Voltage regulation circuit and related methods having a dynamically determined minimum discharge time
US11218076B2 (en) Ultra-low Iq buck converter with switchable error amplifier
US20050237037A1 (en) Switching power supply controller system and method
KR100263031B1 (en) A switch mode power supply having a standby mode
CN112054657B (en) Pulse width modulation control chip and power supply conversion system
US20010038279A1 (en) Circuit for providing a regulated output voltage
CN110875686B (en) Electronic converter and method of operating an electronic converter
CN111682763A (en) Voltage converter, controller and control method thereof
EP1150417B1 (en) Switching power supply unit
US6072702A (en) Ringing choke converter
CN114977761A (en) Control circuit for improving load shedding transient response of voltage reduction circuit
CN110994994B (en) PWM and PSM mode switching control circuit and method thereof
CN112467976B (en) Switch converter and control circuit and control method thereof
Huang et al. Single-inductor dual-output DC-DC converters with high light-load efficiency and minimized cross-regulation for portable devices
JP3490049B2 (en) Switching power supply

Legal Events

Date Code Title Description
AS Assignment

Owner name: SIPEX CORPORATION, MASSACHUSETTS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:VAN AUKEN, JEFFREY B.;REEL/FRAME:012412/0849

Effective date: 20011025

CC Certificate of correction
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: EXAR CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SIPEX CORPORATION;REEL/FRAME:021754/0806

Effective date: 20080918

Owner name: EXAR CORPORATION,CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SIPEX CORPORATION;REEL/FRAME:021754/0806

Effective date: 20080918

FEPP Fee payment procedure

Free format text: PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: PAT HOLDER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: LTOS); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

AS Assignment

Owner name: STIFEL FINANCIAL CORP., MISSOURI

Free format text: SECURITY INTEREST;ASSIGNORS:EXAR CORPORATION;CADEKA MICROCIRCUITS, LLC;REEL/FRAME:033062/0123

Effective date: 20140527

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20141126

AS Assignment

Owner name: EXAR CORPORATION, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:STIFEL FINANCIAL CORP.;REEL/FRAME:035168/0384

Effective date: 20150309

Owner name: CADEKA MICROCIRCUITS, LLC, COLORADO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:STIFEL FINANCIAL CORP.;REEL/FRAME:035168/0384

Effective date: 20150309