US20020196168A1 - Method and apparatus for delta modulator and sigma delta modulator - Google Patents

Method and apparatus for delta modulator and sigma delta modulator Download PDF

Info

Publication number
US20020196168A1
US20020196168A1 US09/919,079 US91907901A US2002196168A1 US 20020196168 A1 US20020196168 A1 US 20020196168A1 US 91907901 A US91907901 A US 91907901A US 2002196168 A1 US2002196168 A1 US 2002196168A1
Authority
US
United States
Prior art keywords
variable
operating point
duty cycle
point
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/919,079
Other versions
US6498572B1 (en
Inventor
Jurianto Joe
Kin Lye
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
National University of Singapore
Original Assignee
National University of Singapore
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by National University of Singapore filed Critical National University of Singapore
Priority to US09/919,079 priority Critical patent/US6498572B1/en
Assigned to SINGAPORE, NATIONAL UNIVERSITY OF, THE reassignment SINGAPORE, NATIONAL UNIVERSITY OF, THE ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JURIANTO, JOE, LYE, KIN MUN
Priority to CN02812149.XA priority patent/CN1589530A/en
Priority to PCT/IB2002/003178 priority patent/WO2002103916A2/en
Priority to JP2003506107A priority patent/JP2004531155A/en
Priority to EP02765150A priority patent/EP1400021A2/en
Application granted granted Critical
Publication of US6498572B1 publication Critical patent/US6498572B1/en
Publication of US20020196168A1 publication Critical patent/US20020196168A1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/50Analogue/digital converters with intermediate conversion to time interval
    • H03M1/504Analogue/digital converters with intermediate conversion to time interval using pulse width modulation
    • H03M1/508Analogue/digital converters with intermediate conversion to time interval using pulse width modulation the pulse width modulator being of the self-oscillating type

Definitions

  • Delta modulators and sigma delta modulators have existed for many years and have potential to be used in a wide range of applications such as communication systems, precision measurement devices, audio systems, and many others. Operation of the delta modulator and sigma delta modulator transforms a band-limited input signal into a one-bit output signal such that output pulse density of the output signals is modulated by the input signal. The transformation process is achieved by oversampling the input signal. Information about these modulators can be easily obtained on World Wide Web, technical notes, and journal publications. See B. P. Agrawal and K. Shenoi, Design Methodology For Sigma - Delta - M , IEEE Trans. Commun.,vol. COM-31, pp.360-370, March 1983; J. W. Scott, W.
  • FIG. 1A shows building blocks for a conventional implementation of a delta modulator 10 .
  • An input signal 12 is received by a summing circuit 14 .
  • the summing circuit 14 also receives integrated output pulses from an integrator 16 .
  • a difference signal from the summing circuit 14 is applied to a quantizer 18 .
  • the quantizer 18 generates an output signal 19 that is applied to the integrator 16 .
  • the output signal 19 generated by the quantizer 18 is a positive pulse when the difference signal is negative.
  • the output signal 19 generated by the quantizer 18 is a negative pulse when the difference signal is positive.
  • An external oversampling clock 11 drives the delta modulator 10 . This illustrates that the output of a delta modulator consists of pulses modulated by the slope of the input signal.
  • FIG. 1B shows building blocks for a conventional implementation of a sigma delta modulator 20 .
  • the sigma delta modulator is a modification of the delta modulator. The modification is made to avoid slope overload due to low oversampling ratio.
  • An input 22 is received by a summing circuit 24 .
  • the summing circuit 24 also receives an output signal 29 .
  • a difference signal from the summing circuit 24 is applied to an integrator 26 .
  • An integrated signal from the integrator 26 is applied to a quantizer 28 .
  • the quantizer generates the output signal 29 .
  • An external oversampling clock 21 drives the sigma delta modulator 20 . This illustrates that the output of a sigma delta modulator consists of pulses modulated by the amplitude of the input signal.
  • FIG. 2 illustrates the measured power of both the output signal and the quantization noise in a conventional implementation of a delta modulator or sigma delta modulator.
  • the oversampling rate determines the frequency range of the quantization noise shown.
  • the quantization noise might not be well separated from the desired output signal, and that may seriously affects the quality of the output signal.
  • oscillating signals are generated from analog signals by providing an analog signal having a variable slope or amplitude to a circuit with a variable operating point and having a transfer function characterized by an unstable operating region bounded by a first and a second stable operating region.
  • the unstable operating region contains a first and a second reference point.
  • the circuit is capable of producing an oscillating signal having a variable duty cycle, the duty cycle increasing as the variable operating point is positioned closer to the first reference point, the duty cycle decreasing as the variable operating point is positioned closer to the second reference point.
  • the variable operating point is positioned substantially within the unstable region to produce the oscillating signal.
  • the positioning of the operating point relative to the first and the second reference points is a function of the variable slope or amplitude of the analog signal.
  • the oscillating signal is capable of being used to directly or indirectly generate a delta modulation or sigma delta modulation signal corresponding to the analog signal.
  • the oscillating signal comprises a plurality of pulses.
  • a more positive value of the slope or amplitude of the analog signal corresponds to a closer positioning of the variable operating point relative to one of the first and the second reference points, and wherein a more negative value of the slope or amplitude of the analog signal corresponds to a closer positioning of the variable operating point relative to another of the first and the second reference points.
  • FIG. 1A shows building blocks for a conventional implementation of a delta modulator
  • FIG. 1B shows building blocks for a conventional implementation of a sigma delta modulator
  • FIG. 2 illustrates the measured power of both the output signal and the quantization noise in a conventional implementation of a delta modulator or sigma delta modulator
  • FIG. 3 illustrates use of a circuit having an S-shaped transfer function characterized by an unstable operating region bounded by a first stable operating region and a second stable operating region;
  • FIG. 4 shows a circuit that is an example of the system shown in FIG. 3;
  • FIG. 5 shows the input and output of a delta modulator using a circuit configuration having an S-Shape transfer characteristic, such as the circuit shown in FIG. 4;
  • FIG. 6 illustrates use of a circuit having an N-shaped transfer function characterized by an unstable operating region bounded by a first stable operating region and a second stable operating region;
  • FIG. 7 shows a circuit that is an example of the system shown in FIG. 6.
  • FIG. 8 illustrates a typical measured response of a delta modulator using a circuit configuration having an N-Shape transfer characteristic, such as the circuit shown in FIG. 7.
  • FIG. 3 illustrates use of a circuit 302 having an S-shaped transfer function 304 characterized by an unstable operating region 306 bounded by a first stable operating region 305 and a second stable operating region 307 .
  • a delta modulator can be implemented by applying an input signal 308 to the circuit 302 .
  • the circuit 302 operates at an operating point along the S-shaped transfer function 304 , which is defined on an X and Y axis.
  • the operating point is kept primarily within the unstable operating region 306 .
  • the regions above and below the unstable operating region 306 are the stable operating regions 305 and 307 , respectively.
  • the unstable operating region 306 is symmetrical, in at least one characteristic, about the origin of the X and Y axis, as to provide some measure of symmetry in responding to the input signal 308 . Keeping the operating point within the unstable operating region 306 causes the circuit 302 to generate pulses at an output 310 of the circuit 302 .
  • the duty cycle of the pulses generated by the circuit 302 is at or near 50%.
  • the duty cycle become larger (i.e. larger than 50%)
  • the duty cycle becomes smaller (i.e. smaller than 50%).
  • Reference points Y up and Y lo can be adjusted to provide the desired dynamic range for the circuit 302 .
  • dV s /dt denotes the slope of the input signal 308 .
  • it is the slope of the input signal 308 that drives the operating point and therefore determines the duty cycle of the pulse generated at the output.
  • FIG. 4 shows a circuit 400 that is an example of the system shown in FIG. 3.
  • the state the state variables X and Y correspond to a current I ( 402 ) and a voltage V ( 404 ), respectively.
  • An input 406 is connected to one end of a capacitor 408 .
  • the other end of the capacitor 408 is connected to an inverting input terminal of an op-amp 410 .
  • the inverting input terminal of the op-amp 410 is also connected to one end of a resistor 416 .
  • the other end of the resistor 416 is connected to an output terminal of the op-amp 410 .
  • a non-inverting input terminal of the op-amp 410 is connected to one end of a resistor 418 .
  • the other end of the resistor 418 is connected to the output terminal of the op-amp 410 .
  • the non-inverting input terminal of the op-amp 410 is also connected to one end of a resistor 420 .
  • the other end of the resistor 420 is connected to ground.
  • the output terminal of the op-amp 410 is connected to an output 422 .
  • circuit 400 shown in FIG. 4 is quite simple and does not require any external oversampling clock.
  • the frequency of pulses generated by the circuit 400 can be increased or decreased by simply modifying the value of components in the circuit 400 .
  • this circuit illustrates the ability of the present invention to allow implementations of the operation of a delta modulator without the use of any complex circuitry or external oversampling clock.
  • DC biases V 1 ( 412 ) and V 2 ( 414 ) of the op-amp 410 are set to 1.5 V and ⁇ 1.5 V, respectively.
  • V 1 and V 2 By changing V 1 and V 2 , Y lo and Y up can be adjusted to desired values.
  • the resistors 416 , 418 , and 420 are selected to be 1 k ⁇ , 100 ⁇ , and 100 ⁇ , respectively.
  • the circuit parameters presented here contribute to characteristics of the system, such as pulse densities.
  • the frequency of pulses generated can be increased by reducing R 2 C 1 ,where R 2 represents the resistance of the resistor 416 and C 1 represents the capacitance of the capacitor 408 .
  • R 2 represents the resistance of the resistor 416
  • C 1 represents the capacitance of the capacitor 408 .
  • the circuit(s) presented here and elsewhere in this application are merely illustrative examples. Different configurations, parameter, component values, and/or settings may also be used to achieve this embodiment of the present invention.
  • the circuit 400 is a realization of the operation of a delta modulator with the input 406 and the output 422 .
  • the duty cycle of pulses produced at the output 422 is larger than 50% because the operating point is closer to Y up .
  • the duty cycle of the pulses produced at the output 422 is smaller than 50% because the operating point is closer to Y lo .
  • FIG. 5 shows the input and output of a delta modulator using a circuit configuration having an S-Shape transfer characteristic, such as the circuit shown in FIG. 4.
  • An input signal 502 is a sine wave.
  • An output signal 504 corresponding to the input signal 502 is a string of pulses with varying widths. As seen in FIG. 5, the pulses are modulated. For example, the pulse width is wider when the input signal slope is more negative, verifying the fact that the slope of the input signal is modulating the pulses.
  • FIG. 6 illustrates use of a circuit 602 having an N-shaped transfer function 604 characterized by an unstable operating region 606 bounded by a first stable operating region 605 and a second stable operating region 607 .
  • a sigma delta modulator can be implemented by applying an input signal 608 to the circuit 602 .
  • the circuit 602 operates at an operating point along the N-shaped transfer function 604 , which is defined on an X and Y axis.
  • the operating point is kept primarily within the unstable operating region 606 .
  • the regions to the left and right of the unstable operating region 606 are the stable operating regions 605 and 607 , respectively.
  • the unstable operating region 606 is symmetrical about the origin of the X and Y axis, provide a measure of symmetry in responding to the input signal 608 . Keeping the operating point within the unstable operating region 606 causes the circuit 602 to generate pulses at an output 610 of the circuit 602 .
  • the duty cycle of the pulses generated by the circuit 602 is at or near 50%.
  • the duty cycle become larger (i.e. larger than 50%)
  • the duty cycle becomes smaller (i.e. smaller than 50%).
  • Reference points Y up and Y lo can be adjusted to provide the desired dynamic range for the circuit 602 .
  • V s denotes the input signal 608 .
  • it is the amplitude of the input signal 608 that drives the operating point and therefore determines the duty cycle of the pulse generated at the output.
  • FIG. 7 shows a circuit 700 that is an example of the system shown in FIG. 6.
  • the state the state variables X and Y correspond to a current I( 702 ) and a voltage V ( 704 ), respectively.
  • An input 706 is connected to one end of an inductor 708 .
  • the other end of the inductor 708 is connected to a non-inverting input terminal of an op-amp 710 .
  • the non-inverting input terminal of the op-amp 710 is also connected to one end of a resistor 716 .
  • the other end of the resistor 716 is connected to an output terminal of the op-amp 710 .
  • An inverting input terminal of the op-amp 710 is connected to one end of a resistor 718 .
  • the other end of the resistor 718 is connected to the output terminal of the op-amp 710 .
  • the inverting input terminal of the op-amp 710 is also connected to one end of a resistor 720 .
  • the other end of the resistor 720 is connected to ground.
  • the output terminal of the op-amp 710 is connected to an output 722 .
  • the circuit 700 shown in FIG. 7 is quite simple and does not require any external oversampling clock.
  • the frequency of pulses generated by the circuit 700 can be increased or decreased by simply modifying the value of components in the circuit 700 .
  • the frequency of pulses generated can be altered by varying L/R, where L is the inductor 708 and R is the resistor 716 .
  • this circuit illustrates the ability of the present invention to allow implementations of the operation of a sigma delta modulator without the use of any complex circuitry or external oversampling clock.
  • DC biases V cc ( 712 ) and V dd ( 714 ) of the op-amp 710 are set to 5 V and ⁇ 5 V, respectively.
  • V cc and V dd By changing V cc and V dd , Y lo and Y up can be adjusted to desired values.
  • the resistors 716 , 718 , and 720 are selected to be 1 k ⁇ , 1 k ⁇ , and 500 ⁇ , respectively.
  • the circuit parameters presented here contribute to characteristics of the system, such as pulse densities.
  • the frequency of pulses generated can be adjusted by varying L/R, where L is the inductance of the inductor 708 and R is the resistance of the resistor 716 .
  • L is the inductance of the inductor 708
  • R is the resistance of the resistor 716 .
  • the circuit(s) presented here and elsewhere in this application are merely illustrative examples. Different configurations, parameter, component values, and/or settings may also be used to achieve this embodiment of the present invention.
  • the circuit 700 is a realization of the operation of a sigma delta modulator with the input 706 and the output 722 . Operation of this circuit 700 can be compared to that of the circuit 400 discussed above that realizes the operation of a delta modulator, with the exception that the duty cycle of the pulses of this circuit 700 responds to the amplitude, as opposed to the slope of the input signal.
  • FIG. 8 illustrates a typical measured response of a sigma delta modulator using a circuit configuration having an N-Shape transfer characteristic, such as the circuit shown in FIG. 7.
  • An input signal 802 is a sine wave.
  • An output signal 804 corresponding to the input signal 802 is a string of pulses with varying widths. As seen in FIG. 8, the pulses are modulated. The pulse width depends on the amplitude of the input signal, verifying the fact that the amplitude of the input signal is modulating the pulses.

Abstract

According to the invention, oscillating signals are generated from analog signals by providing an analog signal having a variable slope or amplitude to a circuit with a variable operating point and having a transfer function characterized by an unstable operating region bounded by a first and a second stable operating region. The unstable operating region contains a first and a second reference point. The circuit is capable of producing an oscillating signal having a variable duty cycle, the duty cycle increasing as the variable operating point is positioned closer to the first reference point, the duty cycle decreasing as the variable operating point is positioned closer to the second reference point. The variable operating point is positioned substantially within the unstable region to produce the oscillating signal. The positioning of the operating point relative to the first and the second reference points is a function of the variable slope or amplitude of the analog signal. The oscillating signal is capable of being used to directly or indirectly generate a delta modulation or sigma delta modulation signal corresponding to the analog signal.

Description

    CROSS-REFERENCES TO RELATED APPLICATIONS
  • This application is related to U.S. application Ser. No. 09/429,527 for METHOD AND APPARATUS FOR GENERATING PULSES FROM ANALOG WAVEFORMS, filed Oct. 28, 1999, which is owned by the Assignee of the present invention and is herein incorporated by reference for all purposes.[0001]
  • STATEMENT AS TO RIGHTS TO INVENTIONS MADE UNDER FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
  • Not Applicable [0002]
  • REFERENCE TO A “SEQUENCE LISTING,” A TABLE, OR A COMPUTER PROGRAM LISTING APPENDIX SUBMITTED ON A COMPACT DISK
  • Not Applicable [0003]
  • BACKGROUND OF THE INVENTION
  • Delta modulators and sigma delta modulators have existed for many years and have potential to be used in a wide range of applications such as communication systems, precision measurement devices, audio systems, and many others. Operation of the delta modulator and sigma delta modulator transforms a band-limited input signal into a one-bit output signal such that output pulse density of the output signals is modulated by the input signal. The transformation process is achieved by oversampling the input signal. Information about these modulators can be easily obtained on World Wide Web, technical notes, and journal publications. See B. P. Agrawal and K. Shenoi, [0004] Design Methodology For Sigma-Delta-M, IEEE Trans. Commun.,vol. COM-31, pp.360-370, March 1983; J. W. Scott, W. L. C. Giancario, and C. G. Sodini, A CMOS slope adaptive delta modulator, in Proc. IEEE Int. Solid-State Circuits Conf., February 1986, pp.130-131; David Jarman, A Brief Introduction to Sigma Delta Conversion, Harris Semiconductor Application Note, May 1995; and ADDA: CD Data Conversion (last modified Nov. 28, 1999) <http://www.ow1net.rice.edu/˜-elec301/Projects99/adda/index.html>.
  • FIG. 1A shows building blocks for a conventional implementation of a [0005] delta modulator 10. An input signal 12 is received by a summing circuit 14. The summing circuit 14 also receives integrated output pulses from an integrator 16. A difference signal from the summing circuit 14 is applied to a quantizer 18. The quantizer 18 generates an output signal 19 that is applied to the integrator 16. The output signal 19 generated by the quantizer 18 is a positive pulse when the difference signal is negative. The output signal 19 generated by the quantizer 18 is a negative pulse when the difference signal is positive. An external oversampling clock 11 drives the delta modulator 10. This illustrates that the output of a delta modulator consists of pulses modulated by the slope of the input signal.
  • FIG. 1B shows building blocks for a conventional implementation of a sigma [0006] delta modulator 20. The sigma delta modulator is a modification of the delta modulator. The modification is made to avoid slope overload due to low oversampling ratio. An input 22 is received by a summing circuit 24. The summing circuit 24 also receives an output signal 29. A difference signal from the summing circuit 24 is applied to an integrator 26. An integrated signal from the integrator 26 is applied to a quantizer 28. The quantizer generates the output signal 29. An external oversampling clock 21 drives the sigma delta modulator 20. This illustrates that the output of a sigma delta modulator consists of pulses modulated by the amplitude of the input signal.
  • FIG. 2 illustrates the measured power of both the output signal and the quantization noise in a conventional implementation of a delta modulator or sigma delta modulator. Here, the oversampling rate determines the frequency range of the quantization noise shown. As can be seen, if oversampling rate is too low, the quantization noise might not be well separated from the desired output signal, and that may seriously affects the quality of the output signal. [0007]
  • Since quantization noise is directly related to oversampling ratios, increasing the oversampling rate is a logical approach to reducing effects of quantization noise. However, as illustrated by FIGS. 1A and 1B, conventional implementations of both the delta modulator and the sigma delta modulator require a number of circuit blocks, such as an integrator, a summing circuit, a quantizer, and an external oversampling clock to drive the modulator. To operate all of this hardware at an oversampled rate, which is usually much larger than the input signal bandwidth, requires great circuit complexity. In addition, a higher oversampling ratio requires a higher speed external oversampling clock, which can add a significant or even prohibitive cost. Thus increasing the oversampling rate has not been practical in conventional implementations of the delta an sigma delta modulators. Increasing the order of the modulator can also decrease quantization noise, however, such an approach also increases circuit complexity and tend to result in less stable systems. [0008]
  • For the above reasons, conventional implementations of the delta modulator and sigma delta modulator have limited the use these conceptually elegant devices to low frequency applications. [0009]
  • SUMMARY OF THE INVENTION
  • According to the invention, oscillating signals are generated from analog signals by providing an analog signal having a variable slope or amplitude to a circuit with a variable operating point and having a transfer function characterized by an unstable operating region bounded by a first and a second stable operating region. The unstable operating region contains a first and a second reference point. The circuit is capable of producing an oscillating signal having a variable duty cycle, the duty cycle increasing as the variable operating point is positioned closer to the first reference point, the duty cycle decreasing as the variable operating point is positioned closer to the second reference point. The variable operating point is positioned substantially within the unstable region to produce the oscillating signal. The positioning of the operating point relative to the first and the second reference points is a function of the variable slope or amplitude of the analog signal. The oscillating signal is capable of being used to directly or indirectly generate a delta modulation or sigma delta modulation signal corresponding to the analog signal. [0010]
  • In a specific embodiment, the oscillating signal comprises a plurality of pulses. [0011]
  • In a specific embodiment, a more positive value of the slope or amplitude of the analog signal corresponds to a closer positioning of the variable operating point relative to one of the first and the second reference points, and wherein a more negative value of the slope or amplitude of the analog signal corresponds to a closer positioning of the variable operating point relative to another of the first and the second reference points. [0012]
  • The invention will be better understood by reference to the following description in connection with the accompanying drawings.[0013]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A shows building blocks for a conventional implementation of a delta modulator; [0014]
  • FIG. 1B shows building blocks for a conventional implementation of a sigma delta modulator; [0015]
  • FIG. 2 illustrates the measured power of both the output signal and the quantization noise in a conventional implementation of a delta modulator or sigma delta modulator; [0016]
  • FIG. 3 illustrates use of a circuit having an S-shaped transfer function characterized by an unstable operating region bounded by a first stable operating region and a second stable operating region; [0017]
  • FIG. 4 shows a circuit that is an example of the system shown in FIG. 3; [0018]
  • FIG. 5 shows the input and output of a delta modulator using a circuit configuration having an S-Shape transfer characteristic, such as the circuit shown in FIG. 4; [0019]
  • FIG. 6 illustrates use of a circuit having an N-shaped transfer function characterized by an unstable operating region bounded by a first stable operating region and a second stable operating region; [0020]
  • FIG. 7 shows a circuit that is an example of the system shown in FIG. 6; and [0021]
  • FIG. 8 illustrates a typical measured response of a delta modulator using a circuit configuration having an N-Shape transfer characteristic, such as the circuit shown in FIG. 7.[0022]
  • DESCRIPTION OF SPECIFIC EMBODIMENTS
  • FIG. 3 illustrates use of a [0023] circuit 302 having an S-shaped transfer function 304 characterized by an unstable operating region 306 bounded by a first stable operating region 305 and a second stable operating region 307. A delta modulator can be implemented by applying an input signal 308 to the circuit 302. At any given time, the circuit 302 operates at an operating point along the S-shaped transfer function 304, which is defined on an X and Y axis. For implementing the delta modulator, the operating point is kept primarily within the unstable operating region 306. The regions above and below the unstable operating region 306 are the stable operating regions 305 and 307, respectively. In one preferred embodiment, the unstable operating region 306 is symmetrical, in at least one characteristic, about the origin of the X and Y axis, as to provide some measure of symmetry in responding to the input signal 308. Keeping the operating point within the unstable operating region 306 causes the circuit 302 to generate pulses at an output 310 of the circuit 302.
  • Moving the position of the operating point within the [0024] unstable region 306 cause the duty cycle of the pulses to vary. In one embodiment, when the operating point is at the center of the unstable operating region 306, the duty cycle of the pulses generated by the circuit 302 is at or near 50%. As the operating point is driven closer to reference point Yup, the duty cycle become larger (i.e. larger than 50%), and as the operating point is driven closer to another reference point Ylo, the duty cycle becomes smaller (i.e. smaller than 50%). Reference points Yup and Ylo can be adjusted to provide the desired dynamic range for the circuit 302. An example set of equations that describe the operation of the circuit 302 are as follows: Y t = V s t - α X ɛ X t = Y - Ψ ( x )
    Figure US20020196168A1-20021226-M00001
  • The operating point for S-Shape transfer characteristic circuit can be found by setting dY/dt=0 and dX/dt=0. This is equivalent to the intersection between the lines Y=Ψ(x) and X=dV[0025] s/αdt, where dVs/dt denotes the slope of the input signal 308. Here, it can be seen that it is the slope of the input signal 308 that drives the operating point and therefore determines the duty cycle of the pulse generated at the output.
  • FIG. 4 shows a [0026] circuit 400 that is an example of the system shown in FIG. 3. Here, the state the state variables X and Y correspond to a current I (402) and a voltage V (404), respectively. An input 406 is connected to one end of a capacitor 408. The other end of the capacitor 408 is connected to an inverting input terminal of an op-amp 410. The inverting input terminal of the op-amp 410 is also connected to one end of a resistor 416. The other end of the resistor 416 is connected to an output terminal of the op-amp 410. A non-inverting input terminal of the op-amp 410 is connected to one end of a resistor 418. The other end of the resistor 418 is connected to the output terminal of the op-amp 410. The non-inverting input terminal of the op-amp 410 is also connected to one end of a resistor 420. The other end of the resistor 420 is connected to ground. The output terminal of the op-amp 410 is connected to an output 422.
  • Note that the [0027] circuit 400 shown in FIG. 4 is quite simple and does not require any external oversampling clock. The frequency of pulses generated by the circuit 400 can be increased or decreased by simply modifying the value of components in the circuit 400. Thus, this circuit illustrates the ability of the present invention to allow implementations of the operation of a delta modulator without the use of any complex circuitry or external oversampling clock.
  • Here, DC biases V[0028] 1 (412) and V2 (414) of the op-amp 410 are set to 1.5 V and −1.5 V, respectively. By changing V1 and V2, Ylo and Yup can be adjusted to desired values. The capacitor 408 is selected to have a capacitance of C1=0.02 uF. The resistors 416, 418, and 420 are selected to be 1 kΩ, 100Ω, and 100Ω, respectively. The circuit parameters presented here contribute to characteristics of the system, such as pulse densities. For example, in the case of DC biasing, with the resistors 418 and 420 fixed, the frequency of pulses generated can be increased by reducing R2C1,where R2 represents the resistance of the resistor 416 and C1 represents the capacitance of the capacitor 408. Nevertheless, the circuit(s) presented here and elsewhere in this application are merely illustrative examples. Different configurations, parameter, component values, and/or settings may also be used to achieve this embodiment of the present invention.
  • Thus, the [0029] circuit 400 is a realization of the operation of a delta modulator with the input 406 and the output 422. In this circuit, when the slope of the signal from the input 406 is negative, the duty cycle of pulses produced at the output 422 is larger than 50% because the operating point is closer to Yup. On the other hand, when the slope of the signal from the input 406 is positive, the duty cycle of the pulses produced at the output 422 is smaller than 50% because the operating point is closer to Ylo. For this case, the operating point of the circuit can be found by the intersection of the lines V=Ψ(I) and I=C1dVs/dt, where Vs is the voltage of the signal from the input 406.
  • FIG. 5 shows the input and output of a delta modulator using a circuit configuration having an S-Shape transfer characteristic, such as the circuit shown in FIG. 4. An [0030] input signal 502 is a sine wave. An output signal 504 corresponding to the input signal 502 is a string of pulses with varying widths. As seen in FIG. 5, the pulses are modulated. For example, the pulse width is wider when the input signal slope is more negative, verifying the fact that the slope of the input signal is modulating the pulses.
  • FIG. 6 illustrates use of a [0031] circuit 602 having an N-shaped transfer function 604 characterized by an unstable operating region 606 bounded by a first stable operating region 605 and a second stable operating region 607. A sigma delta modulator can be implemented by applying an input signal 608 to the circuit 602. At any given time, the circuit 602 operates at an operating point along the N-shaped transfer function 604, which is defined on an X and Y axis. For implementing the sigma delta modulator, the operating point is kept primarily within the unstable operating region 606. The regions to the left and right of the unstable operating region 606 are the stable operating regions 605 and 607, respectively. FIG. 6 also shows that in one preferred embodiment, the unstable operating region 606 is symmetrical about the origin of the X and Y axis, provide a measure of symmetry in responding to the input signal 608. Keeping the operating point within the unstable operating region 606 causes the circuit 602 to generate pulses at an output 610 of the circuit 602.
  • Moving the position of the operating point within the [0032] unstable region 606 cause the duty cycle of the pulses to vary. In one embodiment, when the operating point is at the center of the unstable operating region 606, the duty cycle of the pulses generated by the circuit 602 is at or near 50%. As the operating point is driven closer to reference point Yup, the duty cycle become larger (i.e. larger than 50%), and as the operating point is driven closer to another reference point Ylo, the duty cycle becomes smaller (i.e. smaller than 50%). Reference points Yup and Ylo can be adjusted to provide the desired dynamic range for the circuit 602. An example set of equations that describe the operation of the circuit 602 are as follows: α X t = V s - Y ɛ Y t = X - Ψ ( y )
    Figure US20020196168A1-20021226-M00002
  • The operating point for N-Shape transfer characteristic circuit can be found by setting dY/dt=0 and dX/dt=0. This is equivalent to the intersection between the X=Ψ(Y) line and Y=V[0033] s, where Vs denotes the input signal 608. Here, it can be seen that it is the amplitude of the input signal 608 that drives the operating point and therefore determines the duty cycle of the pulse generated at the output.
  • FIG. 7 shows a circuit [0034] 700 that is an example of the system shown in FIG. 6. Here, the state the state variables X and Y correspond to a current I(702) and a voltage V (704), respectively. An input 706 is connected to one end of an inductor 708. The other end of the inductor 708 is connected to a non-inverting input terminal of an op-amp 710. The non-inverting input terminal of the op-amp 710 is also connected to one end of a resistor 716. The other end of the resistor 716 is connected to an output terminal of the op-amp 710. An inverting input terminal of the op-amp 710 is connected to one end of a resistor 718. The other end of the resistor 718 is connected to the output terminal of the op-amp 710. The inverting input terminal of the op-amp 710 is also connected to one end of a resistor 720. The other end of the resistor 720 is connected to ground. The output terminal of the op-amp 710 is connected to an output 722.
  • Note that the circuit [0035] 700 shown in FIG. 7 is quite simple and does not require any external oversampling clock. The frequency of pulses generated by the circuit 700 can be increased or decreased by simply modifying the value of components in the circuit 700. As an example, in the case that the DC biasing, resistors 718 and 720 are fixed, the frequency of pulses generated can be altered by varying L/R, where L is the inductor 708 and R is the resistor 716. Thus, this circuit illustrates the ability of the present invention to allow implementations of the operation of a sigma delta modulator without the use of any complex circuitry or external oversampling clock.
  • Here, DC biases V[0036] cc (712) and Vdd (714) of the op-amp 710 are set to 5 V and −5 V, respectively. By changing Vcc and Vdd, Ylo and Yup can be adjusted to desired values. The inductor 708 is selected to have an inductance of L=1 mH. The resistors 716, 718, and 720 are selected to be 1 kΩ, 1 kΩ, and 500Ω, respectively. The circuit parameters presented here contribute to characteristics of the system, such as pulse densities. For example, in the case of DC biasing, with the resistors 718 and 720 fixed, the frequency of pulses generated can be adjusted by varying L/R, where L is the inductance of the inductor 708 and R is the resistance of the resistor 716. Nevertheless, the circuit(s) presented here and elsewhere in this application are merely illustrative examples. Different configurations, parameter, component values, and/or settings may also be used to achieve this embodiment of the present invention.
  • Thus, the circuit [0037] 700 is a realization of the operation of a sigma delta modulator with the input 706 and the output 722. Operation of this circuit 700 can be compared to that of the circuit 400 discussed above that realizes the operation of a delta modulator, with the exception that the duty cycle of the pulses of this circuit 700 responds to the amplitude, as opposed to the slope of the input signal.
  • FIG. 8 illustrates a typical measured response of a sigma delta modulator using a circuit configuration having an N-Shape transfer characteristic, such as the circuit shown in FIG. 7. An [0038] input signal 802 is a sine wave. An output signal 804 corresponding to the input signal 802 is a string of pulses with varying widths. As seen in FIG. 8, the pulses are modulated. The pulse width depends on the amplitude of the input signal, verifying the fact that the amplitude of the input signal is modulating the pulses.
  • Although the present invention has been described in terms of specific embodiments, it should be apparent to those skilled in the art that the scope of the present invention is not limited to the described specific embodiments. [0039]
  • The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense. It will, however, be evident that additions, subtractions, substitutions, and other modifications may be made without departing from the broader spirit and scope of the invention as set forth in the claims. [0040]

Claims (23)

What is claimed is:
1. A method for generating oscillating signals from analog signals comprising:
providing an analog signal having a variable slope to a circuit with a variable operating point and having a transfer function characterized by an unstable operating region bounded by a first and a second stable operating region, said unstable operating region containing a first and a second reference point, said circuit capable of producing an oscillating signal having a variable duty cycle, said duty cycle increasing as said variable operating point is positioned closer to said first reference point, said duty cycle decreasing as said variable operating point is positioned closer to said second reference point; and
positioning said variable operating point substantially within said unstable region to produce said oscillating signal, said positioning of said variable operating point being dependent on said variable slope of said analog signal,
wherein said positioning of said operating point relative to said first and said second reference points is a function of said variable slope of said analog signal,
wherein said oscillating signal is capable of being used to directly or indirectly generate a delta modulation signal corresponding to said analog signal.
2. The method of claim 1 wherein said first and said second reference points can be adjusted to provide a desired dynamic range of said circuit.
3. The method of claim 1 wherein a more positive value of said slope of said analog signal corresponds to a closer positioning of said variable operating point relative to one of said first and said second reference points, and wherein a more negative value of said slope of said analog signal corresponds to a closer positioning of said variable operating point relative to another of said first and said second reference points.
4. The method of claim 1 wherein said unstable operating region is symmetrical about a center location between said first reference point and said second reference point, wherein positioning of said variable operating point at or near said center location corresponds to said duty cycle being at or near 50%.
5. The method of claim 1 wherein said oscillating signal comprises a plurality of pulses.
6. The method of claim 1 further comprising a step of generating said delta modulation signal from said oscillating signal.
7. An apparatus for generating oscillating signals from analog signals comprising:
a circuit with a variable operating point and having a transfer function characterized by an unstable operating region bounded by a first and a second stable operating region, said unstable operating region containing a first and a second reference point, said circuit capable of producing an oscillating signal having a variable duty cycle, said duty cycle increasing as said variable operating point is positioned closer to said first reference point, said duty cycle decreasing as said variable operating point is positioned closer to said second reference point; and
an input providing an analog signal having a variable slope to said circuit, wherein said variable operating point is positioned substantially within said unstable region to produce said oscillating signal, wherein positioning of said variable operating point relative to said first and said second reference points corresponds to said variable slope of said analog signal;
wherein said oscillating signal is capable of being used to directly or indirectly generate a delta modulation signal corresponding to said analog signal.
8. The apparatus of claim 7 wherein said first and said second reference points can be adjusted to provide a desired dynamic range of said circuit.
9. The apparatus of claim 7 wherein a more positive value of said slope of said analog signal corresponds to a closer positioning of said variable operating point relative to one of said first and said second reference points, and wherein a more negative value of said slope of said analog signal corresponds to a closer positioning of said variable operating point relative to another of said first and said second reference points.
10. The apparatus of claim 7 wherein said unstable operating region is symmetrical about a center location between said first reference point and said second reference point, wherein positioning of said variable operating point at or near said center location corresponds to said duty cycle being at or near 50%.
11. The apparatus of claim 7 wherein said oscillating signal comprises a plurality of pulses.
12. A system for generating oscillating signals from analog signals comprising:
means for providing an analog signal having a variable amplitude to a circuit with a variable operating point and having a transfer function characterized by an unstable operating region bounded by a first and a second stable operating region, said unstable operating region containing a first and a second reference point, said circuit capable of producing an oscillating signal having a variable duty cycle, said duty cycle increasing as said variable operating point is positioned closer to said first reference point, said duty cycle decreasing as said variable operating point is positioned closer to said second reference point; and
means for positioning said variable operating point substantially within said unstable region to produce said oscillating signal, wherein positioning of said variable operating point relative to said first and said second reference points corresponds to said variable amplitude of said analog signal;
wherein said oscillating signal is capable of being used to directly or indirectly generate a delta modulation signal corresponding to said analog signal.
13. A method for generating oscillating signals from analog signals comprising:
providing an analog signal having a variable amplitude to a circuit with a variable operating point and having a transfer function characterized by an unstable operating region bounded by a first and a second stable operating region, said unstable operating region containing a first and a second reference point, said circuit capable of producing an oscillating signal having a variable duty cycle, said duty cycle increasing as said variable operating point is positioned closer to said first reference point, said duty cycle decreasing as said variable operating point is positioned closer to said second reference point; and
positioning said variable operating point substantially within said unstable region to produce said oscillating signal, wherein positioning of said variable operating point relative to said first and said second reference points corresponds to said variable amplitude of said analog signal;
wherein said oscillating signal is capable of being used to directly or indirectly generate a sigma delta modulation signal corresponding to said analog signal.
14. The method of claim 13 wherein said first and said second reference points can be adjusted to provide a desired dynamic range of said circuit.
15. The method of claim 13 wherein a more positive value of said amplitude of said analog signal corresponds to a closer positioning of said variable operating point relative to one of said first and said second reference points, and wherein a more negative value of said amplitude of said analog signal corresponds to a closer positioning of said variable operating point relative to another of said first and said second reference points.
16. The method of claim 13 wherein said unstable operating region is symmetrical about a center location between said first reference point and said second reference point, wherein positioning of said variable operating point at or near said center location corresponds to said duty cycle being at or near 50%.
17. The method of claim 13 wherein said oscillating signal comprises a plurality of pulses.
18. An apparatus for generating oscillating signals from analog signals comprising:
circuit with a variable operating point and having a transfer function characterized by an unstable operating region bounded by a first and a second stable operating region, said unstable operating region containing a first and a second reference point, said circuit capable of producing an oscillating signal having a variable duty cycle, said duty cycle increasing as said variable operating point is positioned closer to said first reference point, said duty cycle decreasing as said variable operating point is positioned closer to said second reference point; and
an input providing an analog signal having a variable amplitude to said circuit, wherein said variable operating point is positioned substantially within said unstable region to produce said oscillating signal, wherein positioning of said variable operating point relative to said first and said second reference points corresponds to said variable amplitude of said analog signal;
wherein said oscillating signal is capable of being used to directly or indirectly generate a sigma delta modulation signal corresponding to said analog signal.
19. The apparatus of claim 18 wherein said first and said second reference points can be adjusted to provide a desired dynamic range of said circuit.
20. The apparatus of claim 18 wherein a more positive value of said amplitude of said analog signal corresponds to a closer positioning of said variable operating point relative to one of said first and said second reference points, and wherein a more negative value of said amplitude of said analog signal corresponds to a closer positioning of said variable operating point relative to another of said first and said second reference points.
21. The apparatus of claim 18 wherein said unstable operating region is symmetrical about a center location between said first reference point and said second reference point, wherein positioning of said variable operating point at or near said center location corresponds to said duty cycle being at or near 50%.
22. The apparatus of claim 18 wherein said oscillating signal comprises a plurality of pulses.
23. A system for generating oscillating signals from analog signals comprising:
means for providing an analog signal having a variable amplitude to a circuit with a variable operating point and having a transfer function characterized by an unstable operating region bounded by a first and a second stable operating region, said unstable operating region containing a first and a second reference point, said circuit capable of producing an oscillating signal having a variable duty cycle, said duty cycle increasing as said variable operating point is positioned closer to said first reference point, said duty cycle decreasing as said variable operating point is positioned closer to said second reference point; and
means for positioning said variable operating point substantially within said unstable region to produce said oscillating signal, wherein positioning of said variable operating point relative to said first and said second reference points corresponds to said variable amplitude of said analog signal;
wherein said oscillating signal is capable of being used to directly or indirectly generate a sigma delta modulation signal corresponding to said analog signal.
US09/919,079 2001-06-18 2001-07-30 Method and apparatus for delta modulator and sigma delta modulator Expired - Fee Related US6498572B1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
US09/919,079 US6498572B1 (en) 2001-06-18 2001-07-30 Method and apparatus for delta modulator and sigma delta modulator
CN02812149.XA CN1589530A (en) 2001-06-18 2002-06-18 Method and apparatus for delta modulator and sigma delta modulator
PCT/IB2002/003178 WO2002103916A2 (en) 2001-06-18 2002-06-18 Method and apparatus for delta modulator and sigma delta modulator
JP2003506107A JP2004531155A (en) 2001-06-18 2002-06-18 Method and apparatus for delta modulator and sigma delta modulator
EP02765150A EP1400021A2 (en) 2001-06-18 2002-06-18 Method and apparatus for delta modulator and sigma delta modulator

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US29940801P 2001-06-18 2001-06-18
US09/919,079 US6498572B1 (en) 2001-06-18 2001-07-30 Method and apparatus for delta modulator and sigma delta modulator

Publications (2)

Publication Number Publication Date
US6498572B1 US6498572B1 (en) 2002-12-24
US20020196168A1 true US20020196168A1 (en) 2002-12-26

Family

ID=26971206

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/919,079 Expired - Fee Related US6498572B1 (en) 2001-06-18 2001-07-30 Method and apparatus for delta modulator and sigma delta modulator

Country Status (5)

Country Link
US (1) US6498572B1 (en)
EP (1) EP1400021A2 (en)
JP (1) JP2004531155A (en)
CN (1) CN1589530A (en)
WO (1) WO2002103916A2 (en)

Family Cites Families (53)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE94855C (en)
NL136338C (en) 1959-12-21
US3239832A (en) 1962-04-16 1966-03-08 Ford Motor Co Binary to one-out-of-m decimal digital decoder utilizing transformer-coupled fixed memory
US3209282A (en) 1962-05-16 1965-09-28 Schnitzler Paul Tunnel diode oscillator
IT712963A (en) 1963-01-15
GB1036328A (en) 1963-12-13 1966-07-20 Marconi Co Ltd Improvements in or relating to amplitude discriminator circuit arrangements
US3246256A (en) 1964-06-08 1966-04-12 Rca Corp Oscillator circuit with series connected negative resistance elements for enhanced power output
US3387298A (en) 1964-10-26 1968-06-04 Honeywell Inc Combined binary decoder-encoder employing tunnel diode pyramidorganized switching matrix
FR1438262A (en) 1964-12-16 1966-05-13 Ultra Electronics Ltd Tunnel diode circuit
US3846717A (en) 1966-02-02 1974-11-05 Ibm Bulk effect semiconductor oscillator including resonant low frequency input circuit
US3527949A (en) 1967-02-15 1970-09-08 Gen Electric Low energy,interference-free,pulsed signal transmitting and receiving device
US3571753A (en) 1969-09-05 1971-03-23 Moore Associates Inc Phase coherent and amplitude stable frequency shift oscillator apparatus
DE2059411B2 (en) 1970-12-02 1972-10-19 Siemens AG, 1000 Berlin u. 8000 München PROCEDURE FOR TRANSMITTING A VARIETY OF BINARY MESSAGES OVER A TRANSPARENT CHANNEL
US3755696A (en) 1971-10-14 1973-08-28 Sperry Rand Corp Detector having a constant false alarm rate and method for providing same
US4037252A (en) 1973-11-10 1977-07-19 U.S. Philips Corporation Apparatus for reading a disc-shaped record carrier with plural scanning spots for stable radial tracking
US3967210A (en) 1974-11-12 1976-06-29 Wisconsin Alumni Research Foundation Multimode and multistate ladder oscillator and frequency recognition device
DE2459531B2 (en) 1974-12-17 1977-09-29 Daimler-Benz Ag, 7000 Stuttgart RC RECTANGULAR GENERATOR AFTER THE CHARGING CURRENT PROCESS
US4028562A (en) 1975-06-16 1977-06-07 Mcdonnell Douglas Corporation Negative impedance transistor device
DE2602794A1 (en) 1976-01-26 1977-07-28 Siemens Ag Oscillator with inverting amplifier - is used with series resonant feedback circuit, so that oscillations are selectively excited by start signal
DE2946875A1 (en) * 1979-05-17 1981-05-27 Georg Dipl.-Ing. 8047 Karlsfeld Figol WIRELESS INTERCOM SYSTEM
US4425647A (en) 1979-07-12 1984-01-10 Zenith Radio Corporation IR Remote control system
US4365212A (en) 1980-09-30 1982-12-21 Rca Corporation Gated oscillator including initialization apparatus for enhancing periodicity
DE3103884A1 (en) 1981-02-05 1982-09-02 Robert Bosch Gmbh, 7000 Stuttgart REMOTE CONTROL SYSTEM FOR SELECTIVE CONTROL OF CONSUMERS
US4560949A (en) 1982-09-27 1985-12-24 Rockwell International Corporation High speed AGC circuit
US4862160A (en) 1983-12-29 1989-08-29 Revlon, Inc. Item identification tag for rapid inventory data acquisition system
EP0159000B1 (en) 1984-04-16 1990-07-11 Hitachi, Ltd. Method and apparatus for controlling pwm inverters
US5812081A (en) 1984-12-03 1998-09-22 Time Domain Systems, Inc. Time domain radio transmission system
US4743906A (en) 1984-12-03 1988-05-10 Charles A. Phillips Time domain radio transmission system
US5012244A (en) * 1989-10-27 1991-04-30 Crystal Semiconductor Corporation Delta-sigma modulator with oscillation detect and reset circuit
DE69127840T2 (en) 1990-03-01 1998-03-05 Fujitsu Ltd Optical transmitter
US5107264A (en) 1990-09-26 1992-04-21 International Business Machines Corporation Digital frequency multiplication and data serialization circuits
US5274375A (en) * 1992-04-17 1993-12-28 Crystal Semiconductor Corporation Delta-sigma modulator for an analog-to-digital converter with low thermal noise performance
US5337054A (en) 1992-05-18 1994-08-09 Anro Engineering, Inc. Coherent processing tunnel diode ultra wideband receiver
US5339053A (en) 1993-09-17 1994-08-16 The United States Of America As Represented By The Secretary Of The Army Instant-on microwave oscillators using resonant tunneling diode
FR2724276A1 (en) 1994-09-07 1996-03-08 Valeo Electronique RHYTHM RECOVERY DEVICE, RECEIVER AND TRANSMISSION DEVICE COMPRISING THE SAME, AND RADIO FREQUENCY SIGNAL USING THE SAME
US5832035A (en) 1994-09-20 1998-11-03 Time Domain Corporation Fast locking mechanism for channelized ultrawide-band communications
US5532641A (en) 1994-10-14 1996-07-02 International Business Machines Corporation ASK demodulator implemented with digital bandpass filter
JP3357772B2 (en) 1995-03-31 2002-12-16 株式会社東芝 Receiver circuit, optical receiver circuit, optical receiver module, and optical wiring module set
KR0145622B1 (en) 1995-11-28 1998-12-01 김광호 Pwm signal output circuit
JP3094908B2 (en) 1996-04-17 2000-10-03 日本電気株式会社 Audio coding device
US5892701A (en) 1996-08-14 1999-04-06 Tamarack Microelectronics, Inc. Silicon filtering buffer apparatus and the method of operation thereof
US6087968A (en) * 1997-04-16 2000-07-11 U.S. Philips Corporation Analog to digital converter comprising an asynchronous sigma delta modulator and decimating digital filter
US5757301A (en) * 1997-05-01 1998-05-26 National Science Council Instability recovery method for sigma-delta modulators
US5901172A (en) 1997-06-11 1999-05-04 Multispectral Solutions, Inc. Ultra wideband receiver with high speed noise and interference tracking threshold
FR2766303B1 (en) 1997-07-18 1999-09-03 Sgs Thomson Microelectronics VARIABLE FREQUENCY LOAD PUMPS
JPH1174766A (en) 1997-08-27 1999-03-16 Sony Corp Cock pulse multiplier
JPH11177344A (en) 1997-12-08 1999-07-02 Oki Electric Ind Co Ltd Modulation circuit
DE19809334A1 (en) 1998-03-05 1999-09-09 Imi Norgren Herion Fluidtronic Gmbh & Co Kg Process for energizing analog component e.g. sensor valve using signals transmitted by programmable circuit
US6044113A (en) 1999-02-17 2000-03-28 Visx, Inc. Digital pulse width modulator
WO2001031784A1 (en) * 1999-10-28 2001-05-03 The National University Of Singapore Method and apparatus for generating pulses from analog waveforms
US6275544B1 (en) 1999-11-03 2001-08-14 Fantasma Network, Inc. Baseband receiver apparatus and method
CN1454410A (en) * 2000-08-04 2003-11-05 新加坡国立大学 Method and apparatus for a digital clock multiplication circuit
EP1371136A1 (en) * 2001-03-13 2003-12-17 The National University of Singapore Circuitry with resistive input impedance for generating pulses from analog waveforms

Also Published As

Publication number Publication date
CN1589530A (en) 2005-03-02
JP2004531155A (en) 2004-10-07
US6498572B1 (en) 2002-12-24
WO2002103916A2 (en) 2002-12-27
WO2002103916A3 (en) 2003-12-04
EP1400021A2 (en) 2004-03-24

Similar Documents

Publication Publication Date Title
US7348840B2 (en) Feedback controller for PWM amplifier
US5347587A (en) Speaker driving device
US5352986A (en) Closed loop power controller
CN1178394C (en) Fractional-N frequency synthesiser
EP0495328A1 (en) Sigma delta converter
JP3593805B2 (en) Special effects processor
WO2005122409A1 (en) Analog-to-digital modulation
US8299866B2 (en) Method and device including signal processing for pulse width modulation
US6137429A (en) Circuit and method for attenuating noise in a data converter
US7200187B2 (en) Modulator for digital amplifier
EP0642221A1 (en) Output filter for over-sampling digital-to-analog converter
EP0686323B1 (en) One-bit analog-to-digital converters and digital-to-analog converters using an adaptive filter having two regimes of operation
JP4476459B2 (en) Signal processing circuit
US6236345B1 (en) Video rate D/A converter with sigma-delta modulator
JP3369448B2 (en) Digital switching amplifier
US6498572B1 (en) Method and apparatus for delta modulator and sigma delta modulator
US6842131B1 (en) Delta-sigma modulator
JPH0865166A (en) Signal modulator
TW554614B (en) Method and apparatus for delta modulator and sigma delta modulator
US7034726B2 (en) Data converter
JP3047368B2 (en) A / D converter circuit
Schinkel Data Converter
JPH1175081A (en) Deflection circuit
GB2183115A (en) Digital to analogue converter

Legal Events

Date Code Title Description
AS Assignment

Owner name: SINGAPORE, NATIONAL UNIVERSITY OF, THE, SINGAPORE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JURIANTO, JOE;LYE, KIN MUN;REEL/FRAME:012046/0182

Effective date: 20010723

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20061224