US20020162770A1 - Carrier assembly for semiconductor ic (integrated circuit) packages - Google Patents
Carrier assembly for semiconductor ic (integrated circuit) packages Download PDFInfo
- Publication number
- US20020162770A1 US20020162770A1 US09/847,389 US84738901A US2002162770A1 US 20020162770 A1 US20020162770 A1 US 20020162770A1 US 84738901 A US84738901 A US 84738901A US 2002162770 A1 US2002162770 A1 US 2002162770A1
- Authority
- US
- United States
- Prior art keywords
- tray
- component
- latch
- semiconductor chip
- integrally molded
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 35
- 230000002093 peripheral effect Effects 0.000 claims description 18
- 238000004519 manufacturing process Methods 0.000 claims description 12
- 238000012360 testing method Methods 0.000 claims description 11
- 230000014759 maintenance of location Effects 0.000 claims description 6
- 241000237509 Patinopecten sp. Species 0.000 claims description 5
- 235000020637 scallop Nutrition 0.000 claims description 5
- 230000000295 complement effect Effects 0.000 claims description 3
- 230000000712 assembly Effects 0.000 claims description 2
- 238000000429 assembly Methods 0.000 claims description 2
- 230000006835 compression Effects 0.000 claims 1
- 238000007906 compression Methods 0.000 claims 1
- 239000011159 matrix material Substances 0.000 description 15
- 239000000969 carrier Substances 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 238000005452 bending Methods 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000006073 displacement reaction Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000003780 insertion Methods 0.000 description 1
- 230000037431 insertion Effects 0.000 description 1
- 238000011112 process operation Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/673—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere using specially adapted carriers or holders; Fixing the workpieces on such carriers or holders
- H01L21/67333—Trays for chips
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68313—Auxiliary support including a cavity for storing a finished device, e.g. IC package, or a partly finished device, e.g. die, during manufacturing or mounting
Definitions
- the present invention relates generally to the manufacture of semiconductor IC packages such as are utilized in different computer electronic circuit applications, and particularly concerns a semiconductor IC package carrier that may be used advantageously in connection with various semiconductor integrated circuit manufacturing and testing operations to obtain increases in operations efficiencies and reductions in operations costs.
- the semiconductor IC package carrier assembly of the present invention is basically comprised of a tray component having a deck surface provided with a matrix of multiple integrally-molded package pockets, a separate cover component having a deck with a matrix of multiple integrally-molded package pockets whose positions respectively register with the tray component package pockets when assembled to the tray component, and multiple latch components that are each comprised of a latch cutout receptacle element molded integral with the assembly tray component and of a snap latch element that is molded integral with the cover component and that co-operates with a respective latch cutout receptacle element when the carrier tray and cover components are properly assembled.
- the invention tray component is provided with multiple, integrally-molded depending IC package support legs associated with each tray component package matrix pocket
- the cover component is provided with correspondingly positioned multiple, integrally-molded depending IC package clamp legs that are associated with each cover component package matrix pocket and that each co-operatively nest with and within a respective one of the tray component depending IC package support legs when the tray component and the cover component are assembled.
- the cover component package matrix pocket depending clamp legs function to rigidly clamp the contained semiconductor IC packages in fixed positions relative to the carrier assembly and thereby enable the carrier assembly and contained semiconductor chip packages to be fully rotated about each possible rotational axis and moved at relatively high lateral velocities without ensuing displacement of any chip package relative to the carrier assembly.
- a tool that may be either manually or mechanically operated is provided for releasing the carrier assembly engaged latch elements from secured engagement with each other to thereby facilitate complete disengagement of the carrier assembly cover component from the carrier assembly tray component and facilitate subsequent unloading of the contained semiconductor IC packages from the tray component.
- FIG. 1 is a top plan view schematically illustrating a preferred tray component utilized in the practice of the present invention
- FIG. 2 is a longitudinal section view taken along line 2 - 2 of FIG. 1;
- FIG. 3 is a transverse sectional view taken along line 3 - 3 of FIG. 1;
- FIG. 4 is a top plan view schematically illustrating a preferred cover component utilized in the practice of the present invention.
- FIG. 5 is a longitudinal section view taken along line 5 - 5 of FIG. 4;
- FIG. 6 is a transverse section view taken along line 6 - 6 of FIG. 4;
- FIG. 7 is a top plan view of the components of FIGS. 1 and 4 assembled to comprise a preferred embodiment of the semiconductor IC package carrier assembly of the present invention
- FIG. 8 is a section view taken at line 8 - 8 of FIG. 7;
- FIG. 9 is a section view taken at line 9 - 9 - of FIG. 7;
- FIG. 10 is an enlarged partial section view taken at line 10 - 10 of FIG. 7;
- FIG. 11 is a partially-sectioned enlarged elevation view taken at line 11 - 11 of FIG. 7 and illustrating a representative latch element of the cover component of FIGS. 4 through 6 co-operating with a latch cutout receptacle element of the tray component of FIGS. 1 through 3;
- FIG. 12 is a section view similar to FIG. 11 but taken along line 12 - 12 of FIG. 7.
- FIGS. 1 through 3 illustrate the tray component 10 of the present invention.
- Such invention component is preferably configured to meet the requirements of JEDEC (Joint Electron Device Engineering Council) Design Standard No. 95-1 for generic matrix trays for handling and shipping different semiconductor IC packages by having specified overall height, width, and length dimensions, by being provided with specified matrix density and positioning of the included package matrix pockets 12 that are molded integrally within tray component deck 14 , and by including the required pin-one orientation chamfer 16 and tray orientation scallop 18 features.
- Tray component 10 in the configuration illustrated in FIG. 1, has six matrix columns of open pockets 12 , each column having two rows, but can have other numbers of columns of open pockets and other numbers of rows of open pockets in each column depending upon the size and shape of the semiconductor IC packages that are to be carried.
- tray component 10 Also molded integrally within deck 14 of tray component 10 are four depending support legs 20 for each open matrix pocket 12 , and the illustrated six latch cutout receptacle elements 22 .
- the particular number and positions of latch receptacle elements 22 included in a tray component 10 corresponds to the number and positions of the snap latch elements molded in the invention cover component, and usually varies with the overall width and length of the tray and cover components, with four corner-positioned snap latches generally being the required minimum number.
- each depending support leg 20 provided in tray component 10 is provided with an integral lip-like terminating corner shelf 24 upon which a co-operating installed semiconductor chip package corner will rest for support and clamping purposes.
- Tray component deck 14 has an integrally molded peripheral recess 26 formed on its top side and an integrally molded downwardly extending peripheral projection 28 formed on its underside. Trays may be stacked by having a downwardly extending peripheral projection 28 of an upper tray received in a peripheral recess 26 formed on the top side of a lower tray.
- FIGS. 4 through 6 illustrate the cover component 30 of the present invention.
- Such invention component is preferably configured to have open pockets 32 molded integrally within cover component deck 34 , and also preferably includes a JEDEC-required pin-one orientation chamfer 36 and cover orientation scallop 38 features.
- Cover component 30 in the configuration illustrated in FIG. 4, has, like tray component 10 , six columns of matrix pockets 32 that each have two rows so as to obtain registration of open pockets 32 with matrix package pockets 12 when the tray and cover components are properly assembled. Also molded integrally with deck 34 of cover component 30 are four depending clamping legs 40 for each open pocket 32 , and the six snap latch elements designated 42 .
- each depending clamping leg 40 provided in assembly cover component 30 is positioned to slidably nest within a respective support leg 20 in tray component 10 . See FIG. 10.
- cover component 30 is provided at the underside of its peripheral rim with an access undercut 44 associated with each snap latch element 42 . Such access undercuts facilitate the insertion of a assembly release tool to effect the unlatching of cover component 30 from tray component 10 upon the completion of manufacturing and testing operations and preparatory to semiconductor IC package unloading.
- Cover component deck 34 has an integrally molded peripheral recess 64 formed on its top side and an integrally molded downwardly extending peripheral projection 66 formed on its underside. A projection 66 on one cover is received on a cover peripheral recess 64 of a second cover when covers are stacked.
- FIGS. 7 through 10 illustrate the tray component 10 of FIGS. 1 through 3 and the cover component 30 of FIGS. 4 through 6 properly assembled to form a preferred embodiment of the semiconductor IC carrier assembly 50 of the present invention.
- Carrier assembly 50 typically contains a semiconductor chip package P loaded into each invention matrix package open pocket. For purposes of clarity of illustration, however, only one such semiconductor chip package P is shown schematically in each of FIGS. 7 through 10.
- each clamping leg 40 is formed such that when a semiconductor chip package P has been properly positioned on the lip-like corner shelves 24 within a pocket 12 of tray component 10 , and cover component 30 is securely latched to tray component 10 by co-operating latch elements 22 and 42 , the frictional resistance and latch bars bending stress resulting from the engagement of latch elements secure the carrier assembly 50 from separating, causing package P to be securely locked between the surface of clamping legs 40 on the cover component and the shelves 24 on the tray component, in fixed positions relative to assembly 50 , thereby permitting manufacturing operations to be effectively accomplished on the packages P without requiring that the carrier assembly 50 have any particular orientation such as a horizontal orientation or particular operational movement speed restriction.
- FIGS. 11 and 12 more clearly illustrate a preferred construction of co-operating latch components 22 in tray component 10 and 42 in cover component 30 .
- Each latch receptacle 22 is an rectangular cutout integrally-molded in tray deck 14 and is provided with a chamfered lower opening edge 52 .
- Each snap latch element 42 is integrally-molded in cover deck 34 and has a pair of spaced-apart latch bars 54 that are each provided with a nose taper 56 and an end taper 58 . In their unengaged positions, the latch bars 54 of snap latches 42 are positioned so that their end tapers 58 contact the non-chamfered upper edges of latch receptacle cutouts 22 as cover 30 first contacts tray component 10 during assembly to tray component 10 .
- each latch bar 54 is provided with an integrally molded recess 60 and an integrally molded boss 62 that has a lower extreme with a configuration that is complementary to the configuration of molded recess 60 to facilitate subsequent stacking of cover components only.
- cover peripheral projection 66 is received in tray peripheral recess 26 . Also, when a pair of carrier assemblies 50 are stacked, tray component peripheral projection 28 of one carrier assembly 50 is received in the cover component peripheral recess 64 of an adjacent carrier assembly.
- snap latch bars 54 of each snap latch element 42 are conveniently sprung toward each other to thus disengage nose tapers 56 from retention within latch receptacle opening 22 .
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Packaging Frangible Articles (AREA)
- Container, Conveyance, Adherence, Positioning, Of Wafer (AREA)
Abstract
A semiconductor chip package carrier assembly is provided with a tray component having depending support legs that support multiple semiconductor chip packages in open package pockets, with a cover component having depending clamping legs in open package pockets that register with the tray component open package pockets, and with snap latches that securely and removably join the cover component to the tray component in a manner whereby each contained semiconductor chip package is locked by the depending support legs and depending clamping legs in a fixed position with respect to the tray and cover components throughout all spatial orientations of the assembly.
Description
- None.
- The present invention relates generally to the manufacture of semiconductor IC packages such as are utilized in different computer electronic circuit applications, and particularly concerns a semiconductor IC package carrier that may be used advantageously in connection with various semiconductor integrated circuit manufacturing and testing operations to obtain increases in operations efficiencies and reductions in operations costs.
- Known carriers for transporting and processing semiconductor IC packages between and within different manufacturing and testing operations, and particularly those carriers qualifying as JEDEC (Joint Electron Device Engineering Council) standard trays, are unnecessarily restricted to relatively slow lateral movement during manufacturing and testing process operations, are unnecessarily restricted to relatively horizontal carrier orientations because of inadequate individual semiconductor IC package retention, and can also unnecessarily contribute to unwanted semiconductor IC package damage arising out of inadvertent carrier handling accidents. Such limitations lead to relatively low device manufacturing and testing efficiencies and consequential relatively high manufacturing and testing costs. See U.S. Pat. No. 5,794,783 pertaining to a “Die-level Burn-in and Test Flipping Tray” invention, issued May 1, 2001 in the name of Carter, and assigned to Intel Corporation for details of a representative JEDEC-standard general matrix tray which is subject to such shortcomings.
- Accordingly it is a principal object of the present invention to provide a semiconductor IC package carrier that, when utilized in connection with various device manufacturing and testing operations, significantly improves processing efficiency and also significantly reduces related manufacturing and testing costs.
- Other objects and advantages of the present invention will become apparent during consideration of the detailed descriptions, drawings, and claims which follow.
- The semiconductor IC package carrier assembly of the present invention is basically comprised of a tray component having a deck surface provided with a matrix of multiple integrally-molded package pockets, a separate cover component having a deck with a matrix of multiple integrally-molded package pockets whose positions respectively register with the tray component package pockets when assembled to the tray component, and multiple latch components that are each comprised of a latch cutout receptacle element molded integral with the assembly tray component and of a snap latch element that is molded integral with the cover component and that co-operates with a respective latch cutout receptacle element when the carrier tray and cover components are properly assembled. The invention tray component is provided with multiple, integrally-molded depending IC package support legs associated with each tray component package matrix pocket, and the cover component is provided with correspondingly positioned multiple, integrally-molded depending IC package clamp legs that are associated with each cover component package matrix pocket and that each co-operatively nest with and within a respective one of the tray component depending IC package support legs when the tray component and the cover component are assembled.
- With semiconductor IC packages properly positioned in the tray component package matrix pockets and supported by the tray component depending support leg elements, and with the integrally-molded latch elements of the tray component and of the cover component being cooperatively engaged, the cover component package matrix pocket depending clamp legs function to rigidly clamp the contained semiconductor IC packages in fixed positions relative to the carrier assembly and thereby enable the carrier assembly and contained semiconductor chip packages to be fully rotated about each possible rotational axis and moved at relatively high lateral velocities without ensuing displacement of any chip package relative to the carrier assembly.
- A tool that may be either manually or mechanically operated is provided for releasing the carrier assembly engaged latch elements from secured engagement with each other to thereby facilitate complete disengagement of the carrier assembly cover component from the carrier assembly tray component and facilitate subsequent unloading of the contained semiconductor IC packages from the tray component.
- FIG. 1 is a top plan view schematically illustrating a preferred tray component utilized in the practice of the present invention;
- FIG. 2 is a longitudinal section view taken along line2-2 of FIG. 1;
- FIG. 3 is a transverse sectional view taken along line3-3 of FIG. 1;
- FIG. 4 is a top plan view schematically illustrating a preferred cover component utilized in the practice of the present invention;
- FIG. 5 is a longitudinal section view taken along line5-5 of FIG. 4;
- FIG. 6 is a transverse section view taken along line6-6 of FIG. 4;
- FIG. 7 is a top plan view of the components of FIGS. 1 and 4 assembled to comprise a preferred embodiment of the semiconductor IC package carrier assembly of the present invention;
- FIG. 8 is a section view taken at line8-8 of FIG. 7;
- FIG. 9 is a section view taken at line9-9- of FIG. 7;
- FIG. 10 is an enlarged partial section view taken at line10-10 of FIG. 7;
- FIG. 11 is a partially-sectioned enlarged elevation view taken at line11-11 of FIG. 7 and illustrating a representative latch element of the cover component of FIGS. 4 through 6 co-operating with a latch cutout receptacle element of the tray component of FIGS. 1 through 3; and
- FIG. 12 is a section view similar to FIG. 11 but taken along line12-12 of FIG. 7.
- FIGS. 1 through 3 illustrate the
tray component 10 of the present invention. Such invention component is preferably configured to meet the requirements of JEDEC (Joint Electron Device Engineering Council) Design Standard No. 95-1 for generic matrix trays for handling and shipping different semiconductor IC packages by having specified overall height, width, and length dimensions, by being provided with specified matrix density and positioning of the includedpackage matrix pockets 12 that are molded integrally withintray component deck 14, and by including the required pin-oneorientation chamfer 16 andtray orientation scallop 18 features.Tray component 10, in the configuration illustrated in FIG. 1, has six matrix columns ofopen pockets 12, each column having two rows, but can have other numbers of columns of open pockets and other numbers of rows of open pockets in each column depending upon the size and shape of the semiconductor IC packages that are to be carried. - Also molded integrally within
deck 14 oftray component 10 are four dependingsupport legs 20 for eachopen matrix pocket 12, and the illustrated six latchcutout receptacle elements 22. The particular number and positions oflatch receptacle elements 22 included in atray component 10 corresponds to the number and positions of the snap latch elements molded in the invention cover component, and usually varies with the overall width and length of the tray and cover components, with four corner-positioned snap latches generally being the required minimum number. Further, each depending supportleg 20 provided intray component 10 is provided with an integral lip-like terminatingcorner shelf 24 upon which a co-operating installed semiconductor chip package corner will rest for support and clamping purposes. -
Tray component deck 14 has an integrally moldedperipheral recess 26 formed on its top side and an integrally molded downwardly extendingperipheral projection 28 formed on its underside. Trays may be stacked by having a downwardly extendingperipheral projection 28 of an upper tray received in aperipheral recess 26 formed on the top side of a lower tray. - FIGS. 4 through 6 illustrate the
cover component 30 of the present invention. Such invention component is preferably configured to haveopen pockets 32 molded integrally withincover component deck 34, and also preferably includes a JEDEC-required pin-oneorientation chamfer 36 andcover orientation scallop 38 features.Cover component 30, in the configuration illustrated in FIG. 4, has, liketray component 10, six columns ofmatrix pockets 32 that each have two rows so as to obtain registration ofopen pockets 32 withmatrix package pockets 12 when the tray and cover components are properly assembled. Also molded integrally withdeck 34 ofcover component 30 are four dependingclamping legs 40 for eachopen pocket 32, and the six snap latch elements designated 42. The particular number and positions ofsnap latch elements 42 included in acover component 30 corresponds to the number and positions of thelatch receptacle elements 22 molded in the invention tray component. Further, each dependingclamping leg 40 provided inassembly cover component 30 is positioned to slidably nest within arespective support leg 20 intray component 10. See FIG. 10. Also,cover component 30 is provided at the underside of its peripheral rim with an access undercut 44 associated with eachsnap latch element 42. Such access undercuts facilitate the insertion of a assembly release tool to effect the unlatching ofcover component 30 fromtray component 10 upon the completion of manufacturing and testing operations and preparatory to semiconductor IC package unloading. -
Cover component deck 34 has an integrally moldedperipheral recess 64 formed on its top side and an integrally molded downwardly extendingperipheral projection 66 formed on its underside. Aprojection 66 on one cover is received on a coverperipheral recess 64 of a second cover when covers are stacked. - FIGS. 7 through 10 illustrate the
tray component 10 of FIGS. 1 through 3 and thecover component 30 of FIGS. 4 through 6 properly assembled to form a preferred embodiment of the semiconductorIC carrier assembly 50 of the present invention.Carrier assembly 50 typically contains a semiconductor chip package P loaded into each invention matrix package open pocket. For purposes of clarity of illustration, however, only one such semiconductor chip package P is shown schematically in each of FIGS. 7 through 10. - The length of each
clamping leg 40 is formed such that when a semiconductor chip package P has been properly positioned on the lip-like corner shelves 24 within apocket 12 oftray component 10, andcover component 30 is securely latched to traycomponent 10 byco-operating latch elements carrier assembly 50 from separating, causing package P to be securely locked between the surface ofclamping legs 40 on the cover component and theshelves 24 on the tray component, in fixed positions relative toassembly 50, thereby permitting manufacturing operations to be effectively accomplished on the packages P without requiring that thecarrier assembly 50 have any particular orientation such as a horizontal orientation or particular operational movement speed restriction. - FIGS. 11 and 12 more clearly illustrate a preferred construction of
co-operating latch components 22 intray component cover component 30. Eachlatch receptacle 22 is an rectangular cutout integrally-molded intray deck 14 and is provided with a chamfered lower opening edge 52. Eachsnap latch element 42 is integrally-molded incover deck 34 and has a pair of spaced-apartlatch bars 54 that are each provided with a nose taper 56 and anend taper 58. In their unengaged positions, thelatch bars 54 ofsnap latches 42 are positioned so that theirend tapers 58 contact the non-chamfered upper edges oflatch receptacle cutouts 22 ascover 30 firstcontacts tray component 10 during assembly to traycomponent 10. Further downward movement ofcover component 30 relative totray component 10 then causes eachlatch bar 54 to be forced inwardly until nose tapers 56 are subsequently sprung outwardly by induced tensile and compressive stresses to engage the chamfered lower opening edges 52 ofcutouts 22. The main body of eachsnap latch 42 is provided with an integrally moldedrecess 60 and an integrally moldedboss 62 that has a lower extreme with a configuration that is complementary to the configuration of moldedrecess 60 to facilitate subsequent stacking of cover components only. - When a
cover component 30 is attached to atray component 10 to form acarrier assembly 50, coverperipheral projection 66 is received in trayperipheral recess 26. Also, when a pair ofcarrier assemblies 50 are stacked, tray componentperipheral projection 28 of onecarrier assembly 50 is received in the cover componentperipheral recess 64 of an adjacent carrier assembly. - To release
snap latch elements 42 from engagement withlatch receptacle openings 22 when separatingcover component 30 from engagement withtray component 10,snap latch bars 54 of eachsnap latch element 42 are conveniently sprung toward each other to thus disengage nose tapers 56 from retention withinlatch receptacle opening 22. - Various changes may be made to the shape, size, and relative proportions of the various components and component elements illustrated herein without departing from the scope, meaning, or intent of the claims which follow.
Claims (7)
1. A carrier assembly for containment of semiconductor chip packages during manufacturing and testing operations, and comprising:
a tray component having a tray-orienting chamfer and a tray-biasing scallop, and having multiple semiconductor chip package open pockets that each have multiple integrally formed depending support legs that terminate in a semiconductor chip support shelves;
a cover component having a tray-orienting chamfer and a tray-biasing scallop, and having multiple semiconductor chip package pocket openings that are positioned in registration with said tray component package open pockets and that each have multiple integrally formed depending clamping legs positioned to nest within said tray component multiple semiconductor chip package open pocket depending support legs when said cover component is assembled to said tray component; and
multiple snap latch components that are each comprised of a latch receptacle element formed integrally with said tray component and a snap latch element formed integrally with said cover component,
said cover component semiconductor chip package pocket opening depending clamping legs and said tray component semiconductor chip open pocket depending support legs and terminating shelves functioning to fixedly position contained semiconductor chip packages relative to the carrier assembly throughout all possible orientations when said multiple snap latch components secure said cover component to said tray component.
2. The carrier assembly invention defined by claim 1 , and wherein said cover component multiple snap latch elements are each comprised of a depending integrally molded boss having a tip and of a pair of spaced-apart depending integrally molded latch bars, said latch bars each developing induced tensile and compression forces when engaged with a respective one of said tray component latch receptacle elements.
3. The carrier assembly invention defined by claim 2 , and wherein each said boss is aligned with an integrally molded recess on the body deck of the said cover component to receive said boss tip to thereby permit stacking another said cover component.
4. The carrier assembly invention defined by claim 2 , and wherein said tray component latch receptacle elements each have a tapered retention surface, wherein said latch bars each have a tapered retention surface, and wherein said latch receptacle element tapered retention surfaces complement and contact said latch bar tapered retention surfaces when said cover component co-operates with said tray component.
5. The carrier assembly invention defined by claim 1 , and wherein said tray component has a top side provided with an integrally molded peripheral recess and an under side provided with an integrally molded downwardly extending projection such that when a pair of trays are stacked the downwardly extending peripheral projection of one tray is received in the peripheral recess formed on the top side of the adjacent tray.
6. The carrier assembly invention defined by claim 5 , and wherein said cover component has a top side provided with an integrally molded peripheral recess and a bottom side provided with an integrally molded downwardly depending extending projection such that when said cover component is attached to said tray component to form said carrier assembly said cover component downwardly extending projection is received in said tray component peripheral recess and when a pair of carrier assemblies are stacked said tray component downwardly depending extending projection is received in said cover component peripheral recess.
7. In a carrier assembly for containment of semiconductor chip packages during manufacturing and testing operations, a cover component having a tray-orienting chamfer and a tray-biasing scallop, having multiple semiconductor chip package pocket openings that are positioned to register with the package open pockets of a co-operating carrier tray component, and having multiple integrally formed snap latch elements are each comprised of a depending integrally molded boss and of a pair of spaced-apart depending integrally molded latch bars for securing the cover component to a co-operating carrier tray component, each said integrally molded boss being provided with an integrally molded recess and with an integrally molded lower extreme having a configuration that is complementary to the configuration of said integrally molded recess to thereby facilitate subsequent separate stacking of cover components only.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/847,389 US6474477B1 (en) | 2001-05-02 | 2001-05-02 | Carrier assembly for semiconductor IC (integrated circuit) packages |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/847,389 US6474477B1 (en) | 2001-05-02 | 2001-05-02 | Carrier assembly for semiconductor IC (integrated circuit) packages |
Publications (2)
Publication Number | Publication Date |
---|---|
US6474477B1 US6474477B1 (en) | 2002-11-05 |
US20020162770A1 true US20020162770A1 (en) | 2002-11-07 |
Family
ID=25300497
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/847,389 Expired - Fee Related US6474477B1 (en) | 2001-05-02 | 2001-05-02 | Carrier assembly for semiconductor IC (integrated circuit) packages |
Country Status (1)
Country | Link |
---|---|
US (1) | US6474477B1 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100670893B1 (en) | 2006-03-14 | 2007-01-19 | 원용권 | Semiconductor package type receiving tray and manufacturing method for it |
US20090223628A1 (en) * | 2008-03-07 | 2009-09-10 | Semiconductor Energy Laboratory Co., Ltd. | Manufacturing apparatus of composite substrate and manufacturing method of composite substrate with use of the manufacturing apparatus |
US7674113B2 (en) | 2007-08-17 | 2010-03-09 | Centipede Systems, Inc. | Miniature electrical ball and tube socket assembly with self-capturing multiple-contact-point coupling |
US20110192761A1 (en) * | 2010-02-08 | 2011-08-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cleaning system and a package carrier for a semiconductor package |
KR101327775B1 (en) * | 2012-10-31 | 2013-11-11 | (주)씨온테크 | Device for coupling carrier boat and boat cover |
US9184076B2 (en) | 2013-06-07 | 2015-11-10 | Synax Co., Ltd. | Electronic component conveying apparatus |
Families Citing this family (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6446818B1 (en) * | 2000-06-28 | 2002-09-10 | Advanced Micro Devices, Inc. | Boat for cleaning ball grid array packages |
US20030170148A1 (en) * | 2001-01-31 | 2003-09-11 | Mcentee John F. | Reaction chamber roll pump |
US7112305B2 (en) * | 2001-01-31 | 2006-09-26 | Agilent Technologies, Inc. | Automation-optimized microarray package |
US6660562B2 (en) * | 2001-12-03 | 2003-12-09 | Azimuth Industrial Co., Inc. | Method and apparatus for a lead-frame air-cavity package |
US7566587B2 (en) * | 2001-12-03 | 2009-07-28 | Azimuth Industrial Co., Inc. | Method and apparatus for packaging electronic components |
US20070026171A1 (en) * | 2002-09-03 | 2007-02-01 | Extrand Charles W | High temperature, high strength, colorable materials for use with electronics processing applications |
AU2003296901A1 (en) * | 2002-09-03 | 2004-05-13 | Entegris, Inc. | High temperature, high strength, colorable materials for use with electronics processing applications |
AU2003279239A1 (en) * | 2002-10-09 | 2004-05-04 | Entegris, Inc. | High temperature, high strength, colorable materials for device processing systems |
WO2004106953A1 (en) * | 2003-05-30 | 2004-12-09 | Advantest Corporation | Electronic component test instrument |
US20100206768A1 (en) * | 2008-02-15 | 2010-08-19 | Multitest Elektronische Systeme Gmbh | Device and method for aligning and holding a plurality of singulated semiconductor components in receiving pockets of a terminal carrier |
US8485511B2 (en) | 2009-03-11 | 2013-07-16 | Centipede Systems, Inc. | Method and apparatus for holding microelectronic devices |
EP2480371B1 (en) * | 2009-09-26 | 2017-06-28 | Centipede Systems, Inc. | Carrier for holding microelectronic devices |
WO2011038297A1 (en) | 2009-09-26 | 2011-03-31 | Centipede Systems, Inc. | Apparatus for holding microelectronic devices |
KR20120018644A (en) * | 2010-08-23 | 2012-03-05 | 삼성전자주식회사 | Apparatus for transferring semiconductor package |
US9346151B2 (en) | 2010-12-07 | 2016-05-24 | Centipede Systems, Inc. | Precision carrier for microelectronic devices |
US8683674B2 (en) | 2010-12-07 | 2014-04-01 | Centipede Systems, Inc. | Method for stacking microelectronic devices |
US9511891B2 (en) * | 2013-10-31 | 2016-12-06 | Yu-Nan Lo | Elastic positioning structure for a semiconductor carrier |
US20150114878A1 (en) * | 2013-10-31 | 2015-04-30 | Yu-Nan Lo | Elastic Positioning Structure for a Semiconductor Carrier |
CN104495172B (en) * | 2014-11-21 | 2017-03-08 | 深圳格兰达智能装备股份有限公司 | A kind of automatic transfer of IC charging tray chip |
US11488848B2 (en) * | 2018-07-31 | 2022-11-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated semiconductor die vessel processing workstations |
Family Cites Families (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5131535A (en) | 1986-06-27 | 1992-07-21 | Symtek Systems, Inc. | Electrical device transport medium |
JPH0658998B2 (en) | 1989-12-22 | 1994-08-03 | 山一電機工業株式会社 | IC carrier |
US5746319A (en) * | 1990-09-25 | 1998-05-05 | R.H. Murphy Co., Inc. | Tray for integrated circuits |
US5203454A (en) | 1990-10-25 | 1993-04-20 | Strong Leslie G | Method and apparatus for transporting sensitive electronic components |
US5073116A (en) * | 1991-03-01 | 1991-12-17 | Amp Incorporated | Surface mount LCC socket |
US5246129A (en) | 1992-03-13 | 1993-09-21 | Illinois Tool Works, Inc. | Shipping tray and cover strip |
US5310076A (en) | 1992-10-19 | 1994-05-10 | Arrow Electronics, Inc. | Snap-on lid for computer chip tray |
TW353854B (en) | 1994-03-14 | 1999-03-01 | Minnesota Mining & Mfg | Component tray with removable insert |
US5418692A (en) * | 1994-08-22 | 1995-05-23 | Shinon Denkisangyo Kabushiki-Kaisha | Tray for semiconductor devices |
US5636745A (en) * | 1994-10-27 | 1997-06-10 | Illinois Tool Works Inc. | Tray for a component and an apparatus for accurately placing a component within the tray |
US5794783A (en) | 1996-12-31 | 1998-08-18 | Intel Corporation | Die-level burn-in and test flipping tray |
US5848702A (en) | 1997-06-05 | 1998-12-15 | Advanced Micro Devices, Inc. | Tray with flippable cover |
US6036023A (en) * | 1997-07-10 | 2000-03-14 | Teradyne, Inc. | Heat-transfer enhancing features for semiconductor carriers and devices |
US5971156A (en) | 1997-09-05 | 1999-10-26 | Kinetrix, Inc. | Semiconductor chip tray with rolling contact retention mechanism |
US6082547A (en) | 1998-03-27 | 2000-07-04 | Fluoroware, Inc. | Adapter jig |
US5957293A (en) | 1998-05-04 | 1999-09-28 | Advanced Micro Devices, Inc. | Tray to ship ceramic substrates and ceramic BGA packages |
US6071056A (en) | 1998-11-13 | 2000-06-06 | International Business Machines Corporation | Shipping tray backside location |
US6079565A (en) | 1998-12-28 | 2000-06-27 | Flouroware, Inc. | Clipless tray |
US6389687B1 (en) * | 1999-12-08 | 2002-05-21 | Amkor Technology, Inc. | Method of fabricating image sensor packages in an array |
-
2001
- 2001-05-02 US US09/847,389 patent/US6474477B1/en not_active Expired - Fee Related
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100670893B1 (en) | 2006-03-14 | 2007-01-19 | 원용권 | Semiconductor package type receiving tray and manufacturing method for it |
US7674113B2 (en) | 2007-08-17 | 2010-03-09 | Centipede Systems, Inc. | Miniature electrical ball and tube socket assembly with self-capturing multiple-contact-point coupling |
US7837476B2 (en) | 2007-08-17 | 2010-11-23 | Centipede Systems, Inc. | Miniature electrical ball and tube socket assembly with self-capturing multiple-contact-point coupling |
US7980862B2 (en) | 2007-08-17 | 2011-07-19 | Centipede Systems, Inc. | Miniature electrical socket assembly with self-capturing multiple-contact-point coupling |
US7985077B2 (en) | 2007-08-17 | 2011-07-26 | Centipede Systems, Inc. | Miniature electrical ball and tube socket assembly with self-capturing multiple-contact-point coupling |
US20090223628A1 (en) * | 2008-03-07 | 2009-09-10 | Semiconductor Energy Laboratory Co., Ltd. | Manufacturing apparatus of composite substrate and manufacturing method of composite substrate with use of the manufacturing apparatus |
US20110192761A1 (en) * | 2010-02-08 | 2011-08-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cleaning system and a package carrier for a semiconductor package |
US8251223B2 (en) * | 2010-02-08 | 2012-08-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cleaning system and a package carrier for a semiconductor package |
KR101327775B1 (en) * | 2012-10-31 | 2013-11-11 | (주)씨온테크 | Device for coupling carrier boat and boat cover |
US9184076B2 (en) | 2013-06-07 | 2015-11-10 | Synax Co., Ltd. | Electronic component conveying apparatus |
Also Published As
Publication number | Publication date |
---|---|
US6474477B1 (en) | 2002-11-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6474477B1 (en) | Carrier assembly for semiconductor IC (integrated circuit) packages | |
US5335771A (en) | Spacer trays for stacking storage trays with integrated circuits | |
US6079565A (en) | Clipless tray | |
US5103976A (en) | Tray for integrated circuits with supporting ribs | |
US5400904A (en) | Tray for ball terminal integrated circuits | |
EP1766664B1 (en) | Stackable tray for integrated circuit chips | |
US5791486A (en) | Integrated circuit tray with self aligning pocket | |
US7059476B2 (en) | Tray for electronic parts | |
US20080173569A1 (en) | Pedestal pocket tray containment system for integrated circuit chips | |
US5794784A (en) | Tray for integrated circuits | |
JP4261411B2 (en) | Stackable integrated circuit tray | |
CN100505150C (en) | Stackable tray for integrated circuit chips | |
US5890599A (en) | Tray for integrated circuits | |
US6981595B2 (en) | Carrier tape for electronic components | |
KR19990078329A (en) | Adaptor jig | |
US20070163920A1 (en) | Housing for electronic components | |
US20050285282A1 (en) | Tray for semiconductor device and semiconductor device | |
US6857524B2 (en) | Tray for semiconductors | |
US3954175A (en) | Adjustable integrated circuit carrier | |
GB2264696A (en) | Tray for integrated circuits | |
US7482697B2 (en) | Double-sided waffle pack | |
US4803828A (en) | Fixture for PGA carriers | |
KR100480936B1 (en) | Tray for semiconductor device | |
US6479891B2 (en) | Incorrect-placement preventing directional IC tray for carrying IC packages | |
KR950000435Y1 (en) | Apparatus for handling ic |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20101105 |