US20020153955A1 - Fast-setting, low power, jammer insensitive, biasing apparatus and method for single-ended circuits - Google Patents

Fast-setting, low power, jammer insensitive, biasing apparatus and method for single-ended circuits Download PDF

Info

Publication number
US20020153955A1
US20020153955A1 US09/797,153 US79715301A US2002153955A1 US 20020153955 A1 US20020153955 A1 US 20020153955A1 US 79715301 A US79715301 A US 79715301A US 2002153955 A1 US2002153955 A1 US 2002153955A1
Authority
US
United States
Prior art keywords
transistor
coupled
emitter
base
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/797,153
Other versions
US6452456B1 (en
Inventor
Ranjit Gharpurey
Gugliemo Sirna
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Assigned to TEXAS INSTRUMENTS INCORPORATED reassignment TEXAS INSTRUMENTS INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SIRNA, GUGLIEMO, GHARPUREY, RANJIT
Priority to US09/797,153 priority Critical patent/US6452456B1/en
Priority to TW090126730A priority patent/TW517449B/en
Priority to EP01000624A priority patent/EP1213831A1/en
Priority to JP2001350483A priority patent/JP2002232238A/en
Priority to CN01137475A priority patent/CN1357969A/en
Priority to US10/096,775 priority patent/US6476668B2/en
Publication of US6452456B1 publication Critical patent/US6452456B1/en
Application granted granted Critical
Publication of US20020153955A1 publication Critical patent/US20020153955A1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/30Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters
    • H03F1/302Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters in bipolar transistor amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/294Indexing scheme relating to amplifiers the amplifier being a low noise amplifier [LNA]
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/372Noise reduction and elimination in amplifier

Definitions

  • the present invention relates to semiconductor devices, and, more particularly, to a fast-settling, low power, biasing circuit for single-ended circuits.
  • Radio Frequency (RF) receivers include preamplifiers to boost an incoming signal level prior to the frequency conversion process.
  • the presence of intermodulation products produced by large interfering signals compromises the receiver's ability to process very weak signals. This is what is conventionally known as desensitization.
  • Third-order intermodulation occurs when two interfering signals at differing frequencies combine in the amplifier third-order nonlinearity to produce an intermodulation product close to the desired signal.
  • Desensitization may also occur when a single large interfering signal (i.e. a blocker or jammer) is present.
  • the reduction in sensitivity arises through two separate mechanisms.
  • the first, gain compression is caused by third-order nonlinearity in the circuit, allowing the existing noise source in the amplifier and mixer to exert a larger influence, thus degrading the overall noise performance.
  • the second mechanism, second-order nonlinearity in the circuit promotes mixing between relatively low-frequency noise sources in the amplifier and the interfering signal. As a result, low-frequency noise is up-converted to the desired signal frequency which degrades the circuit noise performance. More on the study of blocking and desensitization can be found in “Blocking and Desensitization in RF Amplifiers,” R. G. Meyer and A. K. Wong, IEEE (1995), which is incorporated by reference herein.
  • LNAs Low-Noise Amplifiers
  • SNR Signal-to-Noise Ratio
  • FIG. 1 a A new technique for reducing bias noise in a conventional LNA circuit is presented in FIG. 1 a.
  • the bias circuit shown prevents desensitization from occurring.
  • This single-transistor LNA circuit includes a transistor Q in as its primary gain device. As shown, power supply P s applies a voltage input to the circuit. An output is observed at output node P out .
  • the bias circuit is composed of transistors Q 1 and Q 2 , that act as mirror devices. If the device area of transistors Q in and Q 1 is A in and A 1 , respectively, then the current flowing through transistor Q in is I ref (A in /A 1 ).
  • a resistor R x1 is added in series with the bias circuit, to ensure that the incoming Radio Frequency (RF) power is not diverted into the bias circuit and is supplied primarily to transistor Q in for proper amplification. Since a base current flows into transistor Q in , a static voltage drop develops across resistor R x1 . In order to balance this drop, a resistor R x2 is added in series with the base of transistor Q 1 . Note that the base current in transistor Q in equals the base current of transistor Q 1 multiplied by A in /A 1 . Therefore in order to balance the base-current drops, resistor R x2 must equal R x1 (A in /A 1 ).
  • an RF signal represented by v a cos( ⁇ t) may be applied to the input of the LNA circuit; meanwhile a jammer signal of strength v a ′ cos(( ⁇ + ⁇ )t) may be applied to the input of the LNA as well.
  • the jammer is much larger than the incoming RF signals in most wireless standards.
  • GSM Global System for Global Communication
  • the LNA should not suffer any degradation in the output SNR in the presence of a ⁇ 23 dBm jammer that is at a frequency 3 MHz away from the incoming RF signal having a power level of ⁇ 98 dBm. With this level of jammer signal, low-frequency noise can be up-converted as explained above.
  • noise sources impact the total noise at low frequencies in the bias circuit: a) the noise of the reference bias (I ref ), b) the noise of bias resistor R x2 , c) the base shot-noise of transistor Q 1 , and d) the collector shot-noise of transistor Q 1 .
  • Several other noise sources may exist in a LNA circuit; yet, their impact is negligible.
  • the impedance seen by the reference current source, I ref is of the order of the inverse of the transconductance g m of transistor Q 1 . This is a small quantity in most bias circuits.
  • the noise of the reference bias circuit is small at its output, node X.
  • the collector shot-noise of transistor Q 1 is mitigated.
  • the remaining noise sources noted above in b) and c) are major noise sources in the LNA circuit shown in FIG. 1 a, since this circuit presents these noise sources with a relatively high impedance at the base of transistor Q 1 .
  • noise current at this node develops a large noise voltage, which is effectively amplified by transistor Q 1 at its collector node.
  • transistor's Q 2 placement with adjacent elements is such that it represents a voltage follower circuit, any noise at its base appears on its emitter with little attenuation.
  • a large noise voltage develops at the base of transistor Q in .
  • this low-frequency noise can be up-converted to RF frequencies.
  • FIG. 2 An approach that has been used to mitigate the noise up-conversion, is the use of external passive LC filters at the input node of the LNA circuit, or at the collector of transistor Q 1 is shown in FIG. 2.
  • the indicated LC circuit including inductor L n and capacitor C n creates a notch in the frequency domain at the frequency equal to the difference between the jammer and the signal-frequency. Thus, any noise on the bias line is filtered off at this frequency.
  • the notch LC filter is so designed, that it appears as a very high impedance at the radio-frequency, and hence has a minimal impact on circuit performance.
  • the LC notch circuit is effective in reducing the influence of the jammer.
  • a LNA in accordance with the present invention includes an input power matching circuit, an output transistor, a bias circuit, a degeneration inductance, and a load impedance.
  • the input power matching circuit and the bias circuit couple to the output transistor which provides the amplification.
  • the degeneration inductance and load impedance couple to the emitter and collector of the output transistor, respectively.
  • the bias circuit is configured to eliminate base shot-noise of the output transistor which generates the amplification.
  • the bias circuit in accordance with the present invention also eliminates the noise of the bias resistor that is included within the bias circuit.
  • the bias circuit includes a current mirror circuit, a current reference source, the bias resistor, and an emitter follower circuit.
  • the current reference source and the emitter follower circuit are connected to the current mirror circuit which connects to the bias resistor.
  • This biasing circuit can be implemented in a wide-class of single-ended circuits.
  • Advantages of this design include but are not limited to a fully integratable solution which eliminates up-converted noise due to the presence of jammer signals. Since an LNA circuit in accordance with the present invention can be fully integrated on-chip, the additional cost is negligible and, hence, acceptable. Further, the turn-on time of the circuit is small, and acceptable in most systems.
  • FIG. 1 a is a known embodiment of a low-noise amplifier (LNA);
  • LNA low-noise amplifier
  • FIG. 1 b is a diagram of the input power vs. frequency of the noise and the up-converted noise in the presence of a jammer signal;
  • FIG. 1 c is a diagram of the input power vs. frequency of the noise and the up-converted noise in the presence of a larger jammer signal;
  • FIG. 2 is another known embodiment of a LNA
  • FIG. 3 is a embodiment of a LNA in accordance with the present invention.
  • FIG. 4 is a diagram of the capacitance of capacitor C m vs. frequency in the presence of a jammer signal
  • FIG. 5 is an alternate embodiment of a LNA
  • FIG. 6 is an alternate embodiment of a LNA.
  • a single-ended circuit such as an LNA ( 300 ) in accordance with the present invention includes an input power matching circuit ( 310 ) and a bias circuit ( 305 ) connected to an output transistor (Q in ) which provides the amplification.
  • a degeneration inductance (L e ) and load impedance (L o ) couple to the emitter and collector of the output transistor (Q in ), respectively.
  • the bias circuit ( 305 ) is configured to eliminate base shot-noise of the output transistor (Q in ) which generates the amplification.
  • the bias circuit ( 305 ) in accordance with the present invention also eliminates the noise of the bias resistor (R x1 ) that is included within the bias circuit ( 305 ).
  • the bias circuit ( 305 ) includes a current reference source (I ref ) and an emitter follower circuit ( 315 ) connected to a current mirror circuit (Q 1 , Q 2 , R x2 ) that connects to a bias resistor (R x1 ).
  • This bias circuit ( 305 ) can be implemented in a wide-class of single-ended circuits.
  • the design consists of a capacitor C m , of a value that can be integrated on-chip using known integrated circuit (IC) processes ( ⁇ 5-20 pf), and an emitter follower circuit consisting of transistor Q m , where the transistor Q m is biased with a small current of the order of a tenth of a milli-ampere (I m ).
  • Transistor Q m is placed in an emitter follower configuration that connects to the collector of transistor Q 1 . Since emitter followers are ideally unity gain voltage buffers, node X and node Y are ideally at the same potential. In effect, a low-frequency pole is introduced at a frequency of 1 ⁇ 2 ⁇ R x2 C m .
  • resistor R x2 is usually a large resistance, the value of capacitance C m , required on-chip is small and can be integrated on-chip (in the order of 5-20 pF for most applications).
  • i bn current noise
  • the voltage generated at the base is given by: ⁇ bn 2 ⁇ i bn 2 ⁇ ( ( R x ⁇ ⁇ 2 2 1 + ⁇ 2 ⁇ R x ⁇ ⁇ 2 2 ⁇ C m 2 ) / ( g m ⁇ ⁇ 1 ⁇ R c ⁇ ⁇ 1 ) 2 )
  • resistance R c1 is the total load seen at the collector of transistor Q 1 .
  • the voltage at the collector of transistor Q 1 and hence at node X, is given by: ⁇ Xn 2 ⁇ i bn 2 ⁇ ( ( R x ⁇ ⁇ 2 2 1 + ⁇ 2 ⁇ R x ⁇ ⁇ 2 2 ⁇ C m 2 ) )
  • capacitor C m significantly attenuates the noise. If the ⁇ 3 dB corner frequency above is, for example, 1 MHz, then at a 3 MHz offset, the noise will be attenuated by a factor of 10 or by 10 dB. In a similar fashion, the up-converted noise will also be attenuated by 10 dB. Another notable characteristic is that the attenuation increases with frequency.
  • capacitor C m can be sized to provide adequate attenuation of the up-converted noise, through simulation, or hand analysis.
  • FIG. 4 illustrates the current noise at the output of the amplifier, with ⁇ 90 dBm power input (no jammer) and ⁇ 23 dBm input (with jammer), with and without the noise filtering circuit proposed here.
  • the noise at an offset of 3 MHz is approximately 82 pA/sqrt Hz.
  • the noise increases to approximately 390 pA/sqrt Hz, due to the noise up-conversion process detailed earlier.
  • the circuit reduces this noise to approximately 120 pA/sqrt Hz.
  • the level of increase is acceptable in most systems, since in most wireless systems, a small increase in the noise floor is acceptable with an applied jammer.
  • This implementation can be adapted by a circuit designer to meet system requirements.
  • Advantages of this design include but are not limited to a fully integratable solution which eliminates up-converted noise due to the presence of jammer signals. Since an LNA circuit in accordance with the present invention can be fully integrated on-chip, the additional cost is negligible and, hence, acceptable. Further, the turn-on time of the circuit is small, and acceptable in most systems.
  • a second embodiment as shown in FIG. 5 is an approach that reduces the noise because of the thermal noise of resistor R x2 and the base shot noise of transistor Q 1 , by placing a capacitor, between node B and ground.
  • the net impedance at node B is approximately resistance R x2 divided by the loop gain of the feedback loop.
  • the loop gain can be a large quantity, since it is set primarily by the transconductance g m1 , of transistor Q 1 .
  • the effective impedance at node B is small. Consequently, the capacitance required at the base of transistor Q 1 is too large for effective filtering and cannot be integrated.
  • a third embodiment includes as shown in FIG. 6 an approach of filtering the noise by placing a capacitor between nodes B and X. While this is effective, it introduces a new problem. At radio frequencies, this capacitor has a small impedance. Thus, the isolation from current I ref to the RF input port is severely compromised by this capacitor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Amplifiers (AREA)
  • Networks Using Active Elements (AREA)

Abstract

A single-ended circuit, such as an LNA (300), in accordance with the present invention includes an input power matching circuit (310) and a bias circuit (305) connected to an output transistor (Qin) which provides the amplification. A degeneration inductance (Le) and load impedance (Lo) couple to the emitter and collector of the output transistor (Qin), respectively.
The bias circuit (305) is configured to eliminate base shot-noise of the output transistor (Qin) which generates the amplification. The bias circuit (305) in accordance with the present invention also eliminates the noise of the bias resistor (Rx1) that is included within the bias circuit (305). Specifically, the bias circuit (305) includes a current reference source (Iref) and an emitter follower circuit (315) connected to a current mirror circuit (Q1, Q2, Rx2) that connects to a bias resistor(Rx1). This bias circuit (305) can be implemented in a wide-class of single-ended circuits.

Description

    FIELD OF THE INVENTION
  • The present invention relates to semiconductor devices, and, more particularly, to a fast-settling, low power, biasing circuit for single-ended circuits. [0001]
  • BACKGROUND OF THE INVENTION
  • Radio Frequency (RF) receivers include preamplifiers to boost an incoming signal level prior to the frequency conversion process. The presence of intermodulation products produced by large interfering signals compromises the receiver's ability to process very weak signals. This is what is conventionally known as desensitization. Third-order intermodulation occurs when two interfering signals at differing frequencies combine in the amplifier third-order nonlinearity to produce an intermodulation product close to the desired signal. [0002]
  • Desensitization may also occur when a single large interfering signal (i.e. a blocker or jammer) is present. The reduction in sensitivity arises through two separate mechanisms. The first, gain compression, is caused by third-order nonlinearity in the circuit, allowing the existing noise source in the amplifier and mixer to exert a larger influence, thus degrading the overall noise performance. The second mechanism, second-order nonlinearity in the circuit, promotes mixing between relatively low-frequency noise sources in the amplifier and the interfering signal. As a result, low-frequency noise is up-converted to the desired signal frequency which degrades the circuit noise performance. More on the study of blocking and desensitization can be found in “Blocking and Desensitization in RF Amplifiers,” R. G. Meyer and A. K. Wong, IEEE (1995), which is incorporated by reference herein. [0003]
  • Particularly, desensitization occurs in single-ended circuits, such as single-ended front-end Low-Noise Amplifiers (LNAs) for wireless receivers, that operate in the presence of jammers due to an increase in the noise floor at the output of the circuit and gain compression. Essentially, distortion in the circuit causes an up-conversion of low-frequency noise into the band of interest. This added noise increases the noise-floor of the circuit, that causes the Signal-to-Noise Ratio (SNR) at the output of the amplifier to degrade considerably in the presence of large amplitude jammers. [0004]
  • A primary source of low-frequency noise is noise generated in the bias circuit of the single-ended circuit. A new technique for reducing bias noise in a conventional LNA circuit is presented in FIG. 1[0005] a. The bias circuit shown prevents desensitization from occurring. This single-transistor LNA circuit includes a transistor Qin as its primary gain device. As shown, power supply Ps applies a voltage input to the circuit. An output is observed at output node Pout. The bias circuit is composed of transistors Q1 and Q2, that act as mirror devices. If the device area of transistors Qin and Q1 is Ain and A1, respectively, then the current flowing through transistor Qin is Iref(Ain/A1). A resistor Rx1 is added in series with the bias circuit, to ensure that the incoming Radio Frequency (RF) power is not diverted into the bias circuit and is supplied primarily to transistor Qin for proper amplification. Since a base current flows into transistor Qin, a static voltage drop develops across resistor Rx1. In order to balance this drop, a resistor Rx2 is added in series with the base of transistor Q1. Note that the base current in transistor Qin equals the base current of transistor Q1 multiplied by Ain/A1. Therefore in order to balance the base-current drops, resistor Rx2 must equal Rx1(Ain/A1).
  • In practice, an RF signal represented by v[0006] a cos(ωt) may be applied to the input of the LNA circuit; meanwhile a jammer signal of strength va′ cos((ω+Δω)t) may be applied to the input of the LNA as well. The jammer is much larger than the incoming RF signals in most wireless standards. For example, the Global System for Global Communication (GSM) standard requires that the LNA should not suffer any degradation in the output SNR in the presence of a −23 dBm jammer that is at a frequency 3 MHz away from the incoming RF signal having a power level of −98 dBm. With this level of jammer signal, low-frequency noise can be up-converted as explained above. At node 1, there exists low-frequency noise from the bias circuit output. Due to second-order harmonic distortion inherent in the LNA, the jammer tone beats with low-frequency noise at frequency Δω, and converts the noise upward to ω+Δω+Δω and ω+Δω−Δω. The latter term is at the same frequency as the desired signal. Thus, the SNR ratio at the desired output frequency suffers. It should be noted that this effect scales with the strength of the jammer, such that is the SNR degrades more for larger jammer strengths. This effect is shown in FIGS. 1b and 1 c.
  • The following noise sources impact the total noise at low frequencies in the bias circuit: a) the noise of the reference bias (I[0007] ref), b) the noise of bias resistor Rx2, c) the base shot-noise of transistor Q1, and d) the collector shot-noise of transistor Q1. Several other noise sources, however, may exist in a LNA circuit; yet, their impact is negligible. As a consequence of the tightly coupled feedback loop formed by transistors Q1 and Q2 and resistor Rx2, the impedance seen by the reference current source, Iref, is of the order of the inverse of the transconductance gm of transistor Q1. This is a small quantity in most bias circuits. Consequently, the noise of the reference bias circuit is small at its output, node X. In addition, as a result, the collector shot-noise of transistor Q1 is mitigated. The remaining noise sources noted above in b) and c) are major noise sources in the LNA circuit shown in FIG. 1a, since this circuit presents these noise sources with a relatively high impedance at the base of transistor Q1. Thus, noise current at this node develops a large noise voltage, which is effectively amplified by transistor Q1 at its collector node. Since transistor's Q2 placement with adjacent elements is such that it represents a voltage follower circuit, any noise at its base appears on its emitter with little attenuation. Hence, a large noise voltage develops at the base of transistor Qin. As explained above, this low-frequency noise can be up-converted to RF frequencies.
  • An approach that has been used to mitigate the noise up-conversion, is the use of external passive LC filters at the input node of the LNA circuit, or at the collector of transistor Q[0008] 1 is shown in FIG. 2. The indicated LC circuit including inductor Ln and capacitor Cn creates a notch in the frequency domain at the frequency equal to the difference between the jammer and the signal-frequency. Thus, any noise on the bias line is filtered off at this frequency. The notch LC filter is so designed, that it appears as a very high impedance at the radio-frequency, and hence has a minimal impact on circuit performance. The LC notch circuit is effective in reducing the influence of the jammer.
  • This approach, however, has several disadvantages. First, it requires the use of external inductor and capacitor elements which add to the total cost of the solution. Second, the value of the capacitor in the notch filter is relatively high, since the filtering action is required at low frequencies. As a consequence, when the amplifier is powered on, it requires a long time to settle to its steady state, often in the order of hundreds of microseconds, which may be unacceptable in the overall system. Third, parasitics introduced by the large external components can degrade RF performance. [0009]
  • It should also be pointed out, that the solution of using a tuned series LC circuit applied at the input of the amplifier is very effective in suppressing the noise of resistor R[0010] x1 and the base shot noise of transistor Qin as well, in addition to suppressing the noise of the bias circuit. However, there are several practical problems with this implementation as mentioned above namely increase in the cost because of added external components, slow turn-on time, and worsened RF performance due to added parasitics of the external tank components. If a noise filter is used at the collector of transistor Q1, it will show the same small increase due to the noise from resistor Rx1 and the base shot noise of transistor Qin.
  • Thus, a need exists for a fast settling, low power biasing technique for a single-ended circuit. [0011]
  • SUMMARY OF THE INVENTION
  • To address the above-discussed deficiencies of the biasing circuitry for single-ended circuits, the present invention teaches a fast settling, low power biasing circuit and method for single-ended circuits. In particular, a LNA in accordance with the present invention includes an input power matching circuit, an output transistor, a bias circuit, a degeneration inductance, and a load impedance. The input power matching circuit and the bias circuit couple to the output transistor which provides the amplification. The degeneration inductance and load impedance couple to the emitter and collector of the output transistor, respectively. The bias circuit is configured to eliminate base shot-noise of the output transistor which generates the amplification. The bias circuit in accordance with the present invention also eliminates the noise of the bias resistor that is included within the bias circuit. [0012]
  • Specifically, the bias circuit includes a current mirror circuit, a current reference source, the bias resistor, and an emitter follower circuit. The current reference source and the emitter follower circuit are connected to the current mirror circuit which connects to the bias resistor. This biasing circuit can be implemented in a wide-class of single-ended circuits. [0013]
  • Advantages of this design include but are not limited to a fully integratable solution which eliminates up-converted noise due to the presence of jammer signals. Since an LNA circuit in accordance with the present invention can be fully integrated on-chip, the additional cost is negligible and, hence, acceptable. Further, the turn-on time of the circuit is small, and acceptable in most systems. [0014]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • For a more complete understanding of the present invention and the advantages thereof, reference is now made to the following description taken in conjunction with the accompanying drawings in which like reference numbers indicate like features and wherein: [0015]
  • FIG. 1[0016] a is a known embodiment of a low-noise amplifier (LNA);
  • FIG. 1[0017] b is a diagram of the input power vs. frequency of the noise and the up-converted noise in the presence of a jammer signal;
  • FIG. 1[0018] c is a diagram of the input power vs. frequency of the noise and the up-converted noise in the presence of a larger jammer signal;
  • FIG. 2 is another known embodiment of a LNA; [0019]
  • FIG. 3 is a embodiment of a LNA in accordance with the present invention; [0020]
  • FIG. 4 is a diagram of the capacitance of capacitor C[0021] m vs. frequency in the presence of a jammer signal;
  • FIG. 5 is an alternate embodiment of a LNA; and [0022]
  • FIG. 6 is an alternate embodiment of a LNA. [0023]
  • DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
  • The proposed [0024] biasing apparatus 300 and technique, as shown in FIG. 3, can be implemented in a wide-class of single-ended circuits. A single-ended circuit, such as an LNA (300), in accordance with the present invention includes an input power matching circuit (310) and a bias circuit (305) connected to an output transistor (Qin) which provides the amplification. A degeneration inductance (Le) and load impedance (Lo) couple to the emitter and collector of the output transistor (Qin), respectively.
  • The bias circuit ([0025] 305) is configured to eliminate base shot-noise of the output transistor (Qin) which generates the amplification. The bias circuit (305) in accordance with the present invention also eliminates the noise of the bias resistor (Rx1) that is included within the bias circuit (305). Specifically, the bias circuit (305) includes a current reference source (Iref) and an emitter follower circuit (315) connected to a current mirror circuit (Q1, Q2, Rx2) that connects to a bias resistor (Rx1). This bias circuit (305) can be implemented in a wide-class of single-ended circuits.
  • More particularly, the design consists of a capacitor C[0026] m, of a value that can be integrated on-chip using known integrated circuit (IC) processes (˜5-20 pf), and an emitter follower circuit consisting of transistor Qm, where the transistor Qm is biased with a small current of the order of a tenth of a milli-ampere (Im). Transistor Qm is placed in an emitter follower configuration that connects to the collector of transistor Q1. Since emitter followers are ideally unity gain voltage buffers, node X and node Y are ideally at the same potential. In effect, a low-frequency pole is introduced at a frequency of ½πRx2Cm. Since resistor Rx2 is usually a large resistance, the value of capacitance Cm, required on-chip is small and can be integrated on-chip (in the order of 5-20 pF for most applications). In response to any current noise, ibn, injected into the base of transistor Q1, the voltage generated at the base is given by: υ bn 2 i bn 2 ( ( R x 2 2 1 + ω 2 R x 2 2 C m 2 ) / ( g m 1 R c 1 ) 2 )
    Figure US20020153955A1-20021024-M00001
  • where resistance R[0027] c1 is the total load seen at the collector of transistor Q1. The voltage at the collector of transistor Q1 and hence at node X, is given by: υ Xn 2 i bn 2 ( ( R x 2 2 1 + ω 2 R x 2 2 C m 2 ) )
    Figure US20020153955A1-20021024-M00002
  • As shown, capacitor C[0028] m significantly attenuates the noise. If the −3 dB corner frequency above is, for example, 1 MHz, then at a 3 MHz offset, the noise will be attenuated by a factor of 10 or by 10 dB. In a similar fashion, the up-converted noise will also be attenuated by 10 dB. Another notable characteristic is that the attenuation increases with frequency.
  • Since the jammer in most systems is specified at a fixed offset compared to the desired RF signal, capacitor C[0029] m can be sized to provide adequate attenuation of the up-converted noise, through simulation, or hand analysis.
  • FIG. 4 illustrates the current noise at the output of the amplifier, with −90 dBm power input (no jammer) and −23 dBm input (with jammer), with and without the noise filtering circuit proposed here. Spectre RF was used for the simulation examples shown. The following component values have been assumed: Iref=0.2 mA, R[0030] x2=32 kΩ, Rx1=2 kΩ. Three values of capacitor Cm are displayed, including −5 pF, 10 pF and 20 pF.
  • With no jammer applied at the input, the noise at an offset of 3 MHz is approximately 82 pA/sqrt Hz. Without the solution proposed here, the noise increases to approximately 390 pA/sqrt Hz, due to the noise up-conversion process detailed earlier. In conclusion, the circuit reduces this noise to approximately 120 pA/sqrt Hz. Note that there is still a minor increase in the noise level compared to the case without a jammer due to a small increase in the noise floor and low-frequency noise from resistor R[0031] x1 and transistor Qin. The level of increase, however is acceptable in most systems, since in most wireless systems, a small increase in the noise floor is acceptable with an applied jammer. This implementation can be adapted by a circuit designer to meet system requirements.
  • Advantages of this design include but are not limited to a fully integratable solution which eliminates up-converted noise due to the presence of jammer signals. Since an LNA circuit in accordance with the present invention can be fully integrated on-chip, the additional cost is negligible and, hence, acceptable. Further, the turn-on time of the circuit is small, and acceptable in most systems. [0032]
  • A second embodiment as shown in FIG. 5 is an approach that reduces the noise because of the thermal noise of resistor R[0033] x2 and the base shot noise of transistor Q1, by placing a capacitor, between node B and ground. However, note that because of the tight feedback loop formed by transistor Q1 and Q2 around Rx2, the net impedance at node B is approximately resistance Rx2 divided by the loop gain of the feedback loop. The loop gain can be a large quantity, since it is set primarily by the transconductance gm1, of transistor Q1. Thus, the effective impedance at node B is small. Consequently, the capacitance required at the base of transistor Q1 is too large for effective filtering and cannot be integrated.
  • A third embodiment includes as shown in FIG. 6 an approach of filtering the noise by placing a capacitor between nodes B and X. While this is effective, it introduces a new problem. At radio frequencies, this capacitor has a small impedance. Thus, the isolation from current I[0034] ref to the RF input port is severely compromised by this capacitor.
  • The reader's attention is directed to all papers and documents which are filed concurrently with this specification and which are open to public inspection with this specification, and the contents of all such papers and documents are incorporated herein by reference. [0035]
  • All the features disclosed in this specification (including any accompany claims, abstract and drawings) may be replaced by alternative features serving the same, equivalent or similar purpose, unless expressly stated otherwise. Thus, unless expressly stated otherwise, each feature disclosed is one example only of a generic series of equivalent or similar features. [0036]
  • The terms and expressions which have been employed in the foregoing specification are used therein as terms of description and not of limitation, and there is no intention in the use of such terms and expressions of excluding equivalents of the features shown and described or portions thereof, it being recognized that the scope of the invention is defined and limited only by the claims which follow. [0037]

Claims (7)

What is claimed is:
1. A low noise amplifier, having an input node and an output node comprising:
an input power matching circuit including a filter and a blocking capacitor, the input node coupled to the filter, the filter coupled to the blocking capacitor;
an output transistor having a base, collector and emitter, the base coupled to the blocking capacitor, the collector coupled to the output node;
a bias circuit having a bias resistor, the bias circuit coupled to the base of the output transistor such that the bias circuit eliminates base shot-noise of the output transistor and noise of the bias resistor;
a degeneration inductance coupled to the emitter of the output transistor; and
a load impedance coupled to the output node.
2. The low noise amplifier as recited in claim 1, wherein the filter comprises a capacitor and an inductor, the capacitor coupled to the input node, the inductor coupled to the blocking capacitor.
3. The low noise amplifier as recited in claim 1, wherein the bias circuit comprises a current mirror circuit, a current reference source, the bias resistor, and an emitter follower circuit, the current reference source coupled to the current mirror circuit, the emitter follower circuit coupled to the current mirror circuit, the current mirror circuit coupled to the bias resistor.
4. The low noise amplifier as recited in claim 3 wherein the emitter follower circuit comprises a current source, a capacitor, and a first transistor having a base, a collector and a emitter, the current source and the capacitor coupled to the emitter of the first transistor.
5. The low noise amplifier as recited in claim 3 wherein the current mirror circuit includes a second resistor, a first and second current mirror transistor each having a respective base, collector and emitter, the base of the first current mirror transistor and the collector of the second current mirror transistor coupled to the reference current source, the second resistor coupled between the base of the second current mirror transistor and the emitter of the first current mirror transistor, the emitter of the first current mirror transistor coupled to the bias resistor.
6. A single-ended circuit, having an input node, an output node, a power supply rail and ground, comprising:
(a) a first inductor coupled to the input node;
(b) a first capacitor coupled between the first resistor and ground;
(c) a blocking capacitor coupled in series to the first inductor;
(d) a biasing circuit comprising:
(i) a first transistor, having a base, emitter and collector, the collector of the first transistor coupled to the power supply rail;
(ii) a first current source coupled between the emitter of the first transistor and ground;
(iii) a reference current source coupled between the power supply rail and the base of first transistor;
(iv) a second transistor, having a base, emitter and collector, the collector of the second transistor coupled to the reference current source, and the emitter of the second transistor coupled to ground;
(v) a second capacitor coupled between the emitter of the first transistor and the base of the second transistor;
(vi) a third transistor, having a base, emitter and collector, the collector coupled to the power supply rail, the base coupled to the collector of the first transistor; and
(vii) a second resistor coupled between the base of the second transistor and the emitter of the third transistor;
(e) a third resistor coupled between the second resistor and the blocking capacitor;
(f) a fourth transistor, having a base, emitter and collector, the base coupled to the third, the collector coupled to the output node;
(g) a second inductor coupled between the emitter of the fourth transistor and ground; and
(h) a third inductor coupled between the power supply rail and the output node.
7. A bias circuit to filter noise comprising:
(a) an emitter follower circuit comprising
(i) a first transistor having a base, collector and emitter;
(ii) a current source coupled between the emitter of first transistor and ground; and
(iii) a capacitor coupled to the emitter of the first transistor;
(b) a current mirror circuit coupled to the emitter follower circuit, the current mirror circuit comprising
(i) a second transistor having a base, collector and emitter, the collector of the second transistor coupled to the power supply rail, the base of the second transistor coupled to the base of the first transistor; and
(ii) a third transistor having a base, collector and emitter, the collector of the third transistor coupled to the base of the second transistor, the base of the third transistor coupled to the capacitor, the emitter of the third transistor coupled to ground; and
(iii) a resistor coupled between the emitter of the second transistor and the base of the third transistor; and
(c) a current reference source coupled between the power supply rail and the base of the second and third transistors.
US09/797,153 2000-11-16 2001-03-01 Fast-setting, low power, jammer insensitive, biasing apparatus and method for single-ended circuits Expired - Lifetime US6452456B1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US09/797,153 US6452456B1 (en) 2000-11-16 2001-03-01 Fast-setting, low power, jammer insensitive, biasing apparatus and method for single-ended circuits
TW090126730A TW517449B (en) 2000-11-16 2001-10-29 A fast-settling, low power, biasing apparatus and method for single-ended circuits
EP01000624A EP1213831A1 (en) 2000-11-16 2001-11-12 A fast-settling, low power, biasing apparatus and method for single-ended circuits
CN01137475A CN1357969A (en) 2000-11-16 2001-11-15 Fast set low-power bias unit and method for single-end circuit
JP2001350483A JP2002232238A (en) 2000-11-16 2001-11-15 Fast-setting, small power, biasing apparatus and method for single-ended circuit
US10/096,775 US6476668B2 (en) 2000-11-16 2002-03-13 Fast-setting, low power, jammer insensitive, biasing apparatus and method for single-ended circuits

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US24937000P 2000-11-16 2000-11-16
US09/797,153 US6452456B1 (en) 2000-11-16 2001-03-01 Fast-setting, low power, jammer insensitive, biasing apparatus and method for single-ended circuits

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/096,775 Division US6476668B2 (en) 2000-11-16 2002-03-13 Fast-setting, low power, jammer insensitive, biasing apparatus and method for single-ended circuits

Publications (2)

Publication Number Publication Date
US6452456B1 US6452456B1 (en) 2002-09-17
US20020153955A1 true US20020153955A1 (en) 2002-10-24

Family

ID=26940008

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/797,153 Expired - Lifetime US6452456B1 (en) 2000-11-16 2001-03-01 Fast-setting, low power, jammer insensitive, biasing apparatus and method for single-ended circuits
US10/096,775 Expired - Lifetime US6476668B2 (en) 2000-11-16 2002-03-13 Fast-setting, low power, jammer insensitive, biasing apparatus and method for single-ended circuits

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/096,775 Expired - Lifetime US6476668B2 (en) 2000-11-16 2002-03-13 Fast-setting, low power, jammer insensitive, biasing apparatus and method for single-ended circuits

Country Status (5)

Country Link
US (2) US6452456B1 (en)
EP (1) EP1213831A1 (en)
JP (1) JP2002232238A (en)
CN (1) CN1357969A (en)
TW (1) TW517449B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040037373A1 (en) * 2002-04-18 2004-02-26 Ashley Jonathan J. Method and apparatus for a data-dependent noise predictive Viterbi

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6859103B2 (en) * 2003-06-11 2005-02-22 Delta Electronics, Inc. Bias circuit for improving linearity of a radio frequency power amplifier
US7064614B2 (en) * 2004-07-09 2006-06-20 Xindium Technologies, Inc. Current mirror biasing circuit with power control for HBT power amplifiers
JP4142660B2 (en) * 2005-03-23 2008-09-03 松下電器産業株式会社 High frequency power amplifier
CN1725630B (en) * 2005-07-15 2010-10-06 摩比天线技术(深圳)有限公司 Module device of low noise amplifier
JP2007259419A (en) * 2006-02-21 2007-10-04 Hitachi Metals Ltd High-frequency power amplifying circuit and high-frequency component using the same
CN1832335B (en) * 2006-04-13 2010-05-12 复旦大学 CMOS superwide band low noise amplifier
JP4733560B2 (en) * 2006-04-25 2011-07-27 シャープ株式会社 Power amplifier and wireless communication device
JP2009165100A (en) * 2007-12-11 2009-07-23 Hitachi Metals Ltd High-frequency amplifier, high-frequency module and mobile wireless apparatus using the same
CN102368683B (en) * 2010-12-16 2013-03-20 中国科学院电子学研究所 Low power consumption weak signal amplification shaping circuit
CN102290101B (en) * 2011-07-04 2016-02-24 上海华虹宏力半导体制造有限公司 Source line biasing circuit and storer
US8890619B2 (en) * 2012-08-02 2014-11-18 Telefonaktiebolaget L M Ericsson (Publ) PIM compensation in a receiver
US8855175B2 (en) 2012-08-02 2014-10-07 Telefonaktiebolaget L M Ericsson (Publ) Low complexity all-digital PIM compensator
CN103036509B (en) * 2012-12-17 2015-07-15 锐迪科创微电子(北京)有限公司 Biasing circuit suitable for low noise amplifier
EP2922199B1 (en) * 2014-03-17 2020-05-13 Nxp B.V. A bias circuit for a transistor amplifier
US9400546B1 (en) 2015-06-19 2016-07-26 Cypress Semiconductor Corporation Low-power implementation of Type-C connector subsystem
CN107248850B (en) * 2017-04-24 2020-06-16 东南大学 Non-inductance low-power-consumption high-gain high-linearity broadband low-noise amplifier
CN115668760A (en) * 2020-05-21 2023-01-31 株式会社村田制作所 Amplifying circuit

Family Cites Families (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4628321A (en) 1982-04-14 1986-12-09 Harris Corporation Aperture transformation sidelobe canceller
US4755770A (en) * 1986-08-13 1988-07-05 Harris Corporation Low noise current spectral density input bias current cancellation scheme
US5136250A (en) * 1989-04-28 1992-08-04 Seagate Technology, Inc. Capacitance height gauge
US5105165A (en) * 1990-12-17 1992-04-14 At&T Bell Laboratories Low distortion, low noise, amplifier
US5124586A (en) * 1991-08-16 1992-06-23 Sgs-Thomson Microelectronics, Inc. Impedance multiplier
US5144157A (en) 1991-09-23 1992-09-01 Raytheon Company Pin diode driver circuit for radar system
US5379445A (en) 1991-11-01 1995-01-03 Comsat Automatic gain control for reducing effects of jamming
DE69427311T2 (en) * 1993-01-08 2001-11-22 Sony Corp Bias stabilization circuit
US5722063A (en) 1994-12-16 1998-02-24 Qualcomm Incorporated Method and apparatus for increasing receiver immunity to interference
US5722061A (en) 1994-12-16 1998-02-24 Qualcomm Incorporated Method and apparatus for increasing receiver immunity to interference
US5703504A (en) * 1995-12-26 1997-12-30 Motorola Feedforward adaptive threshold processing method
US5670912A (en) * 1996-01-31 1997-09-23 Motorola, Inc. Variable supply biasing method and apparatus for an amplifier
KR100217413B1 (en) 1996-08-24 1999-09-01 윤종용 Wireless communltication system of using time division duplexing/frequecy hopping mehtod
US6040731A (en) * 1997-05-01 2000-03-21 Raytheon Company Differential pair gain control stage
US6198352B1 (en) * 1997-11-20 2001-03-06 Applied Micro Circuits Corporation Radio frequency low noise amplifier fabricated in complementary metal oxide semiconductor technology
US6005506A (en) 1997-12-09 1999-12-21 Qualcomm, Incorporated Receiver with sigma-delta analog-to-digital converter for sampling a received signal
US6107873A (en) * 1998-03-30 2000-08-22 National Semiconductor Corporation Low noise common-emitter preamplifier for magneto-resistive heads
US6147559A (en) * 1998-07-30 2000-11-14 Philips Electronics North America Corporation Noise figure and linearity improvement technique using shunt feedback
WO2000031604A1 (en) * 1998-11-20 2000-06-02 Koninklijke Philips Electronics N.V. Current mirror circuit
US6087883A (en) * 1998-12-15 2000-07-11 Analog Devices, Inc. Multi-tanh doublets using emitter resistors
JP3471648B2 (en) * 1999-02-26 2003-12-02 富士通カンタムデバイス株式会社 Power amplifier circuit and its bias circuit

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040037373A1 (en) * 2002-04-18 2004-02-26 Ashley Jonathan J. Method and apparatus for a data-dependent noise predictive Viterbi
US20070076826A1 (en) * 2002-04-18 2007-04-05 Infineon Technologies North America Corp Method and apparatus for a data-dependent noise predictive viterbi
US7522678B2 (en) * 2002-04-18 2009-04-21 Infineon Technologies Ag Method and apparatus for a data-dependent noise predictive viterbi
US7743314B2 (en) 2002-04-18 2010-06-22 Marvell International Ltd. Method and apparatus for a data-dependent noise predictive viterbi
US20100322359A1 (en) * 2002-04-18 2010-12-23 Stockmanns Heinrich J Method and apparatus for a data-dependent noise predictive viterbi
US8015477B2 (en) 2002-04-18 2011-09-06 Marvell International Ltd. Method and apparatus for a data-dependent noise predictive viterbi

Also Published As

Publication number Publication date
JP2002232238A (en) 2002-08-16
US6476668B2 (en) 2002-11-05
EP1213831A1 (en) 2002-06-12
TW517449B (en) 2003-01-11
US20020121936A1 (en) 2002-09-05
CN1357969A (en) 2002-07-10
US6452456B1 (en) 2002-09-17

Similar Documents

Publication Publication Date Title
US6476668B2 (en) Fast-setting, low power, jammer insensitive, biasing apparatus and method for single-ended circuits
US7676212B1 (en) Signal mixer having a single-ended input and a differential output
US20060152288A1 (en) Method and system for amplifying a signal
US7834698B2 (en) Amplifier with improved linearization
US8401510B2 (en) Common-gate common-source transconductance stage for RF downconversion mixer
US7714657B2 (en) Low noise amplifier gain controlled scheme
US20040232988A1 (en) High frequency differential circuit, differential amplifier, differential mixer, differential oscillator, and radio circuit using same
US20120274403A1 (en) Amplifier with integrated filter
EP2947769B1 (en) Low-noise amplifier
US8035447B2 (en) Active circuits with load linearization
EP2327152A1 (en) High-linearity low-noise receiver with load switching
CN106063125A (en) A low noise amplifier circuit
EP2313971B1 (en) Method of achieving high selectivity in receiver rf front-ends
JP2008295063A (en) Circuit for linearizing electronic device
US7728672B2 (en) RF amplifier
US7603091B2 (en) Hybrid balun apparatus and receiver comprising the same
US20070010230A1 (en) High dynamic range compact mixer output stage for a wireless receiver
US7853233B2 (en) Zero if down converter with even order harmonic suppression
US7613440B2 (en) Mixer circuit
US20070087721A1 (en) Subharmonic mixer capable of reducing noise and enhancing gain and linearlty
US8339205B1 (en) Low power wide-band amplifier with reused current
US7103341B2 (en) Harmonic circuit for improving linearity
US7298203B2 (en) Amplification system capable of reducing DC offset
EP1254510B1 (en) Low distortion driving amplifier for integrated filters
KR100573924B1 (en) Apparatus for low noise and image repression of heterodyne receiver

Legal Events

Date Code Title Description
AS Assignment

Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GHARPUREY, RANJIT;SIRNA, GUGLIEMO;REEL/FRAME:011604/0162;SIGNING DATES FROM 20010115 TO 20010226

STCF Information on status: patent grant

Free format text: PATENTED CASE

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12