US20020125961A1 - Pll cycle slip compensation - Google Patents

Pll cycle slip compensation Download PDF

Info

Publication number
US20020125961A1
US20020125961A1 US09/803,604 US80360401A US2002125961A1 US 20020125961 A1 US20020125961 A1 US 20020125961A1 US 80360401 A US80360401 A US 80360401A US 2002125961 A1 US2002125961 A1 US 2002125961A1
Authority
US
United States
Prior art keywords
signal
input
reset
pll
signals
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/803,604
Other versions
US6441691B1 (en
Inventor
Theron Jones
David Homol
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ericsson Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to ERICSSON INC. reassignment ERICSSON INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HOMOL, DAVID, JONES, THERON
Priority to US09/803,604 priority Critical patent/US6441691B1/en
Priority to AT02715086T priority patent/ATE349808T1/en
Priority to PCT/US2002/007212 priority patent/WO2002073806A2/en
Priority to EP02715086A priority patent/EP1410510B1/en
Priority to DE60217123T priority patent/DE60217123D1/en
Priority to JP2002572731A priority patent/JP2004527947A/en
Publication of US6441691B1 publication Critical patent/US6441691B1/en
Application granted granted Critical
Publication of US20020125961A1 publication Critical patent/US20020125961A1/en
Adjusted expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/089Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
    • H03L7/0891Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/16Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
    • H03L7/18Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
    • H03L7/197Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division
    • H03L7/199Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division with reset of the frequency divider or the counter, e.g. for assuring initial synchronisation

Definitions

  • [0001] represent a reference clock signal and an adjustable clock signal that is locked to the reference clock signal by operation of the PLL.
  • the detector's output signal(s) are generated as a function of the phase difference between the two input signals, the output signals accurately reflect the phase difference between the two input signals only when that difference is within a defined range.
  • phase detectors used within PLL circuits cannot linearly detect when the phase difference between its two input signals is greater than ⁇ 2 ⁇ radians.
  • the present invention is a system and method for reducing phase detection error in a phase/frequency detector (PFD) arising from cycle slip.
  • PFD phase/frequency detector
  • the PFD compares arrival time differences between respective clock edges in two input signals and provides control outputs based on the phase difference between these clock edges. When the PFD misses a clock edge in either input signal, cycle slip occurs.
  • Phase-reset circuits couple the two input signals to the PFD and operate as input frequency divider circuits, providing the PFD with a sub-harmonic of each input signal.
  • Each phase-reset circuit normally operates as an up (or down) counter, providing one output clock cycle to the PFD for every N input signal clock cycles.
  • phase-reset circuit When presented with an indication of cycle slip, however, the phase-reset circuit sets its divide-by counter to a value that causes the next input signal clock cycle to produce an output clock cycle. This action results in the cycle slip causing substantially less than the 2 ⁇ radians per missed cycle of phase error that otherwise manifests itself in the PFD control outputs.
  • the PFD operates as part of a PLL and provides an “up” and a “down” control signal to charge pump circuitry that ultimately increases or decreases the control voltage applied to a voltage controlled oscillator.
  • One of the two input signals to the PFD is derived from the VCO's output signal, and the other input signal serves as a reference against which the PLL controls the output signal.
  • the up/down control signal error arising from cycle slip can be reduced substantially. In general, the amount of error reduction depends upon the resolution the phase-reset circuit's digital counter.
  • the reduced cycle slip error allows the PFD to control the associated charge pump circuit such that it remains near its maximum duty cycle for large frequency errors between the two input signals. Operation of the charge pump or pumps within the PLL in this manner tends to reduce the lock time of the PLL, improving overall performance in frequency synthesis functions based on the PLL.
  • FIG. 1 is a diagram of a phase-locked loop (PLL) including cycle slip compensation in accordance with the present invention.
  • FIG. 2 is a diagram of the phase/frequency (PFD) detector with cycle slip compensation of FIG. 1.
  • FIG. 3 is a diagram of the phase-reset circuits providing cycle slip compensation within the PFD of FIG. 2.
  • FIG. 4 is a diagram of relevant operating waveforms for the PFD of FIG. 2 without benefit of cycle slip compensation.
  • FIG. 5 is a diagram of relevant operating waveforms for the PFD of FIG. 2 illustrating cycle slip compensation.
  • FIG. 6 is a diagram of the cycle slip detection circuitry in FIG. 1.
  • FIG. 7 is a diagram of a mobile terminal incorporating the PLL of FIG. 1.
  • FIG. 8 is a diagram of the frequency synthesizer in the mobile terminal of FIG. 7.
  • FIG. 1 is a diagram of a PLL, generally referred to by the numeral 10 .
  • the PLL 10 comprises a phase/frequency detector (PFD) 12 , a control circuit 14 , a loop filter 16 , a voltage-controlled oscillator (VCO) 18 , and cycle slip detectors 20 A and 20 B.
  • PFD phase/frequency detector
  • VCO voltage-controlled oscillator
  • the PFD 12 receives two input signals, a reference clock signal and the output signal from the VCO 18 .
  • the output signal from the VCO 18 is made to have a frequency that is a desired multiple or fraction of the reference clock frequency by operation of the PLL 10 .
  • the PFD 12 typically generates two output signals, OUTPUT UP and OUTPUT DOWN, to control the control circuit 14 .
  • the PFD 12 controls the control circuit 14 via the OUTPUT UP/DOWN signals to adjust the control voltage applied to the VCO 18 .
  • the loop filter 16 translates the output from the control circuit 14 into a smoothed, voltage-mode control signal for the VCO 18 . In this manner, the frequency of the output signal from the VCO 18 is locked to the frequency of the reference clock.
  • FIG. 2 illustrates the PFD 12 , with the PFD 12 comprising phase-reset circuits 30 A and 30 B and corresponding input flip-flops 32 A and 32 B, and a PFD reset circuit 33 comprising a logic gate 34 and a delay element 36 .
  • the phase-reset circuit 30 A functions as an input frequency divider, dividing the reference clock signal to produce a reference signal.
  • the phase-reset circuit 30 B normally functions as an input signal frequency divider for the VCO output signal, providing a feedback signal to the input flip-flop 32 B at a desired sub-harmonic of the VCO output signal.
  • phase-reset circuits 30 A and 30 B are digital counters that generate an output pulse once every N input pulses.
  • phase-reset circuits 30 A and 30 B will likely be configured with different maximum count values to effect the desired relationship between the frequency of the reference signal and that of the VCO output signal from the VCO 18 .
  • the phase-reset circuit 30 A might use a divisor value M, while the phase-reset circuit 30 B uses a different divisor value N.
  • the input flip-flop 32 A latches rising edges, termed clock edges, in the reference signal
  • the input flip-flop 32 B latches clock edges in the feedback signal.
  • the PFD reset circuit 33 uses the logic gate 34 to generate a reset signal (RST) that resets both input flip-flops 32 A and 32 B once both of them assert their PLL control signals (OUTPUT UP and OUTPUT DOWN). Absent the delay element 36 , the RST signal would be asserted immediately after the second of the two input flips 32 A or 32 B asserted its output signal.
  • the wider output pulse in either OUTPUT UP or OUTPUT DOWN would be no wider than the arrival time difference between respective clock edges in the reference and feedback signals.
  • the narrower of the two output pulses would only be as wide as the delay of logic gate 34 and the flip-flop reset delay (either 32 A or 32 B). Which of the two output signals, OUTPUT UP or OUTPUT DOWN, would have this minimum pulse width depends on whether the reference signal leads or lags the feedback signal.
  • the delay element 36 By delaying the RST signal a defined period after assertion of the last of the two PFD output signals, the delay element 36 allows the last asserted output signal from the PFD to remain asserted for no less than the delay time of delay element 36 . This operation defines the minimum pulse width of output pulses in either OUTPUT UP or OUTPUT DOWN, depending upon the reference signals leads or lags the feedback signal.
  • the control circuit 14 of FIG. 1 When, as is typical, the control circuit 14 of FIG. 1 is implemented as a charge pump circuit, it causes current to flow into the loop filter 16 when the OUTPUT UP signal is asserted. This action raises the DC voltage output by the loop filter 16 , causing the VCO 18 to increase the frequency of its output signal. Conversely, the control circuit 14 sinks current from the loop filter 16 when the OUTPUT DOWN signal is asserted, causing the VCO 18 to decrease the frequency of its output signal.
  • the reference signal leads the feedback signal
  • the output pulses in OUTPUT UP are wider than the pulses in OUTPUT DOWN, and the voltage applied to the VCO 18 by the control circuit 14 gradually increases.
  • the pulses in OUTPUT DOWN are wider than the pulses in OUTPUT UP, and the voltage applied to the VCO 18 by the control circuit 14 gradually decreases.
  • FIG. 3 is a diagram of the phase-reset circuits 30 A and 30 B.
  • Each phase-reset circuit 30 comprises a digital counter 38 .
  • the digital counter 38 used in the phase-reset circuit 30 A will likely have a different number of counter states than that of the digital counter 38 used in the phase reset circuit 30 B. This difference arises from the likelihood that the feedback signal is scaled with respect to the output signal differently than the reference signal with respect to the reference clock.
  • the VCO output signal is at a higher frequency than the reference clock signal, so the divisor value N in the phase-reset circuit 30 B will be larger than that used in the phase-reset circuit 30 A.
  • the counter 38 increments or decrements through its N counting states, issuing one output clock pulse for every N input clock pulses in normal operation.
  • normal operation refers to the absence of cycle slips in the PFD 12 .
  • the cycle slip detectors 20 detect that the PFD 12 has missed a clock cycle in either the reference or feedback signals, they assert either the UP-CYCLE SLIP indicator or the DOWN-CYCLE SLIP indicator.
  • the digital counter 38 in the appropriate phase-reset circuit 30 advances its internal count value to just before or at the counter rollover value. This causes the next clock edge on the corresponding input signal to clock through the counter 38 . That is, the counter 38 issues an output clock edge on the next input clock edge.
  • “advance” means to increment or decrement the count value by the required amount, depending upon whether the counter 38 operates as an up- or down-counter.
  • FIG. 4 is a collection of time-aligned waveforms, which occur during a typical phase-locking sequence.
  • the waveforms include, from top to bottom, the reference and feedback signals, the PLL control signals OUTPUT UP and OUTPUT DOWN, and the RST signal. While FIG. 4 depicts the reference and feedback signals as output by the phase-reset circuits 30 A and 30 B, it assumes that the phase-reset circuits 30 operate only as input dividers, rather than as cycle-slip compensators. Thus, FIG. 4 illustrates the problem of cycle slip absent compensation.
  • the reference and feedback signals become increasingly out of phase moving from left to right in the diagram.
  • the reference signal lags the feedback signal, so the pulse width of OUTPUT DOWN is determined by the arrival time difference of respective clock edges in the feedback signal and the reference signal, plus the width of the RST pulse.
  • the width of OUTPUT UP occurring as the last of the two PLL control signals, is simply the width of the RST pulse.
  • the input flip-flop 32 B receives a clock edge in the feedback signal while the RST pulse is asserted, causing the PFD 12 to miss this clock edge.
  • the PFD 12 thus misses an entire cycle of the feedback signal during the phase-locking sequence.
  • the cycle slip error manifests itself in the OUTPUT DOWN signal, which, at the next clock edge of the feedback signal, takes on a very narrow pulse width because the cycle slip causes the phase difference between the reference and feedback signals to falsely appear slight. In other words, if the actual phase difference is 2 ⁇ +x radians, the apparent phase difference after cycle slip is simply x. So, at a time when the PFD 12 should operate the OUTPUT DOWN signal essentially at a 100 % duty cycle, the cycle slip error causes it to reduce OUTPUT DOWN to at or near the minimum pulse width on the next feedback signal clock edge after the cycle slip. This error increases the time required for the PLL 10 to lock the VCO output signal to the reference signal.
  • FIG. 5 illustrates operation of the phase-reset circuit 30 B in the role of cycle-slip compensator.
  • the diagram depicts the same waveforms as above, but adds the DOWN-CYCLE SLIP indicator provided by down-slip detector 20 B.
  • the up-slip detector 20 A monitors for cycle slips in the reference signal, while the down-slip detector 20 B monitors for cycle slip in the feedback signal.
  • cycle slip occurs with respect to the feedback signal input, which means that the input flip-flop 32 B of PFD 12 misses a clock edge in the feedback signal.
  • cycle slip occurs because a clock edge in the feedback signal occurs while the RST signal is asserted.
  • the down-slip detector 20 B detects this slip occurrence and asserts its DOWN-CYCLE SLIP indicator.
  • the phase-reset circuit 30 B receives the DOWN-CYCLE SLIP indicator, and sets its internal counter 38 to the value just before the counter's rollover point. For example, if the phase-reset circuit 30 B operates as a down counter, it may set its internal counter 38 to the minimum value. Likewise, if it operates as an up counter, the phase-reset circuit 30 B may set its internal counter 38 to the maximum value. In either case, this causes the phase-reset circuit 30 B to issue an output clock edge in the reference signal on the next input clock edge in the output signal from the VCO 18 , rather than after counting through another N clock edges in the output signal.
  • the effect of issuing a clock edge in the reference signal one clock cycle of the output signal after the missed clock cycle in the feedback signal is a reduction in the time it takes the PFD 12 to reassert its OUTPUT DOWN signal by (N ⁇ 1) clock cycles of the output signal.
  • N is the number of count states in the counter 38 of the phase-reset circuit 30 B.
  • the phase-reset circuit 30 B outputs one feedback signal clock cycle for every 100 output signal clock cycles. Absent cycle slip compensation, if the PFD 12 misses a feedback signal clock edge, it takes another 100 cycles of the output signal for the PFD 12 to receive the next feedback signal clock edge.
  • the PFD 12 receives the next feedback signal clock edge in ⁇ fraction (1/100) ⁇ th (or some other reduced count value) of the uncompensated time.
  • the actual number of counter states implemented in the phase-reset circuits 30 A and 30 B varies by application, and depends upon the frequencies of the reference and VCO output signals. Also, it is not necessary to set the phase-reset value of the counter 38 upon occurrence of cycle slip to the absolute minimum or absolute maximum value. Depending upon the clock frequencies involved, it may be desirable to have the counter 38 set to a few counts before its rollover value.
  • a typical RST signal pulse width may be on the order of 10 ns, which may result in one or both of the phase-reset circuits 30 A and 30 B re-issuing several output clock edges during the reset period. This causes subsequent clock edge(s) to be reissued until the original cycle slip condition is corrected.
  • phase-reset circuits 30 A and 30 B provide for compensation of cycle slips in the PFD 12
  • compensation action requires detection of cycle slips as they occur.
  • the PFD 12 experienced cycle slip whenever it received multiple clock edges on one input signal between RST signals, or when it received a clock edge on either input signal during a RST pulse. With this, the detection of cycle slip may be approached in a variety of ways. How cycle slip detection is realized determines the structure of the up-/down slip detectors 20 A and 20 B.
  • the co-pending application entitled “PLL Cycle Slip Detection,” illustrates an exemplary implementation for the up- and down-slip detectors 20 A and 20 B, and is incorporated herein by reference.
  • the cycle slip detectors 20 A and 20 B can be incorporated as part of the PFD 12 , thus providing a circuit capable of detecting and compensating cycle slip occurrences.
  • the present invention relates to the co-pending application entitled “Slip-Detecting Phase Detector and Method for Improving Phase-Lock Loop Lock Time,” Ser. No. 09/432,987, which was filed on Nov. 2, 1999, and is also incorporated herein by reference.
  • FIG. 6 diagrams an exemplary cycle slip detection structure that may apply to both the up-slip detector 20 A and the down-slip detector 20 B.
  • Each slip detector 20 comprises a logic gate 22 , an output flip-flop 24 , and a delay element 26 .
  • Inputs to the logic gate 22 include the RST pulse from the reset circuit 33 , a delayed version of the RST pulse, derived by passing the RST signal through the delay element 26 , and one of the two PLL control signals, OUTPUT UP or OUTPUT DOWN.
  • the logic gate 22 provides an output signal that drives the data input of the output flip-flop 24 .
  • the output flip-flop 24 is clocked by one of the two input signals, either the reference signal or the feedback signal, depending on whether the cycle slip detector 20 is associated with the input flip-flop 32 A or the input flip-flop 32 B.
  • the cycle slip indicator signal either UP-CYCLE SLIP or DOWN-CYCLE SLIP, is asserted by the output flip-flop 24 whenever it receives a clock edge on its clock input while its data input is asserted. Since the logic gate 22 asserts this data input whenever the RST signal is asserted, or when the corresponding PFD input flip-flop's output is asserted, this operation detects input signal clock edges missed by the PFD 12 .
  • the input flip-flops 32 A and 32 B might not respond to an input signal clock edge if it occurs at or shortly after the falling edge of the RST pulse.
  • Driving one of the inputs to the logic gate 22 with a delayed version of the RST pulse extends the hold time on the falling edge of the reset pulse, which extends the time that the data input of the output flip-flop 24 is asserted. This insures that the clock edge in the input signal that was missed by the input flip-flop 32 A or 32 B just as the RST pulse fell causes the output flip-flop 24 to assert its cycle slip indicator signal.
  • FIG. 7 is a simplified diagram of a mobile terminal used in a wireless communications network, such as a cellular radiotelephone network, and is generally indicated by numeral 100 .
  • the mobile terminal 100 includes a system controller 102 and associated memory 104 , a frequency synthesizer 106 , a receiver 120 , a transmitter 130 , a duplexer/antenna 140 , and a user interface 150 .
  • the frequency synthesizer 106 is implemented in accordance with the present invention.
  • the mobile terminal 100 sends and receives information via radio frequency signaling between it and a remote base station (not shown).
  • the system controller 102 is typically implemented as one or more microcontrollers (MCUs) that manage the user interface 150 , and provide overall control of the mobile terminal 100 .
  • the memory 104 generally includes application software, default values for constants used in operation, and working space for data.
  • the user interacts with the mobile terminal 100 via the user interface 150 .
  • the microphone 152 converts user speech signals into a corresponding analog signal, which is provided to the transmitter 130 for subsequent conversion, processing, and transmission to the remote base station via the duplexer/antenna 140 .
  • the receiver 120 received signals from the remote base station and extracts received audio information, e.g., speech from a remote user, and provides an audio signal for driving a speaker 154 included in the user interface 150 .
  • the user interface 150 further includes a keypad 156 for accepting commands and data input from the user, and a display 158 for providing visual information to the user. In short, the user interface 150 allows the user to send and receive speech and other audio information, to dial numbers, and to enter other data as needed.
  • the receiver 120 includes a receiver/amplifier 122 , a decoding/data recovery module 124 , and a digital-to-analog converter (DAC) 126 .
  • signals are received via the antenna 144 , and the duplexer 142 provides signal isolation between received and transmitted signals. Received signals are routed to the receiver amplifier 122 , which provides conditioning, filtering, and down conversion of the received signal.
  • the receiver/amplifier 122 may use analog-to-digital converters (ADCs) to provide the decoding/data recovery module 124 with successive digital values corresponding to the incoming received signal.
  • the decoding/data recovery module 124 recovers the audio information encoded in the received signal, and provides the DAC 126 with digital values corresponding to the received audio information.
  • the DAC 126 provides an analog output signal suitable for driving the speaker 154 .
  • the transmitter 130 includes an ADC 132 , a baseband processor 134 , a frequency translation module 136 , and a transmit amplifier 138 .
  • the ADC 132 converts analog speech signals from the microphone 152 to corresponding digital values.
  • the baseband processor 134 processes and encodes these digital values, providing error correction encoding and translation into a format suitable for the frequency translation module 136 .
  • the frequency translation module 136 provides the transmit amplifier 138 with a modulated signal at the desired transmit frequency. In turn, the transmit amplifier 138 generates the RF output signal RF OUT for transmission to the remote base station via the duplexer/antenna 140 .
  • the frequency synthesizer 106 provides one or more frequency signals for use in the mobile terminal 100 .
  • the frequency synthesizer 106 generates reference frequency signals that are used in down converting received signals, and in modulating or generating the transmit signal.
  • the frequency synthesizer 106 uses one or more PLLs 10 to generate theses signals.
  • FIG. 8 is a diagram of the frequency synthesizer 106 .
  • the frequency synthesizer 106 includes two or more PLLs 10 and a reference clock 40 . At least one of the PLLs 10 incorporates the PFD 12 and cycle slip detectors 20 A and 20 B as discussed above. With regard to that earlier discussion, the upper PLL 10 derives its reference signal from the reference clock 40 and its feedback signal from the OSC OUT 1 output signal. Likewise, the lower PLL 10 derives its reference signal from the reference clock 40 , and its feedback signal from the OSC OUT 2 signal. As noted above, the frequency synthesizer 106 may incorporate additional PLLs 10 to provide multiple reference frequencies for use in received signal processing or transmit signal generation.
  • the frequency synthesizer 106 typically operates under control of the MCU 102 , with the MCU 102 setting, for example, the divider ratios used by the frequency divider circuits 30 in both PLLs 10 to control the frequency of the OSC OUT 1 and OSC OUT 2 signals.
  • the cycle slip compensation provided by the phase-reset circuits 30 A and 30 B improves the response time of the frequency synthesizer 106 by reducing the amount of time required to bring the oscillator output signals provided to the transmitter 120 and receiver 130 into lock with the reference signal provided by the reference clock 40 .
  • the present invention contemplates usage in a broad range of equipment types.
  • Communication equipment such as wireless network base stations and associated mobile terminals, might particularly benefit from incorporation of the present invention into their associated PLL circuits.
  • the present invention may, of course, be carried out in other specific ways than those herein set forth without departing from the spirit and essential characteristics of the invention.
  • the present embodiments are, therefore, to be considered in all respects as illustrative and not restrictive, and all changes coming within the meaning and equivalency range of the appended claims are intended to be embraced therein.

Landscapes

  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Steering Control In Accordance With Driving Conditions (AREA)
  • Control Of Electric Motors In General (AREA)
  • Amplifiers (AREA)

Abstract

Phase-reset circuits provide first and second frequency-divided input signals to a phase/frequency detector (PFD) used in a phase-locked loop (PLL). The phase-reset circuits receive first and second input signals, with the first input signal usually serving as a reference signal against which the PLL adjusts the second input signal. The PFD generates control signals based on the phase difference between the frequency-divided input signals. Normally, the phase-reset circuits frequency divide the first and second input signals using divisors N and M, respectively. If other circuitry detects that the PFD has missed a clock cycle in the first or second clock-divided input signals, the corresponding phase-reset circuit alters its divider so that the next clock edge on the corresponding input signal clocks through to the PFD. This causes the PFD to quickly set its affected control signal to what it would have been had the clock cycle not been missed.

Description

  • represent a reference clock signal and an adjustable clock signal that is locked to the reference clock signal by operation of the PLL. When the detector's output signal(s) are generated as a function of the phase difference between the two input signals, the output signals accurately reflect the phase difference between the two input signals only when that difference is within a defined range. Generally, phase detectors used within PLL circuits cannot linearly detect when the phase difference between its two input signals is greater than ±2ρ radians. [0001]
  • BRIEF SUMMARY OF THE INVENTION
  • The present invention is a system and method for reducing phase detection error in a phase/frequency detector (PFD) arising from cycle slip. The PFD compares arrival time differences between respective clock edges in two input signals and provides control outputs based on the phase difference between these clock edges. When the PFD misses a clock edge in either input signal, cycle slip occurs. Phase-reset circuits couple the two input signals to the PFD and operate as input frequency divider circuits, providing the PFD with a sub-harmonic of each input signal. Each phase-reset circuit normally operates as an up (or down) counter, providing one output clock cycle to the PFD for every N input signal clock cycles. When presented with an indication of cycle slip, however, the phase-reset circuit sets its divide-by counter to a value that causes the next input signal clock cycle to produce an output clock cycle. This action results in the cycle slip causing substantially less than the 2ρ radians per missed cycle of phase error that otherwise manifests itself in the PFD control outputs. [0002]
  • Generally, the PFD operates as part of a PLL and provides an “up” and a “down” control signal to charge pump circuitry that ultimately increases or decreases the control voltage applied to a voltage controlled oscillator. One of the two input signals to the PFD is derived from the VCO's output signal, and the other input signal serves as a reference against which the PLL controls the output signal. By including phase-reset circuits on the front-end of the PFD, the up/down control signal error arising from cycle slip can be reduced substantially. In general, the amount of error reduction depends upon the resolution the phase-reset circuit's digital counter. The reduced cycle slip error allows the PFD to control the associated charge pump circuit such that it remains near its maximum duty cycle for large frequency errors between the two input signals. Operation of the charge pump or pumps within the PLL in this manner tends to reduce the lock time of the PLL, improving overall performance in frequency synthesis functions based on the PLL.[0003]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a diagram of a phase-locked loop (PLL) including cycle slip compensation in accordance with the present invention. [0004]
  • FIG. 2 is a diagram of the phase/frequency (PFD) detector with cycle slip compensation of FIG. 1. [0005]
  • FIG. 3 is a diagram of the phase-reset circuits providing cycle slip compensation within the PFD of FIG. 2. [0006]
  • FIG. 4 is a diagram of relevant operating waveforms for the PFD of FIG. 2 without benefit of cycle slip compensation. [0007]
  • FIG. 5 is a diagram of relevant operating waveforms for the PFD of FIG. 2 illustrating cycle slip compensation. [0008]
  • FIG. 6 is a diagram of the cycle slip detection circuitry in FIG. 1. [0009]
  • FIG. 7 is a diagram of a mobile terminal incorporating the PLL of FIG. 1. [0010]
  • FIG. 8 is a diagram of the frequency synthesizer in the mobile terminal of FIG. 7. [0011]
  • DETAILED DESCRIPTION OF THE INVENTION
  • Turning now to the drawings, FIG. 1 is a diagram of a PLL, generally referred to by the [0012] numeral 10. The PLL 10 comprises a phase/frequency detector (PFD) 12, a control circuit 14, a loop filter 16, a voltage-controlled oscillator (VCO) 18, and cycle slip detectors 20A and 20B.
  • The [0013] PFD 12 receives two input signals, a reference clock signal and the output signal from the VCO 18. The output signal from the VCO 18 is made to have a frequency that is a desired multiple or fraction of the reference clock frequency by operation of the PLL 10. The PFD 12 typically generates two output signals, OUTPUT UP and OUTPUT DOWN, to control the control circuit 14. The PFD 12 controls the control circuit 14 via the OUTPUT UP/DOWN signals to adjust the control voltage applied to the VCO 18. The loop filter 16 translates the output from the control circuit 14 into a smoothed, voltage-mode control signal for the VCO 18. In this manner, the frequency of the output signal from the VCO 18 is locked to the frequency of the reference clock.
  • FIG. 2 illustrates the [0014] PFD 12, with the PFD 12 comprising phase- reset circuits 30A and 30B and corresponding input flip- flops 32A and 32B, and a PFD reset circuit 33 comprising a logic gate 34 and a delay element 36. In normal operation, the phase-reset circuit 30A functions as an input frequency divider, dividing the reference clock signal to produce a reference signal. Likewise, the phase-reset circuit 30B normally functions as an input signal frequency divider for the VCO output signal, providing a feedback signal to the input flip-flop 32B at a desired sub-harmonic of the VCO output signal. Typically, phase- reset circuits 30A and 30B are digital counters that generate an output pulse once every N input pulses. The phase- reset circuits 30A and 30B will likely be configured with different maximum count values to effect the desired relationship between the frequency of the reference signal and that of the VCO output signal from the VCO 18. For example, the phase-reset circuit 30A might use a divisor value M, while the phase-reset circuit 30B uses a different divisor value N.
  • During operation, the input flip-[0015] flop 32A latches rising edges, termed clock edges, in the reference signal, and the input flip-flop 32B latches clock edges in the feedback signal. Once either input flip-flop 32 latches a clock edge, it is unresponsive to subsequent clock edges in its corresponding input signal until it is reset. The PFD reset circuit 33 uses the logic gate 34 to generate a reset signal (RST) that resets both input flip- flops 32A and 32B once both of them assert their PLL control signals (OUTPUT UP and OUTPUT DOWN). Absent the delay element 36, the RST signal would be asserted immediately after the second of the two input flips 32A or 32B asserted its output signal. While this would allow the PFD 12 to work with input signal phase differences at or near a full 2ρ radians, it would cause the minimum pulse width of either OUTPUT UP or OUTPUT DOWN to be too narrow for effective control of the control circuit 14 when the reference and feedback signals have very small phase differences.
  • Absent the [0016] delay element 36, the wider output pulse in either OUTPUT UP or OUTPUT DOWN would be no wider than the arrival time difference between respective clock edges in the reference and feedback signals. The narrower of the two output pulses would only be as wide as the delay of logic gate 34 and the flip-flop reset delay (either 32A or 32B). Which of the two output signals, OUTPUT UP or OUTPUT DOWN, would have this minimum pulse width depends on whether the reference signal leads or lags the feedback signal. By delaying the RST signal a defined period after assertion of the last of the two PFD output signals, the delay element 36 allows the last asserted output signal from the PFD to remain asserted for no less than the delay time of delay element 36. This operation defines the minimum pulse width of output pulses in either OUTPUT UP or OUTPUT DOWN, depending upon the reference signals leads or lags the feedback signal.
  • When, as is typical, the [0017] control circuit 14 of FIG. 1 is implemented as a charge pump circuit, it causes current to flow into the loop filter 16 when the OUTPUT UP signal is asserted. This action raises the DC voltage output by the loop filter 16, causing the VCO 18 to increase the frequency of its output signal. Conversely, the control circuit 14 sinks current from the loop filter 16 when the OUTPUT DOWN signal is asserted, causing the VCO 18 to decrease the frequency of its output signal. Thus, when the reference signal leads the feedback signal, the output pulses in OUTPUT UP are wider than the pulses in OUTPUT DOWN, and the voltage applied to the VCO 18 by the control circuit 14 gradually increases. When the reference signal lags the feedback signal, the pulses in OUTPUT DOWN are wider than the pulses in OUTPUT UP, and the voltage applied to the VCO 18 by the control circuit 14 gradually decreases.
  • FIG. 3 is a diagram of the phase-[0018] reset circuits 30A and 30B. Each phase-reset circuit 30 comprises a digital counter 38. Note that the digital counter 38 used in the phase-reset circuit 30A will likely have a different number of counter states than that of the digital counter 38 used in the phase reset circuit 30B. This difference arises from the likelihood that the feedback signal is scaled with respect to the output signal differently than the reference signal with respect to the reference clock. Often, the VCO output signal is at a higher frequency than the reference clock signal, so the divisor value N in the phase-reset circuit 30B will be larger than that used in the phase-reset circuit 30A.
  • In operation, the [0019] counter 38 increments or decrements through its N counting states, issuing one output clock pulse for every N input clock pulses in normal operation. Here, normal operation refers to the absence of cycle slips in the PFD 12. When the cycle slip detectors 20 detect that the PFD 12 has missed a clock cycle in either the reference or feedback signals, they assert either the UP-CYCLE SLIP indicator or the DOWN-CYCLE SLIP indicator. In response to the assertion of its cycle slip indicator input, the digital counter 38 in the appropriate phase-reset circuit 30 advances its internal count value to just before or at the counter rollover value. This causes the next clock edge on the corresponding input signal to clock through the counter 38. That is, the counter 38 issues an output clock edge on the next input clock edge. In this context, “advance” means to increment or decrement the count value by the required amount, depending upon whether the counter 38 operates as an up- or down-counter.
  • FIG. 4 is a collection of time-aligned waveforms, which occur during a typical phase-locking sequence. The waveforms include, from top to bottom, the reference and feedback signals, the PLL control signals OUTPUT UP and OUTPUT DOWN, and the RST signal. While FIG. 4 depicts the reference and feedback signals as output by the phase-[0020] reset circuits 30A and 30B, it assumes that the phase-reset circuits 30 operate only as input dividers, rather than as cycle-slip compensators. Thus, FIG. 4 illustrates the problem of cycle slip absent compensation.
  • Because of their frequency difference, the reference and feedback signals become increasingly out of phase moving from left to right in the diagram. The reference signal lags the feedback signal, so the pulse width of OUTPUT DOWN is determined by the arrival time difference of respective clock edges in the feedback signal and the reference signal, plus the width of the RST pulse. The width of OUTPUT UP, occurring as the last of the two PLL control signals, is simply the width of the RST pulse. At a point where the phase difference between respective clock edges in the reference and feedback signals is about to reach its maximum, the input flip-[0021] flop 32B receives a clock edge in the feedback signal while the RST pulse is asserted, causing the PFD 12 to miss this clock edge. The PFD 12 thus misses an entire cycle of the feedback signal during the phase-locking sequence.
  • The cycle slip error manifests itself in the OUTPUT DOWN signal, which, at the next clock edge of the feedback signal, takes on a very narrow pulse width because the cycle slip causes the phase difference between the reference and feedback signals to falsely appear slight. In other words, if the actual phase difference is 2ρ+x radians, the apparent phase difference after cycle slip is simply x. So, at a time when the [0022] PFD 12 should operate the OUTPUT DOWN signal essentially at a 100 % duty cycle, the cycle slip error causes it to reduce OUTPUT DOWN to at or near the minimum pulse width on the next feedback signal clock edge after the cycle slip. This error increases the time required for the PLL 10 to lock the VCO output signal to the reference signal.
  • FIG. 5 illustrates operation of the phase-[0023] reset circuit 30B in the role of cycle-slip compensator. As such, the diagram depicts the same waveforms as above, but adds the DOWN-CYCLE SLIP indicator provided by down-slip detector 20B. The up-slip detector 20A monitors for cycle slips in the reference signal, while the down-slip detector 20B monitors for cycle slip in the feedback signal. In the example, cycle slip occurs with respect to the feedback signal input, which means that the input flip-flop 32B of PFD 12 misses a clock edge in the feedback signal. The following operational discussion refers to cycle slips with respect to the feedback signal and involves the phase-reset circuit 30B, the input flip-flop 32B, and the down-slip detector 20B. However, it should be understood that the discussion applies equally to up-cycle slips in the reference signal involving the phase-reset circuit 30A, the input flip-flop 32A, and the up-slip detector 20A.
  • In the illustrated example, cycle slip occurs because a clock edge in the feedback signal occurs while the RST signal is asserted. The down-[0024] slip detector 20B detects this slip occurrence and asserts its DOWN-CYCLE SLIP indicator. The phase-reset circuit 30B receives the DOWN-CYCLE SLIP indicator, and sets its internal counter 38 to the value just before the counter's rollover point. For example, if the phase-reset circuit 30B operates as a down counter, it may set its internal counter 38 to the minimum value. Likewise, if it operates as an up counter, the phase-reset circuit 30B may set its internal counter 38 to the maximum value. In either case, this causes the phase-reset circuit 30B to issue an output clock edge in the reference signal on the next input clock edge in the output signal from the VCO 18, rather than after counting through another N clock edges in the output signal.
  • The effect of issuing a clock edge in the reference signal one clock cycle of the output signal after the missed clock cycle in the feedback signal is a reduction in the time it takes the [0025] PFD 12 to reassert its OUTPUT DOWN signal by (N−1) clock cycles of the output signal. Here, N is the number of count states in the counter 38 of the phase-reset circuit 30B. For example, assume that the counter 38 operates as a divide-by-100 counter. In this configuration, the phase-reset circuit 30B outputs one feedback signal clock cycle for every 100 output signal clock cycles. Absent cycle slip compensation, if the PFD 12 misses a feedback signal clock edge, it takes another 100 cycles of the output signal for the PFD 12 to receive the next feedback signal clock edge. By operation of the phase-reset circuit 30B, the PFD 12 receives the next feedback signal clock edge in {fraction (1/100)}th (or some other reduced count value) of the uncompensated time.
  • As noted, the actual number of counter states implemented in the phase-[0026] reset circuits 30A and 30B varies by application, and depends upon the frequencies of the reference and VCO output signals. Also, it is not necessary to set the phase-reset value of the counter 38 upon occurrence of cycle slip to the absolute minimum or absolute maximum value. Depending upon the clock frequencies involved, it may be desirable to have the counter 38 set to a few counts before its rollover value.
  • Note that a typical RST signal pulse width may be on the order of 10 ns, which may result in one or both of the phase-[0027] reset circuits 30A and 30B re-issuing several output clock edges during the reset period. This causes subsequent clock edge(s) to be reissued until the original cycle slip condition is corrected.
  • While the phase-[0028] reset circuits 30A and 30B provide for compensation of cycle slips in the PFD 12, such compensation action requires detection of cycle slips as they occur. Given operation of the PFD 12, it was earlier noted that the PFD 12 experienced cycle slip whenever it received multiple clock edges on one input signal between RST signals, or when it received a clock edge on either input signal during a RST pulse. With this, the detection of cycle slip may be approached in a variety of ways. How cycle slip detection is realized determines the structure of the up-/ down slip detectors 20A and 20B.
  • The co-pending application, entitled “PLL Cycle Slip Detection,” illustrates an exemplary implementation for the up- and down-[0029] slip detectors 20A and 20B, and is incorporated herein by reference. Note that while shown separately, the cycle slip detectors 20A and 20B can be incorporated as part of the PFD 12, thus providing a circuit capable of detecting and compensating cycle slip occurrences. Also note that the present invention relates to the co-pending application entitled “Slip-Detecting Phase Detector and Method for Improving Phase-Lock Loop Lock Time,” Ser. No. 09/432,987, which was filed on Nov. 2, 1999, and is also incorporated herein by reference.
  • FIG. 6 diagrams an exemplary cycle slip detection structure that may apply to both the up-[0030] slip detector 20A and the down-slip detector 20B. Each slip detector 20 comprises a logic gate 22, an output flip-flop 24, and a delay element 26. Inputs to the logic gate 22 include the RST pulse from the reset circuit 33, a delayed version of the RST pulse, derived by passing the RST signal through the delay element 26, and one of the two PLL control signals, OUTPUT UP or OUTPUT DOWN.
  • The [0031] logic gate 22 provides an output signal that drives the data input of the output flip-flop 24. The output flip-flop 24 is clocked by one of the two input signals, either the reference signal or the feedback signal, depending on whether the cycle slip detector 20 is associated with the input flip-flop 32A or the input flip-flop 32B. The cycle slip indicator signal, either UP-CYCLE SLIP or DOWN-CYCLE SLIP, is asserted by the output flip-flop 24 whenever it receives a clock edge on its clock input while its data input is asserted. Since the logic gate 22 asserts this data input whenever the RST signal is asserted, or when the corresponding PFD input flip-flop's output is asserted, this operation detects input signal clock edges missed by the PFD 12.
  • Depending upon the timing characteristics of the input flip-[0032] flops 32A and 32B, they might not respond to an input signal clock edge if it occurs at or shortly after the falling edge of the RST pulse. Driving one of the inputs to the logic gate 22 with a delayed version of the RST pulse extends the hold time on the falling edge of the reset pulse, which extends the time that the data input of the output flip-flop 24 is asserted. This insures that the clock edge in the input signal that was missed by the input flip- flop 32A or 32B just as the RST pulse fell causes the output flip-flop 24 to assert its cycle slip indicator signal.
  • FIG. 7 is a simplified diagram of a mobile terminal used in a wireless communications network, such as a cellular radiotelephone network, and is generally indicated by [0033] numeral 100. The mobile terminal 100 includes a system controller 102 and associated memory 104, a frequency synthesizer 106, a receiver 120, a transmitter 130, a duplexer/antenna 140, and a user interface 150. The frequency synthesizer 106 is implemented in accordance with the present invention.
  • In operation, the [0034] mobile terminal 100 sends and receives information via radio frequency signaling between it and a remote base station (not shown). The system controller 102 is typically implemented as one or more microcontrollers (MCUs) that manage the user interface 150, and provide overall control of the mobile terminal 100. The memory 104 generally includes application software, default values for constants used in operation, and working space for data.
  • The user interacts with the [0035] mobile terminal 100 via the user interface 150. The microphone 152 converts user speech signals into a corresponding analog signal, which is provided to the transmitter 130 for subsequent conversion, processing, and transmission to the remote base station via the duplexer/antenna 140. The receiver 120 received signals from the remote base station and extracts received audio information, e.g., speech from a remote user, and provides an audio signal for driving a speaker 154 included in the user interface 150. The user interface 150 further includes a keypad 156 for accepting commands and data input from the user, and a display 158 for providing visual information to the user. In short, the user interface 150 allows the user to send and receive speech and other audio information, to dial numbers, and to enter other data as needed.
  • The [0036] receiver 120 includes a receiver/amplifier 122, a decoding/data recovery module 124, and a digital-to-analog converter (DAC) 126. In operation, signals are received via the antenna 144, and the duplexer 142 provides signal isolation between received and transmitted signals. Received signals are routed to the receiver amplifier 122, which provides conditioning, filtering, and down conversion of the received signal. In digital implementations, the receiver/amplifier 122 may use analog-to-digital converters (ADCs) to provide the decoding/data recovery module 124 with successive digital values corresponding to the incoming received signal. The decoding/data recovery module 124 recovers the audio information encoded in the received signal, and provides the DAC 126 with digital values corresponding to the received audio information. In turn, the DAC 126 provides an analog output signal suitable for driving the speaker 154.
  • The [0037] transmitter 130 includes an ADC 132, a baseband processor 134, a frequency translation module 136, and a transmit amplifier 138. In operation, the ADC 132 converts analog speech signals from the microphone 152 to corresponding digital values. The baseband processor 134 processes and encodes these digital values, providing error correction encoding and translation into a format suitable for the frequency translation module 136. The frequency translation module 136 provides the transmit amplifier 138 with a modulated signal at the desired transmit frequency. In turn, the transmit amplifier 138 generates the RF output signal RFOUT for transmission to the remote base station via the duplexer/antenna 140.
  • The [0038] frequency synthesizer 106 provides one or more frequency signals for use in the mobile terminal 100. Typically, the frequency synthesizer 106 generates reference frequency signals that are used in down converting received signals, and in modulating or generating the transmit signal. The frequency synthesizer 106 uses one or more PLLs 10 to generate theses signals.
  • FIG. 8 is a diagram of the [0039] frequency synthesizer 106. The frequency synthesizer 106 includes two or more PLLs 10 and a reference clock 40. At least one of the PLLs 10 incorporates the PFD 12 and cycle slip detectors 20A and 20B as discussed above. With regard to that earlier discussion, the upper PLL 10 derives its reference signal from the reference clock 40 and its feedback signal from the OSC OUT 1 output signal. Likewise, the lower PLL 10 derives its reference signal from the reference clock 40, and its feedback signal from the OSC OUT 2 signal. As noted above, the frequency synthesizer 106 may incorporate additional PLLs 10 to provide multiple reference frequencies for use in received signal processing or transmit signal generation.
  • The [0040] frequency synthesizer 106 typically operates under control of the MCU 102, with the MCU 102 setting, for example, the divider ratios used by the frequency divider circuits 30 in both PLLs 10 to control the frequency of the OSC OUT 1 and OSC OUT 2 signals. The cycle slip compensation provided by the phase- reset circuits 30A and 30B improves the response time of the frequency synthesizer 106 by reducing the amount of time required to bring the oscillator output signals provided to the transmitter 120 and receiver 130 into lock with the reference signal provided by the reference clock 40.
  • The present invention contemplates usage in a broad range of equipment types. Communication equipment, such as wireless network base stations and associated mobile terminals, might particularly benefit from incorporation of the present invention into their associated PLL circuits. Further, the present invention may, of course, be carried out in other specific ways than those herein set forth without departing from the spirit and essential characteristics of the invention. The present embodiments are, therefore, to be considered in all respects as illustrative and not restrictive, and all changes coming within the meaning and equivalency range of the appended claims are intended to be embraced therein. [0041]

Claims (41)

What is claimed is:
1. A phase detector for use in a PLL comprising:
first and second input circuits to generate first and second PLL control signals responsive to clock edges in first and second input signals, respectively;
a reset circuit to generate a reset pulse based on said first and second PLL control signals to reset said first and second input circuits, thereby clearing said first and second PLL control signals;
a first frequency divider providing said first input signal to said first input circuit, said first frequency divider responsive to a first cycle slip indicator signal to advance a next clock edge in said first input signal; and
a second frequency divider providing said second input signal to said second input circuit, said second frequency divider responsive to a second cycle slip indicator signal to advance a next clock edge in said second input signal;
wherein said first cycle slip indicator signal indicates that said phase detector missed a clock edge in said first input signal, and said second cycle slip indicator indicates that said phase detector missed a clock edge in said second input signal.
2. The phase detector of claim 1 wherein said first frequency divider comprises a divide-by-M counter clocked by a first clock signal and said second frequency divider comprises a divide-by-N counter clocked by a second clock signal, each one of said first and second frequency dividers operative to set a current count value to a predetermined value closer to a counter rollover value upon assertion of a respective one of said first and second cycle slip indicator signals.
3. The phase detector of claim 2 wherein said divide-by-M counter comprises a first digital counter, and wherein said first digital counter sets said current count value to said counter rollover value upon assertion of said first cycle slip indicator signal, thereby causing said first frequency divider to generate said next clock edge in said first input signal in response to a next clock edge in said first clock signal.
4. The phase detector of claim 2 wherein said divide-by-N counter comprises a second digital counter, and wherein said second digital counter sets said current count value to said counter rollover value upon assertion of said second cycle slip indicator signal, thereby causing said second frequency divider to generate said next clock edge in said second input signal in response to a next clock edge in said second clock signal.
5. The phase detector of claim 1 wherein said reset circuit comprises:
a logic gate to assert a logic output of said logic gate whenever both said first and second PLL control signals are asserted; and
a reset delay element to generate a reset signal a desired delay after assertion of said logic output from said logic gate, said first and second input circuits responsive to said reset signal to clear said first and second PLL control signals, causing said logic gate to de-assert said logic output, which in turn causes said reset delay element to clear said reset signal after said desired delay, thereby forming said reset pulse with a width defined by said desired delay.
6. The phase detector of claim 1 further comprising first and second cycle slip detectors corresponding to said first and second input circuits, respectively, each said cycle slip detector generating a corresponding one of said first and second cycle slip indicator signals based on said reset pulse, a corresponding one of said first and second input signals, and a corresponding one of said first and second PLL control signals.
7. The phase detector of claim 6 wherein each said cycle slip detector comprises slip detection logic to generate said slip indication signal when a clock edge in said corresponding one of said first and second input signals is received during said reset pulse.
8. The phase detector of claim 7 wherein said slip detection logic comprises a delay element to generate a delayed version of said reset pulse, and wherein said slip detection logic additionally generates said slip indication signal in response to receiving a clock edge in said corresponding one of said first and second input signals during said delayed version of said reset pulse.
9. The phase detector of claim 6 wherein each said cycle slip detector comprises slip detection logic to generate said slip indication signal when a clock edge in said corresponding one of said first and second input signals is received when said corresponding one of said first and second PLL control signals is asserted.
10. The phase detector of claim 6 wherein each cycle slip detector comprises slip detection logic, said slip detection logic comprising:
an output flip-flop with a clock input coupled to said corresponding one of said first and second input signals; and
a logic gate with a first logic input coupled to said reset pulse and a second logic input coupled to said corresponding one of said first and second PLL control signals, and with a logic output coupled to a data input of said output flip-flop, said logic gate operative to assert said logic output during said reset pulse and when said corresponding one of said first and second PLL control signals is asserted.
11. The phase detector of claim 10 wherein said slip detection logic further comprises a delay element coupled to said reset pulse and operative to generate a delayed version of said reset pulse, said logic gate including a third logic input coupled to said delay element to receive said delayed version of said reset pulse and operative to assert said logic output during said delayed version of said reset pulse.
12. The phase detector of claim 1 wherein each of said first and second input circuits comprises a latching circuit generating a corresponding one of said first and second PLL control signals as a latched output signal responsive to a first clock edge in a corresponding one of said first and second input signals.
13. The phase detector of claim 12 wherein said latching circuit comprises a reset input coupled to said reset pulse and operative to reset said latched output signal in response to said reset pulse, so that said latching circuit responds to a next clock edge in said corresponding one of said first and second input signals.
14. The phase detector circuit of claim 12 wherein said latching circuit comprises an input flip-flop configured such that:
a data input of said input flip-flop is coupled to a fixed assertion signal;
a data output of said input flip-flop is coupled to an input of said reset circuit;
a clock input of said input flip-flop is coupled to said corresponding one of said first and second input signals; and
a reset input coupled to a reset signal output of said reset circuit providing said reset pulse.
15. The phase detector circuit of claim 1 wherein said reset circuit comprises:
a logic gate with first and second inputs coupled to said first and second PLL control signals from said first and second input circuits, and operative to assert an output signal when both said first and second control signals are asserted; and
a delay element to generate said reset pulse a defined delay after assertion of said output signal from said logic gate.
16. A phase-locked loop (PLL) comprising:
a phase detector to generate first and second PLL control signals based on a detected phase difference between respective clock edges in first and second input signals, said phase detector comprising:
first and second input circuits to generate first and second PLL control signals responsive to clock edges in first and second input signals, respectively;
a reset circuit to generate a reset pulse based on said first and second PLL control signals to reset said first and second input circuits, thereby clearing said first and second PLL control signals;
a first frequency divider providing said first input signal to said first input circuit, said first frequency divider responsive to a first cycle slip indicator signal to advance a next clock edge in said first input signal; and
a second frequency divider providing said second input signal to said second input circuit, said second frequency divider responsive to a second cycle slip indicator signal to advance a next clock edge in said second input signal; and
a control circuit to generate a control signal based on said first and second PLL control signals; and
a controllable oscillator to generate an output signal at a frequency based on said control signal.
17. The PLL of claim 16 wherein said first frequency divider comprises a divide-by-M counter clocked by a reference clock signal and said second frequency divider comprises a divide-by-N counter clocked by a frequency-controlled output of said PLL, each one of said first and second frequency dividers operative to set a current count value to a predetermined value closer to a counter rollover value upon assertion of a respective one of said first and second cycle slip indicator signals.
18. The PLL of claim 17 wherein said divide-by-M counter comprises a first digital counter, and wherein said first digital counter sets said current count value to said counter rollover value upon assertion of said first cycle slip indicator signal, thereby causing said first frequency divider to generate said next clock edge in said first input signal in response to a next clock edge in said reference clock signal.
19. The PLL of claim 17 wherein said divide-by-N counter comprises a second digital counter, and wherein said second digital counter sets said current count value to said counter rollover value upon assertion of said second cycle slip indicator signal, thereby causing said second frequency divider to generate said next clock edge in said second input signal in response to a next clock edge in said frequency-controlled output signal of said PLL.
20. The PLL of claim 16 wherein said reset circuit comprises:
a logic gate to assert a logic output of said logic gate whenever both said first and second PLL control signals are asserted; and
a reset delay element to generate a reset signal a desired delay after assertion of said logic output from said logic gate, said first and second input circuits responsive to said reset signal to clear said first and second PLL control signals, causing said logic gate to de-assert said logic output, which in turn causes said reset delay element to clear said reset signal after said desired delay, thereby forming said reset pulse with a width defined by said desired delay.
21. The PLL of claim 16 further comprising:
a first cycle slip detector generating said first cycle slip indicator signal based on said reset pulse, said first input signal, and said first PLL control signal; and
a second cycle slip detector generating said second cycle slip indicator signal based on said reset pulse, said second input signal, and said second PLL control signal.
22. The PLL of claim 21 wherein each said cycle slip detector comprises slip detection logic to generate said slip indication signal when a clock edge in said corresponding one of said first and second input signals is received during said reset pulse.
23. The PLL of claim 21 wherein said slip detection logic comprises a delay element to generate a delayed version of said reset pulse, and wherein said slip detection logic additionally generates said slip indication signal when a clock edge in said corresponding one of said first and second input signals is received during said delayed version of said reset pulse.
24. The PLL of claim 21 wherein each said cycle slip detector comprises slip detection logic to generate said slip indication signal when a clock edge in said corresponding one of said first and second input signals is received when said corresponding one of said first and second PLL control signals is asserted.
25. The PLL of claim 21 wherein each said cycle slip detector comprises slip detection logic, said slip detection logic comprising:
an output flip-flop with a clock input coupled to said corresponding one of said first and second input signals; and
a logic gate with a first logic input coupled to said reset signal and a second logic input coupled to said corresponding one of said first and second PLL control signals, and with a logic output coupled to a data input of said output flip-flop, said logic gate operative to assert said logic output during said reset pulse and when said corresponding one of said first and second PLL control signals is asserted.
26. The PLL of claim 25 wherein said slip detection logic further comprises a delay element coupled to said reset pulse and operative to generate a delayed version of said reset pulse, said logic gate including a third logic input coupled to said delay element to receive said delayed version of said reset pulse and operative to assert said logic output during said delayed version of said reset pulse.
27. The PLL of claim 16 wherein each of said first and second input circuits comprises a latching circuit generating a corresponding one of said first and second PLL control signals as a latched output signal responsive to a first clock edge in a corresponding one of said first and second input signals.
28. The PLL of claim 27 wherein said latching circuit comprises a reset input coupled to said reset circuit and operative to reset said latched output signal in response to said reset pulse, so that said latching circuit responds to a next clock edge in said corresponding one of said first and second input signals.
29. A radio frequency transceiver comprising:
a receiver to receive a remotely transmitted signal at a receive frequency;
a transmitter to generate a transmit signal at a carrier frequency; and
a frequency synthesizer to generate a first output signal bearing on said receive frequency and a second output signal bearing on said carrier frequency, said frequency synthesizer comprising:
a reference clock circuit to generate a reference clock signal; and
first and second phase-locked loops (PLLs) to generate said first and second output signals, respectively, at least one of said PLLs comprising:
a phase detector to generate first and second PLL control signals based on a detected phase difference between respective clock edges in first and second input signals, said first input signal derived from said reference clock signal and said second input signal derived from a corresponding one of said first and second output signals, said phase detector comprising:
first and second input circuits to generate first and second PLL control signals responsive to clock edges in first and second input signals, respectively;
a reset circuit to generate a reset pulse based on said first and second PLL control signals to reset said first and second input circuits, thereby clearing said first and second PLL control signals;
a first frequency divider providing said first input signal to said first input circuit, said first frequency divider responsive to a first cycle slip indicator signal to advance a next clock edge in said first input signal; and
a second frequency divider providing said second input signal to said second input circuit, said second frequency divider responsive to a second cycle slip indicator signal to advance a next clock edge in said second input signal; and
a control circuit to generate a control signal based on said first and second PLL control signals; and
a controllable oscillator to generate said corresponding one of said first and second output signals at a frequency based on said control signal.
30. The radio frequency transceiver of claim 29 wherein said at least one of said PLLs further comprises:
a first cycle slip detector generating said first cycle slip indicator signal based on said reset pulse, said first input signal, and said first PLL control signal; and
a second cycle slip detector generating said second cycle slip indicator signal based on said reset pulse, said second input signal, and said second PLL control signal.
31. The radio frequency transceiver of claim 29 wherein said first frequency divider comprises a divide-by-M counter clocked by said reference clock signal and said second frequency divider comprises a divide-by-N counter clocked by said corresponding one of said first and second output signals, each one of said first and second frequency dividers operative to set a current count value to a predetermined value closer to a counter rollover value upon assertion of a respective one of said first and second cycle slip indicator signals.
32. A method of compensating for cycle slip in a PLL, the method comprising:
generating one clock pulse in a first input signal for every M clock pulses in a reference clock signal using a first frequency divider;
generating one clock pulse in a second input signal for every N clock pulse in an output signal of PLL using a second frequency divider;
advancing a current count value of said first frequency divider in response to a first cycle slip indicator signal to reduce the time before generating a next clock pulse in said first input signal; and
advancing a current count value of said second frequency divider in response to a second cycle slip indicator to reduce the time before generating a next clock pulse in said second input signal.
33. The method of claim 32 wherein said advancing a current count value of said first frequency divider in response to said first cycle slip indicator signal to reduce the time before generating a next clock pulse in said first input signal comprises setting said current count value to a rollover value of said first frequency divider, such that a next clock pulse in said reference clock signal causes said first frequency divider to generate said next clock pulse in said first input signal.
34. The method of claim 32 wherein said advancing a current count value of said second frequency divider in response to said second cycle slip indicator signal to reduce the time before generating a next clock pulse in said second input signal comprises setting said current count value to a rollover value of said second frequency divider, such that a next clock pulse in said output signal of said PLL causes said second frequency divider to generate said next clock pulse in said second input signal.
35. The method of claim 32 further comprising:
detecting a phase difference between said respective clock pulses in said first and second input signals using a phase detector; and
resetting said phase detector after each pair of respective clock pulses in said first and second input signals, such that said phase detector is responsive to subsequent respective clock pulses in said first and second input signals.
36. The method of claim 35 further comprising:
generating first and second PLL control signals as successive pulses with respective pulse widths based on relative arrival times between respective clock pulses in said first and second input signals subsequent to resetting said phase detector; and
controlling a controllable oscillator that sets said frequency of said output signal based on said first and second PLL control signals.
37. The method of claim 36 further comprising generating a reset signal with a minimum reset pulse width to reset said phase detector, wherein said minimum reset pulse width establishes a minimum pulse width of pulses in said first and second PLL control signals that is independent of a minimum phase difference between said respective clock pulses in said first and second input signals.
38. The method of claim 35 further comprising generating said first cycle slip indicator signal when a clock pulse is received in said first input signal while resetting said phase detector.
39. The method of claim 35 further comprising generating said first cycle slip indicator signal when a clock pulse is received in said first input signal during a pulse of said first PLL control signal.
40. The method of claim 35 further comprising generating said second cycle slip indicator signal when a clock pulse is received in said second input signal while resetting said phase detector.
41. The method of claim 35 further comprising generating said second cycle slip indicator signal when a clock pulse is received in said second input signal during a pulse of said second PLL control signal.
US09/803,604 2001-03-09 2001-03-09 PLL cycle slip compensation Expired - Fee Related US6441691B1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US09/803,604 US6441691B1 (en) 2001-03-09 2001-03-09 PLL cycle slip compensation
DE60217123T DE60217123D1 (en) 2001-03-09 2002-03-07 PLL CYCLE SLIP COMPENSATION
PCT/US2002/007212 WO2002073806A2 (en) 2001-03-09 2002-03-07 Pll cycle slip compensation
EP02715086A EP1410510B1 (en) 2001-03-09 2002-03-07 Pll cycle slip compensation
AT02715086T ATE349808T1 (en) 2001-03-09 2002-03-07 PLL CYCLE SLIP COMPENSATION
JP2002572731A JP2004527947A (en) 2001-03-09 2002-03-07 Phase locked loop cycle slip compensation

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/803,604 US6441691B1 (en) 2001-03-09 2001-03-09 PLL cycle slip compensation

Publications (2)

Publication Number Publication Date
US6441691B1 US6441691B1 (en) 2002-08-27
US20020125961A1 true US20020125961A1 (en) 2002-09-12

Family

ID=25186979

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/803,604 Expired - Fee Related US6441691B1 (en) 2001-03-09 2001-03-09 PLL cycle slip compensation

Country Status (6)

Country Link
US (1) US6441691B1 (en)
EP (1) EP1410510B1 (en)
JP (1) JP2004527947A (en)
AT (1) ATE349808T1 (en)
DE (1) DE60217123D1 (en)
WO (1) WO2002073806A2 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030169773A1 (en) * 2002-03-11 2003-09-11 Transwitch Corporation Desynchronizer having ram based shared digital phase locked loops and sonet high density demapper incorporating same
US20050156674A1 (en) * 2003-09-10 2005-07-21 Ioan Cordos System and method for reducing the lock time of a phase locked loop circuit
US7312645B1 (en) * 2003-12-16 2007-12-25 Xilinx, Inc. Adaptive transition density data triggered PLL (phase locked loop)
US20090278618A1 (en) * 2008-05-06 2009-11-12 Tudor Lipan System and method for cycle slip prevention in a frequency synthesizer
US20100158184A1 (en) * 2005-02-09 2010-06-24 Miller Rodney D Adaptable phase lock loop transfer function for digital video interface
US9094025B1 (en) 2013-03-15 2015-07-28 Gsi Technology, Inc. Systems and methods of phase frequency detection involving features such as improved clock edge handling circuitry/aspects
ITUB20156885A1 (en) * 2015-12-07 2017-06-07 St Microelectronics Srl RECOVERY CIRCUIT OF THE CLOCK, RELATED CIRCUIT OF RECOVERY OF THE CLOCK AND DATA, RECEIVER, INTEGRATED CIRCUIT AND PROCEDURE
US20240072812A1 (en) * 2022-08-31 2024-02-29 Texas Instruments Incorporated Synchronous alignment of multiple high-speed dividers
US12136927B2 (en) * 2022-08-31 2024-11-05 Texas Instruments Incorporated Synchronous alignment of multiple high-speed dividers

Families Citing this family (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7003065B2 (en) * 2001-03-09 2006-02-21 Ericsson Inc. PLL cycle slip detection
JP4136601B2 (en) * 2002-10-30 2008-08-20 三菱電機株式会社 Transceiver module
DE60316041T2 (en) 2003-03-11 2008-06-05 Fujitsu Ltd., Kawasaki PHASE LOOP CIRCUIT
GB2400760B (en) * 2003-04-14 2005-12-21 Wolfson Ltd Improved phase/frequency detector and phase lock loop circuit
US6879195B2 (en) * 2003-07-17 2005-04-12 Rambus, Inc. PLL lock detection circuit using edge detection
US20060087346A1 (en) * 2004-10-22 2006-04-27 Advantest Corporation Phase difference detecting apparatus
KR100711103B1 (en) * 2004-12-22 2007-04-24 삼성전자주식회사 Adoptive Tri-State Phase Frequency Detector and Method thereof, and Phase Lock Loop
US7242256B2 (en) * 2005-03-18 2007-07-10 Broadcom Corporation Phase frequency detector with programmable delay
US7342465B2 (en) * 2005-10-20 2008-03-11 Honeywell International Inc. Voltage-controlled oscillator with stable gain over a wide frequency range
US7283010B2 (en) * 2005-10-20 2007-10-16 Honeywell International Inc. Power supply compensated voltage and current supply
US7327197B2 (en) * 2005-10-20 2008-02-05 Honeywell International, Inc. Radiation hardened phase locked loop
US7423492B2 (en) * 2005-10-20 2008-09-09 Honeywell International Inc. Circuit to reset a phase locked loop after a loss of lock
US7323946B2 (en) * 2005-10-20 2008-01-29 Honeywell International Inc. Lock detect circuit for a phase locked loop
US7323915B2 (en) * 2006-01-19 2008-01-29 Honeywell International, Inc. Delay locked loop with selectable delay
US7514972B2 (en) * 2006-01-27 2009-04-07 Honeywell International, Inc. Differential charge pump with open loop common mode
US7639088B2 (en) * 2007-09-27 2009-12-29 Nanoamp Mobile, Inc. Phase-locked loop start-up techniques
US7940088B1 (en) * 2009-03-31 2011-05-10 Pmc-Sierra, Inc. High speed phase frequency detector
JP5730861B2 (en) * 2009-05-29 2015-06-10 トムソン ライセンシングThomson Licensing Phase recovery method and phase recovery apparatus
US9413295B1 (en) 2013-03-15 2016-08-09 Gsi Technology, Inc. Systems and methods of phase frequency detection with clock edge overriding reset, extending detection range, improvement of cycle slipping and/or other features
EP3066759A4 (en) * 2013-11-08 2017-06-14 Intel Corporation Apparatus to reduce power of a charge pump
US10847212B1 (en) 2016-12-06 2020-11-24 Gsi Technology, Inc. Read and write data processing circuits and methods associated with computational memory cells using two read multiplexers
US10725777B2 (en) 2016-12-06 2020-07-28 Gsi Technology, Inc. Computational memory cell and processing array device using memory cells
US10860320B1 (en) 2016-12-06 2020-12-08 Gsi Technology, Inc. Orthogonal data transposition system and method during data transfers to/from a processing array
US10854284B1 (en) 2016-12-06 2020-12-01 Gsi Technology, Inc. Computational memory cell and processing array device with ratioless write port
US10249362B2 (en) 2016-12-06 2019-04-02 Gsi Technology, Inc. Computational memory cell and processing array device using the memory cells for XOR and XNOR computations
US10943648B1 (en) 2016-12-06 2021-03-09 Gsi Technology, Inc. Ultra low VDD memory cell with ratioless write port
US11227653B1 (en) 2016-12-06 2022-01-18 Gsi Technology, Inc. Storage array circuits and methods for computational memory cells
US10891076B1 (en) 2016-12-06 2021-01-12 Gsi Technology, Inc. Results processing circuits and methods associated with computational memory cells
US10847213B1 (en) 2016-12-06 2020-11-24 Gsi Technology, Inc. Write data processing circuits and methods associated with computational memory cells
US10777262B1 (en) 2016-12-06 2020-09-15 Gsi Technology, Inc. Read data processing circuits and methods associated memory cells
US10770133B1 (en) 2016-12-06 2020-09-08 Gsi Technology, Inc. Read and write data processing circuits and methods associated with computational memory cells that provides write inhibits and read bit line pre-charge inhibits
US10727844B1 (en) * 2019-05-31 2020-07-28 Silicon Laboratories Inc. Reference clock frequency change handling in a phase-locked loop
US10930341B1 (en) 2019-06-18 2021-02-23 Gsi Technology, Inc. Processing array device that performs one cycle full adder operation and bit line read/write logic features
US10958272B2 (en) 2019-06-18 2021-03-23 Gsi Technology, Inc. Computational memory cell and processing array device using complementary exclusive or memory cells
US10877731B1 (en) 2019-06-18 2020-12-29 Gsi Technology, Inc. Processing array device that performs one cycle full adder operation and bit line read/write logic features
CN112953529B (en) * 2019-12-10 2022-08-19 上海交通大学 Linear interval expanding method for rapid frequency locking and cycle slip elimination

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3431509A (en) * 1968-01-08 1969-03-04 Collins Radio Co Phase locked loop with digitalized frequency and phase discriminator
US4030045A (en) * 1976-07-06 1977-06-14 International Telephone And Telegraph Corporation Digital double differential phase-locked loop
US4277754A (en) * 1979-10-23 1981-07-07 Matsushita Electric Industrial Co., Ltd. Digital frequency-phase comparator
CA1212729A (en) * 1981-12-08 1986-10-14 Hiroshi Ogawa Digital signal detecting and compensating circuit with adjustable window signal
US4733197A (en) * 1987-02-19 1988-03-22 Northern Telecom Limited Extended range phaselocked loop
US4901026A (en) * 1987-07-01 1990-02-13 Rockwell International Corporation Phase detector circuit having latched output characteristic
US4764737A (en) * 1987-11-20 1988-08-16 Motorola, Inc. Frequency synthesizer having digital phase detector with optimal steering and level-type lock indication
JPH04262618A (en) * 1991-02-18 1992-09-18 Advantest Corp Phase detector
JP3453006B2 (en) * 1995-07-07 2003-10-06 パイオニア株式会社 Phase synchronization circuit and digital signal reproducing device
US6265902B1 (en) * 1999-11-02 2001-07-24 Ericsson Inc. Slip-detecting phase detector and method for improving phase-lock loop lock time

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7239651B2 (en) * 2002-03-11 2007-07-03 Transwitch Corporation Desynchronizer having ram based shared digital phase locked loops and sonet high density demapper incorporating same
US20030169773A1 (en) * 2002-03-11 2003-09-11 Transwitch Corporation Desynchronizer having ram based shared digital phase locked loops and sonet high density demapper incorporating same
US20050156674A1 (en) * 2003-09-10 2005-07-21 Ioan Cordos System and method for reducing the lock time of a phase locked loop circuit
US7205848B2 (en) 2003-09-10 2007-04-17 Gennum Corporation System and method for reducing the lock time of a phase locked loop circuit
US7312645B1 (en) * 2003-12-16 2007-12-25 Xilinx, Inc. Adaptive transition density data triggered PLL (phase locked loop)
US20100158184A1 (en) * 2005-02-09 2010-06-24 Miller Rodney D Adaptable phase lock loop transfer function for digital video interface
US8259891B2 (en) * 2005-02-09 2012-09-04 Analog Devices, Inc. Adaptable phase lock loop transfer function for digital video interface
US7889012B2 (en) 2008-05-06 2011-02-15 Hittite Microwave Corporation System and method for cycle slip prevention in a frequency synthesizer
WO2009137031A1 (en) * 2008-05-06 2009-11-12 Hittite Microwave Corporation Improved system and method for cycle slip prevention in a frequency synthesizer
EP2283575A1 (en) * 2008-05-06 2011-02-16 Hittite Microwave Corporation Improved system and method for cycle slip prevention in a frequency synthesizer
US20090278618A1 (en) * 2008-05-06 2009-11-12 Tudor Lipan System and method for cycle slip prevention in a frequency synthesizer
EP2283575A4 (en) * 2008-05-06 2013-08-21 Hittite Microwave Corp Improved system and method for cycle slip prevention in a frequency synthesizer
US9094025B1 (en) 2013-03-15 2015-07-28 Gsi Technology, Inc. Systems and methods of phase frequency detection involving features such as improved clock edge handling circuitry/aspects
US9509296B1 (en) 2013-03-15 2016-11-29 Gsi Technology, Inc. Systems and methods of phase frequency detection involving features such as improved clock edge handling circuitry/aspects
ITUB20156885A1 (en) * 2015-12-07 2017-06-07 St Microelectronics Srl RECOVERY CIRCUIT OF THE CLOCK, RELATED CIRCUIT OF RECOVERY OF THE CLOCK AND DATA, RECEIVER, INTEGRATED CIRCUIT AND PROCEDURE
US9866223B2 (en) 2015-12-07 2018-01-09 Stmicroelectronics S.R.L. Clock recovery circuit, related clock and data recovery circuit, receiver, integrated circuit and method
US20240072812A1 (en) * 2022-08-31 2024-02-29 Texas Instruments Incorporated Synchronous alignment of multiple high-speed dividers
US12136927B2 (en) * 2022-08-31 2024-11-05 Texas Instruments Incorporated Synchronous alignment of multiple high-speed dividers

Also Published As

Publication number Publication date
US6441691B1 (en) 2002-08-27
EP1410510B1 (en) 2006-12-27
EP1410510A4 (en) 2004-07-14
ATE349808T1 (en) 2007-01-15
WO2002073806A3 (en) 2004-02-19
WO2002073806A2 (en) 2002-09-19
DE60217123D1 (en) 2007-02-08
JP2004527947A (en) 2004-09-09
EP1410510A2 (en) 2004-04-21

Similar Documents

Publication Publication Date Title
US6441691B1 (en) PLL cycle slip compensation
US7003065B2 (en) PLL cycle slip detection
JP3253630B2 (en) Phase locked loop for phase locked loop
US7920665B1 (en) Symmetrical range controller circuit and method
JP3297052B2 (en) Apparatus and method for controlling loop bandwidth of a phase locked loop
US20020136342A1 (en) Sample and hold type fractional-N frequency synthesezer
JP4472067B2 (en) Phase detector with frequency steering
CN112217512A (en) Phase-locked circuit, method of operating the same, and transceiver
JP2003517755A (en) PLL loop filter using switched capacitor resistor
US8575980B2 (en) PLL circuit, error correcting method for the same, and communication apparatus including the same
EP1371167B1 (en) Fractional-n frequency synthesizer with fractional compensation method
US6337601B1 (en) Ring oscillator with jitter reset
CN113098506B (en) Frequency dividing circuit, frequency dividing method and phase-locked loop
US6864729B2 (en) Mode switching method for PLL circuit and mode control circuit for PLL circuit
US8354866B2 (en) PLL start-up circuit
US7782104B2 (en) Delay element array for time-to-digital converters
JP3253631B2 (en) Error suppression circuit for phase locked loop and method therefor
CN112865788A (en) Low-power-consumption sub-sampling phase-locked loop with self-adaptive frequency-locked loop
US6329847B1 (en) Radio device including a frequency synthesizer and phase discriminator for such a device
US11086353B2 (en) Fractional clock generator with low power and low noise
EP0968568A1 (en) Emulating narrow band phase-locked loop behavior on a wide band phase-locked loop
WO1998039847A1 (en) Emulating narrow band phase-locked loop behavior on a wide band phase-locked loop

Legal Events

Date Code Title Description
AS Assignment

Owner name: ERICSSON INC., NORTH CAROLINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JONES, THERON;HOMOL, DAVID;REEL/FRAME:011603/0885;SIGNING DATES FROM 20010228 TO 20010308

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20100827