US20020125956A1 - Transistor amplifier providing improved linear and return loss performance characteristics - Google Patents

Transistor amplifier providing improved linear and return loss performance characteristics Download PDF

Info

Publication number
US20020125956A1
US20020125956A1 US09/758,749 US75874901A US2002125956A1 US 20020125956 A1 US20020125956 A1 US 20020125956A1 US 75874901 A US75874901 A US 75874901A US 2002125956 A1 US2002125956 A1 US 2002125956A1
Authority
US
United States
Prior art keywords
transistor amplifier
impedance
collector
electrically coupled
recited
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/758,749
Other versions
US6441689B1 (en
Inventor
Leyo Joseph
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intellectual Ventures I LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/758,749 priority Critical patent/US6441689B1/en
Assigned to NOKIA NETWORKS OY reassignment NOKIA NETWORKS OY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JOSEPH, LEYO
Application granted granted Critical
Publication of US6441689B1 publication Critical patent/US6441689B1/en
Publication of US20020125956A1 publication Critical patent/US20020125956A1/en
Assigned to NOKIA CORPORATION reassignment NOKIA CORPORATION MERGER (SEE DOCUMENT FOR DETAILS). Assignors: NOKIA NETWORKS OY
Assigned to SPYDER NAVIGATIONS L.L.C. reassignment SPYDER NAVIGATIONS L.L.C. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NOKIA CORPORATION
Assigned to INTELLECTUAL VENTURES I LLC reassignment INTELLECTUAL VENTURES I LLC MERGER (SEE DOCUMENT FOR DETAILS). Assignors: SPYDER NAVIGATIONS L.L.C.
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/189High-frequency amplifiers, e.g. radio frequency amplifiers
    • H03F3/19High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
    • H03F3/191Tuned amplifiers

Definitions

  • the present invention relates, in general, to transistor amplifiers, and more specifically, to a transistor amplifier utilizing feedback control and impedance matching to provide improved linear and return loss performance characteristics.
  • Transistor amplifiers for example, transistor amplifiers used in the receiver or transmitter chain of mobile communications equipment, may require specific amount of linear power with minimum distortion and a select amount of gain.
  • the amount of linear power and gain may be provided by properly biasing the transistor amplifier. Proper biasing provides the linear power and gain required for a specific application.
  • biasing the transistor amplifier also produces input and output impedance. The input and output impedance must also be a conjugate match with the impedance of terminating circuitry to minimize return loss and therefore maintain the amount of gain selected.
  • a transistor amplifier designed for a specific amount of linear power and a select amount of gain may result in an impedance mismatch with terminating circuitry causing a return loss and therefore a decrease in gain. Therefore, often a transistor amplifier is designed with a compromise in either the amount of linear power provided or the amount of gain delivered. If a specific amount of linear power is required, depending on terminating circuitry a certain amount of gain degradation due to return loss may be accepted. If a select amount of gain is required, the transistor amplifier may be biased for a compromised amount of linear power so that minimal return loss may be realized.
  • Prior techniques may have included compromising between the amount of linear power provided or the amount of gain delivered or additional circuitry may have been added to isolate the transistor amplifier from terminating circuitry so that a select amount of linear power and gain could be realized.
  • a prior art transistor amplifier may have been biased for a select amount of linear power without consideration of terminating circuitry by utilizing an isolator to isolate the transistor amplifier from the terminating circuitry.
  • An isolator used to provide isolation between the transistor amplifier and the terminating circuitry provides the impedance match required to minimize return loss without affecting the amount of gain and linear power provided.
  • isolating circuitry significantly increases size and cost.
  • the present invention provides an improved transistor amplifier providing improved linear and return loss performance characteristics.
  • a transistor amplifier utilizes a dual loop feedback control circuit and an impedance matching circuit to provide improved linear and return loss performance characteristics.
  • the transistor amplifier for coupling between a sending circuit providing a RF signal containing modulated information at a predetermined frequency and a receiving circuit having a load resistance receiving an RF output signal having improved linear and return loss performance characteristics.
  • the transistor amplifier utilizes dual loop feedback control to provide output impedance required for a select amount of linear power.
  • the transistor amplifier further utilizes impedance matching circuitry to allow a conjugate match between the output impedance and the load resistance allowing for the delivery of a select amount of linear power with minimal return loss.
  • the transistor amplifier comprises a transistor for linearly amplifying the input signal, the transistor having a base, a collector and an emitter, the base having an input impedance, the collector having an output impedance.
  • the dual loop feedback control circuit comprises a series feedback resistor electrically coupled between the emitter and a ground potential and a shunt feedback resistor electrically coupled between the collector and base.
  • the dual loop feedback control circuit converts the input impedance to a conjugate of the source resistance and the output impedance to optimum load impedance.
  • the impedance matching circuit electrically coupled between the collector and the receiving circuit converts the load resistance to a conjugate of the output impedance and the output impedance to a conjugate of the load resistance at the predetermined frequency.
  • FIG. 1 is a transistor amplifier according to an embodiment of the invention having improved linear and return loss performance characteristics
  • FIG. 2 is a chart illustrating small signal S parameters measured from the transistor amplifier of FIG. 1;
  • FIG. 3 is the S parameter data measured and illustrated in the chart of FIG. 2 plotted on a smith chart.
  • FIG. 4 is a chart illustrating the measurement of a third order inter-modulation product (OIP3) for the transistor amplifier of FIG. 1.
  • OIP3 third order inter-modulation product
  • Transistor amplifier 50 utilizes dual loop feedback control and an impedance matching circuit to provide improved linear and return loss performance characteristics.
  • Transistor amplifier 50 comprises a transistor 52 having a base, emitter and collector in a Common Emitter (CE) configuration, a RF input 54 and a RF output 56 .
  • Transistor 52 may be a Bipolar Junction Transistor (BJT) having a CE configuration.
  • Transistor amplifier 50 is characterized by a input impedance Z i1 at the base and a output impedance Z o1 at the collector.
  • RF input 54 is electrically coupled to a sending circuit for sending a signal having modulated information at a predetermined frequency.
  • the sending circuit represented as a voltage source V s1 and a source resistance R s1 .
  • RF output 56 is electrically coupled to a receiving circuit for receiving a RF output signal V o1 .
  • RF output signal V o1 contains an amplified RF modulated signal having improved linear and return loss performance characteristics.
  • the receiving circuit represented as a load resistance R l1 .
  • Transistor amplifier 50 further comprises dual loop feedback control circuit comprising a series feedback resistor R 1 electrically coupled between the emitter and ground potential and a shunt feedback resistor R 2 electrically coupled between the collector and the base.
  • the dual loop feedback control circuit converts input impedance Z i1 to a conjugate of source resistance R s1 and output impedance Z o1 to an optimum load.
  • the optimum load defined as an amount of output impedance Z o1 required for transistor 52 to provide maximum linear power.
  • Transistor amplifier 50 further comprises an impedance matching circuit comprising a capacitor C 1 and an inductor L 1 electrically coupled between the collector and RF output 56 .
  • the impedance matching circuit converts load resistance R l1 to a conjugate of output impedance Z o1 and output impedance Z o1 to a conjugate of load resistance R l1 .
  • Transistor amplifier 50 further comprises a bias network for biasing transistor 52 .
  • the bias network comprises a bias voltage source V s1 electrically coupled to the base through an inductor L 2 and a resistor R 3 and to the collector through an inductor L 3 and a resistor R 4 .
  • the inductor acts as a choke for RF signals and a short circuit for DC signals.
  • the bias network further includes a capacitor C 2 in series with input terminal 54 and a capacitor C 3 in series with output terminal 56 and a capacitor C 4 in series in the shunt feedback path.
  • Capacitor C 2 , C 3 and C 4 act as a Direct Current (DC) blocking capacitors, which creates an open circuit for DC and a short circuit for RF signals.
  • DC Direct Current
  • Design requirements and performance characteristics are required for specific applications.
  • a wireless communications standard such as Enhanced Data for GSM Evolution (EDGE) uses 8 PSK modulation techniques, which is a non-constant modulation technique that requires all the signal processing elements to be linear in order to reduce distortion.
  • PSK modulation techniques which is a non-constant modulation technique that requires all the signal processing elements to be linear in order to reduce distortion.
  • the table below is an example of the design requirements and performance characteristics for a small signal amplifier, such as an Intermediate Frequency (IF) amplifier, used in the transmit chain of a transmitter supporting EDGE modulation.
  • IF Intermediate Frequency
  • Transistor amplifier 50 may utilize an n—p—n bipolar junction transistor, for example, a Philips BJT BFG541, for transistor Q 1 .
  • the optimum load resistor the transistor wants to see for maximum linear power is Vce/lc.
  • Appropriate selection of series feedback resistor R 1 and shunt feedback resistor R 2 converts output impedance Z o1 to the optimum load.
  • Capacitor C 1 and inductor L 1 converts load resistance R 11 to an optimum load so that transistor 52 may provide maximum linear power and converts output impedance Z o1 from the optimum load to match load resistance R l1 so that minimum return loss may be achieved at the operating frequency.
  • shunt feedback resistor R 2 and series feedback resistor R 1 can be calculated using equations 2, 3 and 4.
  • FIG. 2 where a chart illustrating small signal S parameters measured from transistor amplifier 50 having application design requirements and performance characteristics of Table 1.
  • FIG. 2 illustrates values for the power gains S 21 and S 12 and the reflection coefficients S 11 and S 22 .
  • Power gain S 21 is the forward power gain measured at RF input 54 and power gain S 12 is the reverse power gain measure at RF output 56 .
  • Reflection coefficient S 11 is the amount of signal reflection as measured at RF input 54 and reflection coefficient S 22 is the amount of signal reflection measured at RF output 56 .
  • FIG. 2 illustrates that at or near the intermediate frequency the performance requirements defined in Table 1 for the power gain S 21 and the return loss S 11 have been achieved.
  • FIG. 3 illustrates the S parameter data measured and illustrated in FIG.
  • FIG. 4 is a chart illustrating the measurement of a third order inter-modulation product (OIP3) for transistor amplifier 52 .
  • FIG. 4 shows an OIP3 of 37.3 dBm, which meets the specification requirements for an EDGE application as that described in table 1.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Amplifiers (AREA)

Abstract

A transistor amplifier utilizes a dual loop feedback control circuit and an impedance matching circuit to provide improved linear and return loss performance characteristics. The transistor amplifier comprises a transistor for linearly amplifying an input signal, the transistor having a base, a collector and an emitter, the base having an input impedance, the collector having an output impedance. The dual loop feedback control circuit comprising a series feedback resistor electrically coupled between the emitter and a ground potential and a shunt feedback resistor electrically coupled between the collector and base. The dual loop feedback control circuit converts the input impedance to a conjugate of a source resistance and the output impedance to optimum load impedance. The impedance matching circuit electrically coupled between the collector and a receiving circuit converts a load resistance to a conjugate of the output impedance and the output impedance to a conjugate of a load resistance at a predetermined frequency.

Description

    FIELD OF THE INVENTION
  • The present invention relates, in general, to transistor amplifiers, and more specifically, to a transistor amplifier utilizing feedback control and impedance matching to provide improved linear and return loss performance characteristics. [0001]
  • BACKGROUND OF THE INVENTION
  • Without limiting the scope of the invention, its background is described in connection with a transistor amplifier. [0002]
  • Transistor amplifiers, for example, transistor amplifiers used in the receiver or transmitter chain of mobile communications equipment, may require specific amount of linear power with minimum distortion and a select amount of gain. The amount of linear power and gain may be provided by properly biasing the transistor amplifier. Proper biasing provides the linear power and gain required for a specific application. However, biasing the transistor amplifier also produces input and output impedance. The input and output impedance must also be a conjugate match with the impedance of terminating circuitry to minimize return loss and therefore maintain the amount of gain selected. [0003]
  • A transistor amplifier designed for a specific amount of linear power and a select amount of gain may result in an impedance mismatch with terminating circuitry causing a return loss and therefore a decrease in gain. Therefore, often a transistor amplifier is designed with a compromise in either the amount of linear power provided or the amount of gain delivered. If a specific amount of linear power is required, depending on terminating circuitry a certain amount of gain degradation due to return loss may be accepted. If a select amount of gain is required, the transistor amplifier may be biased for a compromised amount of linear power so that minimal return loss may be realized. [0004]
  • Prior techniques may have included compromising between the amount of linear power provided or the amount of gain delivered or additional circuitry may have been added to isolate the transistor amplifier from terminating circuitry so that a select amount of linear power and gain could be realized. A prior art transistor amplifier may have been biased for a select amount of linear power without consideration of terminating circuitry by utilizing an isolator to isolate the transistor amplifier from the terminating circuitry. An isolator used to provide isolation between the transistor amplifier and the terminating circuitry provides the impedance match required to minimize return loss without affecting the amount of gain and linear power provided. However, isolating circuitry significantly increases size and cost. [0005]
  • As may be seen, a transistor amplifier providing improved linear and return loss performance characteristics could prove to be a useful article of manufacture. [0006]
  • SUMMARY OF THE INVENTION
  • The present invention provides an improved transistor amplifier providing improved linear and return loss performance characteristics. [0007]
  • A transistor amplifier utilizes a dual loop feedback control circuit and an impedance matching circuit to provide improved linear and return loss performance characteristics. The transistor amplifier for coupling between a sending circuit providing a RF signal containing modulated information at a predetermined frequency and a receiving circuit having a load resistance receiving an RF output signal having improved linear and return loss performance characteristics. The transistor amplifier utilizes dual loop feedback control to provide output impedance required for a select amount of linear power. The transistor amplifier further utilizes impedance matching circuitry to allow a conjugate match between the output impedance and the load resistance allowing for the delivery of a select amount of linear power with minimal return loss. [0008]
  • In an embodiment, the transistor amplifier comprises a transistor for linearly amplifying the input signal, the transistor having a base, a collector and an emitter, the base having an input impedance, the collector having an output impedance. The dual loop feedback control circuit comprises a series feedback resistor electrically coupled between the emitter and a ground potential and a shunt feedback resistor electrically coupled between the collector and base. The dual loop feedback control circuit converts the input impedance to a conjugate of the source resistance and the output impedance to optimum load impedance. The impedance matching circuit electrically coupled between the collector and the receiving circuit converts the load resistance to a conjugate of the output impedance and the output impedance to a conjugate of the load resistance at the predetermined frequency.[0009]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • For a more complete understanding of the present invention, including its features and advantages, reference is made to the detailed description of the invention, taken in conjunction with the accompanying drawings of which: [0010]
  • FIG. 1 is a transistor amplifier according to an embodiment of the invention having improved linear and return loss performance characteristics; [0011]
  • FIG. 2 is a chart illustrating small signal S parameters measured from the transistor amplifier of FIG. 1; [0012]
  • FIG. 3 is the S parameter data measured and illustrated in the chart of FIG. 2 plotted on a smith chart; and [0013]
  • FIG. 4 is a chart illustrating the measurement of a third order inter-modulation product (OIP3) for the transistor amplifier of FIG. 1.[0014]
  • DETAILED DESCRIPTION OF THE INVENTION
  • While the use and implementation of particular embodiments of the present invention are presented in detail below, it will be understood that the present invention provides many inventive concepts, which can be embodied in a wide variety of contexts. The specific embodiments discussed herein are mere illustrations of specific ways for making and using the invention and are not intended to limit the scope of the invention. [0015]
  • Referring now to FIG. 1, therein is illustrated a transistor amplifier having improved linear and return loss performance characteristics denoted generally as [0016] 50. Transistor amplifier 50 utilizes dual loop feedback control and an impedance matching circuit to provide improved linear and return loss performance characteristics. Transistor amplifier 50 comprises a transistor 52 having a base, emitter and collector in a Common Emitter (CE) configuration, a RF input 54 and a RF output 56. Transistor 52 may be a Bipolar Junction Transistor (BJT) having a CE configuration. Transistor amplifier 50 is characterized by a input impedance Zi1 at the base and a output impedance Zo1 at the collector. RF input 54 is electrically coupled to a sending circuit for sending a signal having modulated information at a predetermined frequency. The sending circuit represented as a voltage source Vs1 and a source resistance Rs1. RF output 56 is electrically coupled to a receiving circuit for receiving a RF output signal Vo1. RF output signal Vo1 contains an amplified RF modulated signal having improved linear and return loss performance characteristics. The receiving circuit represented as a load resistance Rl1.
  • [0017] Transistor amplifier 50 further comprises dual loop feedback control circuit comprising a series feedback resistor R1 electrically coupled between the emitter and ground potential and a shunt feedback resistor R2 electrically coupled between the collector and the base. The dual loop feedback control circuit converts input impedance Zi1 to a conjugate of source resistance Rs1 and output impedance Zo1 to an optimum load. The optimum load defined as an amount of output impedance Zo1 required for transistor 52 to provide maximum linear power. Transistor amplifier 50 further comprises an impedance matching circuit comprising a capacitor C1 and an inductor L1 electrically coupled between the collector and RF output 56. The impedance matching circuit converts load resistance R l1 to a conjugate of output impedance Zo1 and output impedance Zo1 to a conjugate of load resistance Rl1.
  • [0018] Transistor amplifier 50 further comprises a bias network for biasing transistor 52. The bias network comprises a bias voltage source Vs1 electrically coupled to the base through an inductor L2 and a resistor R3 and to the collector through an inductor L3 and a resistor R4. The inductor acts as a choke for RF signals and a short circuit for DC signals. The bias network further includes a capacitor C2 in series with input terminal 54 and a capacitor C3 in series with output terminal 56 and a capacitor C4 in series in the shunt feedback path. Capacitor C2, C3 and C4 act as a Direct Current (DC) blocking capacitors, which creates an open circuit for DC and a short circuit for RF signals.
  • The voltage gain G[0019] v, input impedance Zi1 and output impedance Zo1 of transistor amplifier 50 can be characterized by the following equations: G v = V o 1 V s 1 = R l 1 R 1 ; Eq . 1 Z t 1 V s 1 · R 2 V o 1 = R 2 G v = R 2 · R 1 R l 1 Eq . 2 Z o 1 V o 1 I c ; V o 1 = V s 1 · R 2 R s 1 , ( R 2 >> R s 1 ) I c V o 1 · R 2 1 R 2 · R 1 , V s 1 = V l 1 · R s 1 R 2 Z o 1 R 2 · R 1 R 2 1 Eq . 3
    Figure US20020125956A1-20020912-M00001
  • The power gain is given in equation 4. [0020] G p = P out P i n = V ol 2 R l 1 V s 1 2 R s 1 = G v 2 · R s 1 R l 1 = R l 1 · R s 1 R 1 2 Eq . 4
    Figure US20020125956A1-20020912-M00002
  • The values for series feedback resistor R[0021] 1, shunt feedback resistor R2, capacitor C1 and inductor L1 are selected based on the amount of linear amplification and the amount of gain required for a specific application.
  • Design requirements and performance characteristics are required for specific applications. For example, a wireless communications standard, such as Enhanced Data for GSM Evolution (EDGE) uses 8 PSK modulation techniques, which is a non-constant modulation technique that requires all the signal processing elements to be linear in order to reduce distortion. The table below is an example of the design requirements and performance characteristics for a small signal amplifier, such as an Intermediate Frequency (IF) amplifier, used in the transmit chain of a transmitter supporting EDGE modulation. [0022]
    TABLE 1
    Design Requirements
    Fc = 208 MHz
    Vce = 7.2 V and Ic = 52 mA
    Rs1 = 50 Ohms Rl1 = 50 Ohms
    Required Performance Characteristics
    Gain 15.0 +/− 0.5 dB
    I/O Return Loss <−12 dB
    OIP3 >35 dBm
    Noise Figure (NF) <4.0 dB
  • [0023] Transistor amplifier 50 may utilize an n—p—n bipolar junction transistor, for example, a Philips BJT BFG541, for transistor Q1. Using the design requirements in Table 1, the optimum load resistor the transistor wants to see for maximum linear power is Vce/lc. Appropriate selection of series feedback resistor R1 and shunt feedback resistor R2 converts output impedance Zo1 to the optimum load. Capacitor C1 and inductor L1 converts load resistance R11 to an optimum load so that transistor 52 may provide maximum linear power and converts output impedance Zo1 from the optimum load to match load resistance Rl1so that minimum return loss may be achieved at the operating frequency. If input impedance Zi1is set equal to the conjugate of source resistance Rs1 and output impedance Zo1 is set equal to the optimum load required at the pre-selected gain, shunt feedback resistor R2 and series feedback resistor R1 can be calculated using equations 2, 3 and 4. Table 2 list values for the critical amplifier components. The table below provides the values necessary to meet the design requirements imposed in table 1.
    TABLE 2
    IF Amplifier Component Values
    R1 = 9 ohms C1 = 6.8 pF
    R2 = 560 ohms L1 = 39 nH
    Zi1 = 50 Ohms Zo1 = 141 ohms
  • Turning now to FIG. 2 where a chart illustrating small signal S parameters measured from [0024] transistor amplifier 50 having application design requirements and performance characteristics of Table 1. FIG. 2 illustrates values for the power gains S21 and S12 and the reflection coefficients S11 and S22. Power gain S21 is the forward power gain measured at RF input 54 and power gain S12 is the reverse power gain measure at RF output 56. Reflection coefficient S11 is the amount of signal reflection as measured at RF input 54 and reflection coefficient S22 is the amount of signal reflection measured at RF output 56. FIG. 2 illustrates that at or near the intermediate frequency the performance requirements defined in Table 1 for the power gain S21 and the return loss S11 have been achieved. FIG. 3 illustrates the S parameter data measured and illustrated in FIG. 2 plotted on a smith cart. FIG. 4 is a chart illustrating the measurement of a third order inter-modulation product (OIP3) for transistor amplifier 52. FIG. 4 shows an OIP3 of 37.3 dBm, which meets the specification requirements for an EDGE application as that described in table 1.
  • While this invention has been described with reference to particular embodiments, this description is not intended to be limiting. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art. It is, therefore, intended that the appended claims encompass any such modifications or embodiments. [0025]

Claims (21)

What is claimed is:
1. A transistor amplifier for coupling between a sending circuit having a source voltage at a predetermined frequency and a source resistance and a receiving circuit having a load resistance, the transistor amplifier comprising:
a transistor having a base, a collector and an emitter, the base having an input impedance and the collector having an output impedance;
a dual loop feedback control circuit for converting the input impedance to a conjugate of the source resistance and the output impedance to an optimum load impedance, the dual loop feedback control circuit comprising a shunt feedback resistor electrically coupled between the collector and the base and a series feedback resistor electrically coupled between the emitter and a ground potential; and
a impedance matching circuit for converting the load resistance to a conjugate of the output impedance and the output impedance from the optimum load to a conjugate of the load resistance at the predetermined frequency, the impedance matching circuit electrically coupled between the collector and the receiving circuit.
2. The transistor amplifier as recited in claim 1, wherein the transistor further provides a collector emitter voltage and a collector current as required to provide a select amount of linear power.
3. The transistor amplifier as recited in claim 2, wherein the optimum load impedance equals the collector emitter voltage divided by the collector current.
4. The transistor amplifier as recited in claim 1, wherein a voltage gain approximately equal to the division of the load resistance by the series feedback resistance.
5. The transistor amplifier as recited in claim 1, wherein a power gain of the transistor amplifier is approximately equal to the load resistance multiplied by the division of the source resistance by the square of the series feedback resistance.
6. The transistor amplifier as recited in claim 1, wherein the shunt feedback resistor approximately equals the optimum load impedance multiplied by the division of the source resistance by the source voltage.
7. The transistor amplifier as recited in claim 1, wherein the series feedback resistor approximately equals the optimum load impedance multiplied by the division of the source resistance by the shunt feedback resistor.
8. The transistor amplifier as recited in claim 1, wherein the impedance matching circuit comprises an inductor and a capacitor.
9. The transistor amplifier as recited in claim 1 further comprising a bias control circuit, the bias control circuit comprising:
a voltage source electrically coupled to the collector through a first resistor and to the base through a second resistor;
a first inductor electrically coupled between the first resistor and the bias voltage source and a second inductor electrically coupled between the bias voltage source and the second resistor;
a first DC blocking capacitor electrically coupled between the shunt feedback resistor and the base;
a second DC blocking capacitor electrically coupled between the base and the sending circuit; and
a third DC blocking capacitor electrically coupled between the collector and the receiving circuit.
10. A transistor amplifier for coupling between a sending circuit having a source resistance and providing an input signal with a predetermined frequency and a receiving circuit having a load resistance, the transistor amplifier comprising:
a Common Emitter (CE) Bipolar Junction Transistor (BJT), the CE BJT having a base electrically coupled to the sending circuit, a collector electrically connected to the receiving circuit and an emitter electrically coupled to a ground potential, the base having an input impedance, the collector having an output impedance;
a dual loop feedback control circuit for converting the input impedance to a conjugate of the source resistance and converting the output impedance to an optimum load impedance; and
a impedance matching circuit for converting the load resistance to a conjugate of the output impedance and the output impedance to a conjugate of the load resistance at the predetermined frequency, the impedance matching circuit electrically coupled between the collector and the receiving circuit.
11. The transistor amplifier as recited in claim 10, wherein the sending circuit further provides a input signal of a predetermined frequency of about 208 Mhz.
12. The transistor amplifier as recited in claim 10, wherein the sending circuit further comprises having a source resistance of about 50 Ohms.
13. The transistor amplifier as recited in claim 10, wherein the receiving circuit further comprises having a load resistance of about 50 Ohms.
14. The transistor amplifier as recited in claim 10, wherein the CE BJT further comprises a collector emitter voltage of about 7.2 Volts and a collector current of about 52 mA.
15. The transistor amplifier as recited in claim 14, wherein the optimum load impedance approximately equals the collector emitter voltage divided by the collector current.
16. The transistor amplifier as recited in claim 10, wherein the dual loop feedback control circuit comprises;
a shunt feedback resistor electrically coupled between the collector and the base, the shunt feedback resistor approximately equals 560 Ohms; and
a series feedback resistor electrically coupled between the emitter and the ground potential, the series feedback resistor approximately equals 9 ohms.
17. The transistor amplifier as recited in claim 10, wherein the impedance matching circuit comprises;
an inductor of approximately 39 nH; and
a capacitor of approximately 6.8 pF.
18. The transistor amplifier of claim 10 further comprises the transistor amplifier having a gain of approximately 15 dB.
19. The transistor amplifier of claim 10 further comprises the transistor amplifier having a return loss of approximately negative 12 dB.
20. The transistor amplifier of claim 10 further comprises the transistor amplifier having an output third order inter-modulation product greater than 35 dBm.
21. The transistor amplifier of claim 10 further comprises the transistor amplifier having a noise figure less than 4.0 dB.
US09/758,749 2001-01-11 2001-01-11 Transistor amplifier providing improved linear and return loss performance characteristics Expired - Lifetime US6441689B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/758,749 US6441689B1 (en) 2001-01-11 2001-01-11 Transistor amplifier providing improved linear and return loss performance characteristics

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/758,749 US6441689B1 (en) 2001-01-11 2001-01-11 Transistor amplifier providing improved linear and return loss performance characteristics

Publications (2)

Publication Number Publication Date
US6441689B1 US6441689B1 (en) 2002-08-27
US20020125956A1 true US20020125956A1 (en) 2002-09-12

Family

ID=25052953

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/758,749 Expired - Lifetime US6441689B1 (en) 2001-01-11 2001-01-11 Transistor amplifier providing improved linear and return loss performance characteristics

Country Status (1)

Country Link
US (1) US6441689B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2015054571A1 (en) * 2013-10-11 2015-04-16 Entropic Communications, Inc. Transmit noise and impedance change mitigation in wired communication system

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB0028713D0 (en) * 2000-11-24 2001-01-10 Nokia Networks Oy Lineariser
DE60119907T2 (en) * 2001-06-08 2006-09-28 Agilent Technologies Inc., A Delaware Corp., Palo Alto driver circuit
TW588512B (en) * 2002-12-19 2004-05-21 Memetics Technology Co Ltd An impedance matching method and circuits designed by this method
US7199652B2 (en) * 2003-11-21 2007-04-03 Matsushita Electric Industrial Co., Ltd. Amplifier; and transmitter and communication device incorporating the same
GB2411062B (en) * 2004-02-11 2007-11-28 Nujira Ltd Resonance suppression for power amplifier output network
TWI306690B (en) * 2006-01-27 2009-02-21 Univ Nat Chiao Tung Ultra broad-band low noise amplifier utilizing dual feedback technique
JP2007267181A (en) * 2006-03-29 2007-10-11 Matsushita Electric Ind Co Ltd High frequency power transmitting apparatus
JP2022159093A (en) * 2021-03-31 2022-10-17 スカイワークス ソリューションズ,インコーポレイテッド Power amplifier with reduced gain variation

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
USRE29844E (en) 1967-02-17 1978-11-21 Avantek, Inc. Unit transistor amplifier with matched input and output impedances
US5117203A (en) * 1990-12-13 1992-05-26 General Electric Company Phase stable limiting power amplifier
US5491450A (en) * 1993-06-01 1996-02-13 Martin Marietta Corporation Low power consumption process-insensitive feedback amplifier
US6204728B1 (en) * 1999-01-28 2001-03-20 Maxim Integrated Products, Inc. Radio frequency amplifier with reduced intermodulation distortion

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2015054571A1 (en) * 2013-10-11 2015-04-16 Entropic Communications, Inc. Transmit noise and impedance change mitigation in wired communication system
US9590666B2 (en) 2013-10-11 2017-03-07 Entropic Communications, Llc Transmit noise and impedance change mitigation in wired communication system

Also Published As

Publication number Publication date
US6441689B1 (en) 2002-08-27

Similar Documents

Publication Publication Date Title
US6462622B1 (en) High-frequency amplifier and high-frequency multistage amplifier
US7633344B2 (en) Low noise amplifier and differential amplifier
US7839217B2 (en) High-frequency amplifier, high-frequency module, and mobile wireless apparatus using the same
US6175274B1 (en) Switched gain low noise amplifier
US20040124917A1 (en) Variable gain amplifier
EP0491488B1 (en) Low distortion, low noise, amplifier
US7123073B2 (en) Amplifier and frequency converter
EP0977352A2 (en) Noise figure and linearity improvement technique using shunt feedback
US6441689B1 (en) Transistor amplifier providing improved linear and return loss performance characteristics
JP3228740B2 (en) Power amplifier
EP0601888B1 (en) Variable gain RF amplifier with linear gain control
US7288989B2 (en) Low-noise amplifier with a transformer
EP1447906B1 (en) Dual gate low noise amplifier
US7408404B2 (en) Preserving linearity of an isolator-free power amplifier by dynamically switching active devices
US11223333B2 (en) Microwave amplification circuit
US20110133843A1 (en) Power amplifier device
JP4704293B2 (en) Bias circuit, amplifier, and portable terminal
JPH09121130A (en) High frequency electronic circuit
US6639469B2 (en) Variable-gain amplifier circuit
US7425872B2 (en) Radio frequency power amplifier
US6433642B1 (en) Impedance matched frequency dependent gain compensation network for multi-octave passband equalization
US7103341B2 (en) Harmonic circuit for improving linearity
US7474170B2 (en) Attenuator
US20030006836A1 (en) Transconductance stage and device for communication by hertzian channel equipped with such a stage
EP0963037B1 (en) Amplifier for cancelling distortion by combining hyperbolic tangent and hyperbolic sine transfer functions

Legal Events

Date Code Title Description
AS Assignment

Owner name: NOKIA NETWORKS OY, FINLAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JOSEPH, LEYO;REEL/FRAME:011472/0492

Effective date: 20010111

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: SPYDER NAVIGATIONS L.L.C., DELAWARE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NOKIA CORPORATION;REEL/FRAME:021418/0001

Effective date: 20070322

Owner name: NOKIA CORPORATION, FINLAND

Free format text: MERGER;ASSIGNOR:NOKIA NETWORKS OY;REEL/FRAME:021416/0840

Effective date: 20010130

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: INTELLECTUAL VENTURES I LLC, DELAWARE

Free format text: MERGER;ASSIGNOR:SPYDER NAVIGATIONS L.L.C.;REEL/FRAME:026637/0611

Effective date: 20110718

FPAY Fee payment

Year of fee payment: 12