US20020090828A1 - Method of reducing stress between a nitride silicon spacer and a substrate - Google Patents
Method of reducing stress between a nitride silicon spacer and a substrate Download PDFInfo
- Publication number
- US20020090828A1 US20020090828A1 US09/754,354 US75435401A US2002090828A1 US 20020090828 A1 US20020090828 A1 US 20020090828A1 US 75435401 A US75435401 A US 75435401A US 2002090828 A1 US2002090828 A1 US 2002090828A1
- Authority
- US
- United States
- Prior art keywords
- gate
- dielectric layer
- spacer
- substrate
- silicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823418—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
- H01L21/823425—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures manufacturing common source or drain regions between a plurality of conductor-insulator-semiconductor structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28247—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon passivation or protection of the electrode, e.g. using re-oxidation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76837—Filling up the space between adjacent conductive structures; Gap-filling properties of dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823468—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate sidewall spacers, e.g. double spacers, particular spacer material or shape
Definitions
- the present invention relates to a method of forming a spacer, and more particularly, to a method of forming a silicon nitride spacer for reducing the stress between the silicon nitride spacer and a substrate.
- a metal oxide semiconductor (MOS) transistor is composed of a gate, a drain, and a source. Both the structure and the quality of the gate in the MOS transistor decide the electrical performance of the MOS transistor.
- two spacers of dielectric material are typically formed on either side of the gate in order to protect the gate from damage and ensure the electrical performance of the gate.
- the spacers can be used as a hard mask in the subsequent ion implantation process for the formation of the source and drain of the MOS transistor.
- FIG. 1 to FIG. 4 are schematic diagrams of a prior art method of forming a spacer 28 around a gate 22 .
- the spacer 28 around the gate 22 is positioned on a semiconductor wafer 10 .
- the semiconductor wafer 10 includes a substrate 12 , and a dielectric layer 14 positioned on the substrate 12 functioning as a gate oxide.
- Each gate 22 includes a conductive layer 16 positioned on the dielectric layer 14 , and a silicide layer 18 positioned on the conductive layer 16 to reduce the resistance of the conductive layer 16 .
- a cap layer 20 is positioned on top of the gate 22 to protect the gate 22 .
- the dielectric layer 14 is formed of silicon dioxide, and the conductive layer 16 is formed of doped polysilicon.
- Tungsten silicide is a typical material used in the formation of the silicide layer 18
- silicon nitride is commonly used to form the cap layer 20 .
- an ion implantation process is performed to form doped regions 30 adjacent to the gates 22 in the silicon substrate 12 .
- the doped regions 30 are used as lightly doped drains of the MOS transistor.
- a low-pressure chemical vapor deposition (LPCVD) is then performed to form a silicon nitride layer 26 to uniformly cover both the gate 22 and the silicon substrate 12 .
- an anisotropic dry etching process is performed to remove portions of the silicon nitride layer 26 positioned on both the gate 22 and the silicon substrate 12 . Portions of the silicon nitride layer 26 remaining around the walls of the gate 22 thereby form the spacers 28 . As shown in FIG. 4, using the spacers 28 as hard masks, another ion implantation process is performed to form doped regions 32 beneath each of the doped regions 30 in the substrate 12 . The fabrication of the MOS transistor is thus complete, whereby the doped regions 32 are used as the source and the drain of the MOS transistor.
- Silicon nitride a material having a high dielectric constant, is used to form the spacers 28 in the prior art method.
- the tension stress of silicon nitride is greater than 10 10 dyne/cm 2 so that high stress occurs between the spacer 28 and the substrate 12 , and between the spacer 28 and the gate 22 .
- the resulting high stress may cause the spacer 28 to strip away from the substrate 12 due to poor adhesion between the spacer 28 and the substrate 12 . Consequently, less protection and a greater amount of leakage occur in the gate 22 to affect product reliability.
- silicon nitride is used to form the cap layer 20 , located on top of the gate 22 , and the spacers 28 , that is, the gate 22 is surrounded by silicon nitride. Since the dielectric constant of silicon nitride materials is greater than that of silicon oxide materials, a larger couple capacitance occurs between the word line and a bit line, and between the word line and a storage node.
- the semiconductor wafer includes a substrate, a gate positioned on the substrate, a cap layer positioned on top of the gate, and a silicon oxide spacer positioned around both the gate and the cap layer.
- a dielectric layer is first formed on the semiconductor wafer covering the gate.
- An etching back process is then performed to remove portions of both the dielectric layer and the silicon oxide spacer.
- a silicon nitride spacer is formed on the dielectric layer around the cap layer. The silicon nitride spacer is positioned on the surface of the dielectric layer to reduce the stress between the silicon nitride spacer and the substrate.
- the present invention uses silicon oxide to replace portions of the silicon nitride spacer around the gate, so that stress is reduced between the silicon nitride spacer and the silicon substrate, to further reduce leakage in the MOS transistor. As well, the couple capacitance between the word line and the bit line, and between the word line and the storage node is also reduced.
- FIG. 1 to FIG. 4 are schematic diagrams of a method of forming a spacer around a gate according to the prior art.
- FIG. 5 to FIG. 8 are schematic diagrams of a method of forming a spacer around a gate according to the present invention.
- FIG. 5 to FIG. 8 are schematic diagrams of a method of forming a spacer 48 around a gate 44 according to the present invention.
- the spacer 48 around the gate 44 is positioned on a semiconductor wafer 40 .
- the semiconductor wafer 40 includes a silicon substrate 42 , and a gate 44 positioned on the surface of the substrate 42 .
- the semiconductor wafer 40 further includes two lightly doped drains 50 adjacent to the gate 44 in the substrate 42 , and a cap layer 46 formed of silicon nitride positioned on top of the gate 44 .
- a silicon oxide spacer 48 is first formed on either side of both the gate 44 and the cap layer 46 . As shown in FIG.
- an ion implantation process is performed to form the source/drain 52 of the MOS transistor in the substrate 42 .
- a dielectric layer 54 is then formed on the semiconductor wafer 40 to cover the gate 44 and the cap layer 46 . Both the dielectric layer 54 and the silicon oxide spacer 48 are made of silicon dioxide, and thus combine to form a dielectric layer 58 .
- a chemical mechanical polishing (CMP) process is performed to planarize the surface of the dielectric layer 58 .
- An etching back process is then performed to remove portions of the dielectric layer 58 to align the surface of the dielectric layer 58 with the interface of the gate 44 and the cap layer 46 .
- a silicon nitride layer (not shown) is formed on the semiconductor wafer 40 , and an anisotropic dry etching process is performed to form a silicon nitride spacer 56 around either side of the cap layer 46 on the surface of the dielectric layer 58 .
- a silicon oxide spacer 48 is first formed around the gate 44 and the cap layer 46 , followed by the formation of a dielectric layer 54 which combines with the silicon oxide spacer 48 to form a dielectric layer 58 .
- An etching process is performed to etch the dielectric layer 58 to the interface of the cap layer 46 and the gate 44 .
- a silicon nitride spacer 56 is formed around the cap layer 46 .
- the silicon nitride spacer 56 of the present invention is formed on the surface of the dielectric layer 58 rather than on the silicon substrate 42 . Consequently, the silicon nitride spacer 56 is prevented from directly contacting the silicon substrate 42 causing high stress. As well, a portion of the gate 44 in the present invention is surrounded by the silicon nitride spacer 56 , with the other portion of the gate 44 surrounded by the dielectric layer 58 of silicon dioxide. Thus, the couple capacitance between the word line and the bit line, and between the word line and the storage node is reduced.
- the present invention uses silicon oxide to replace portions of the silicon nitride spacer around the gate, and forms a silicon nitride spacer around the cap layer.
- the method of the present invention reduces the stress between the silicon nitride spacer and the silicon substrate, as well as further reducing leakage in the MOS transistor.
- use of silicon oxide, which has a lower dielectric constant than silicon nitride reduces the couple capacitance between the word line and the bit line, and between the word line and the storage node.
Abstract
The semiconductor wafer includes a substrate, a gate positioned on the substrate, a cap layer positioned on top of the gate, and a silicon oxide spacer positioned around both the gate and the cap layer. Firstly, a dielectric layer is formed on the semiconductor wafer to cover the gate. An etching back process is then performed to remove portions of both the dielectric layer and the silicon oxide spacer. Finally, a silicon nitride spacer is formed on the dielectric layer around the cap layer. The silicon nitride spacer is positioned on the surface of the dielectric layer and functions in reducing stress between the silicon nitride spacer and the substrate.
Description
- 1. Field of the Invention
- The present invention relates to a method of forming a spacer, and more particularly, to a method of forming a silicon nitride spacer for reducing the stress between the silicon nitride spacer and a substrate.
- 2. Description of the Prior Art
- In semiconductor devices, a metal oxide semiconductor (MOS) transistor is composed of a gate, a drain, and a source. Both the structure and the quality of the gate in the MOS transistor decide the electrical performance of the MOS transistor. In present semiconductor processes, two spacers of dielectric material are typically formed on either side of the gate in order to protect the gate from damage and ensure the electrical performance of the gate. In addition, the spacers can be used as a hard mask in the subsequent ion implantation process for the formation of the source and drain of the MOS transistor.
- Please refer to FIG. 1 to FIG. 4. FIG. 1 to FIG. 4 are schematic diagrams of a prior art method of forming a
spacer 28 around agate 22. Thespacer 28 around thegate 22 is positioned on asemiconductor wafer 10. As shown in FIG. 1, thesemiconductor wafer 10 includes asubstrate 12, and adielectric layer 14 positioned on thesubstrate 12 functioning as a gate oxide. Eachgate 22 includes aconductive layer 16 positioned on thedielectric layer 14, and asilicide layer 18 positioned on theconductive layer 16 to reduce the resistance of theconductive layer 16. Acap layer 20 is positioned on top of thegate 22 to protect thegate 22. Thedielectric layer 14 is formed of silicon dioxide, and theconductive layer 16 is formed of doped polysilicon. Tungsten silicide is a typical material used in the formation of thesilicide layer 18, and silicon nitride is commonly used to form thecap layer 20. - As shown in FIG. 2, an ion implantation process is performed to form doped
regions 30 adjacent to thegates 22 in thesilicon substrate 12. The dopedregions 30 are used as lightly doped drains of the MOS transistor. A low-pressure chemical vapor deposition (LPCVD) is then performed to form asilicon nitride layer 26 to uniformly cover both thegate 22 and thesilicon substrate 12. - As shown in FIG. 3, an anisotropic dry etching process is performed to remove portions of the
silicon nitride layer 26 positioned on both thegate 22 and thesilicon substrate 12. Portions of thesilicon nitride layer 26 remaining around the walls of thegate 22 thereby form thespacers 28. As shown in FIG. 4, using thespacers 28 as hard masks, another ion implantation process is performed to form dopedregions 32 beneath each of thedoped regions 30 in thesubstrate 12. The fabrication of the MOS transistor is thus complete, whereby thedoped regions 32 are used as the source and the drain of the MOS transistor. - Silicon nitride, a material having a high dielectric constant, is used to form the
spacers 28 in the prior art method. However, the tension stress of silicon nitride is greater than 1010 dyne/cm2 so that high stress occurs between thespacer 28 and thesubstrate 12, and between thespacer 28 and thegate 22. The resulting high stress may cause thespacer 28 to strip away from thesubstrate 12 due to poor adhesion between thespacer 28 and thesubstrate 12. Consequently, less protection and a greater amount of leakage occur in thegate 22 to affect product reliability. - In addition, in the prior art method of forming a word line structure in the dynamic random access memory (DRAM) process, silicon nitride is used to form the
cap layer 20, located on top of thegate 22, and thespacers 28, that is, thegate 22 is surrounded by silicon nitride. Since the dielectric constant of silicon nitride materials is greater than that of silicon oxide materials, a larger couple capacitance occurs between the word line and a bit line, and between the word line and a storage node. - It is therefore a primary objective of the present invention to provide a method of reducing stress between the silicon nitride spacer and the substrate on a semiconductor wafer so as to solve the problems of the prior art.
- In a preferred embodiment of the present invention, the semiconductor wafer includes a substrate, a gate positioned on the substrate, a cap layer positioned on top of the gate, and a silicon oxide spacer positioned around both the gate and the cap layer. A dielectric layer is first formed on the semiconductor wafer covering the gate. An etching back process is then performed to remove portions of both the dielectric layer and the silicon oxide spacer. Finally, a silicon nitride spacer is formed on the dielectric layer around the cap layer. The silicon nitride spacer is positioned on the surface of the dielectric layer to reduce the stress between the silicon nitride spacer and the substrate.
- It is an advantage that the present invention uses silicon oxide to replace portions of the silicon nitride spacer around the gate, so that stress is reduced between the silicon nitride spacer and the silicon substrate, to further reduce leakage in the MOS transistor. As well, the couple capacitance between the word line and the bit line, and between the word line and the storage node is also reduced.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment which is illustrated in the various figures and drawings.
- FIG. 1 to FIG. 4 are schematic diagrams of a method of forming a spacer around a gate according to the prior art.
- FIG. 5 to FIG. 8 are schematic diagrams of a method of forming a spacer around a gate according to the present invention.
- Please refer to FIG. 5 to FIG. 8. FIG. 5 to FIG. 8 are schematic diagrams of a method of forming a
spacer 48 around agate 44 according to the present invention. Thespacer 48 around thegate 44 is positioned on asemiconductor wafer 40. As shown in FIG. 5, thesemiconductor wafer 40 includes asilicon substrate 42, and agate 44 positioned on the surface of thesubstrate 42. Thesemiconductor wafer 40 further includes two lightly dopeddrains 50 adjacent to thegate 44 in thesubstrate 42, and acap layer 46 formed of silicon nitride positioned on top of thegate 44. In the present invention, asilicon oxide spacer 48 is first formed on either side of both thegate 44 and thecap layer 46. As shown in FIG. 6, using thesilicon oxide spacer 48 as a hard mask, an ion implantation process is performed to form the source/drain 52 of the MOS transistor in thesubstrate 42. Adielectric layer 54 is then formed on thesemiconductor wafer 40 to cover thegate 44 and thecap layer 46. Both thedielectric layer 54 and thesilicon oxide spacer 48 are made of silicon dioxide, and thus combine to form adielectric layer 58. - As shown in FIG. 7, a chemical mechanical polishing (CMP) process is performed to planarize the surface of the
dielectric layer 58. An etching back process is then performed to remove portions of thedielectric layer 58 to align the surface of thedielectric layer 58 with the interface of thegate 44 and thecap layer 46. As shown in FIG. 8, a silicon nitride layer (not shown) is formed on thesemiconductor wafer 40, and an anisotropic dry etching process is performed to form asilicon nitride spacer 56 around either side of thecap layer 46 on the surface of thedielectric layer 58. - In the present invention method of forming the
silicon nitride spacer 56, asilicon oxide spacer 48 is first formed around thegate 44 and thecap layer 46, followed by the formation of adielectric layer 54 which combines with thesilicon oxide spacer 48 to form adielectric layer 58. An etching process is performed to etch thedielectric layer 58 to the interface of thecap layer 46 and thegate 44. Finally, asilicon nitride spacer 56 is formed around thecap layer 46. Since the adhesion properties between silicon nitride and silicon oxide is better than that between silicon nitride and silicon, thesilicon nitride spacer 56 of the present invention is formed on the surface of thedielectric layer 58 rather than on thesilicon substrate 42. Consequently, thesilicon nitride spacer 56 is prevented from directly contacting thesilicon substrate 42 causing high stress. As well, a portion of thegate 44 in the present invention is surrounded by thesilicon nitride spacer 56, with the other portion of thegate 44 surrounded by thedielectric layer 58 of silicon dioxide. Thus, the couple capacitance between the word line and the bit line, and between the word line and the storage node is reduced. - In comparison to the prior art method of forming a spacer, the present invention uses silicon oxide to replace portions of the silicon nitride spacer around the gate, and forms a silicon nitride spacer around the cap layer. Thus, the method of the present invention reduces the stress between the silicon nitride spacer and the silicon substrate, as well as further reducing leakage in the MOS transistor. As well, use of silicon oxide, which has a lower dielectric constant than silicon nitride, reduces the couple capacitance between the word line and the bit line, and between the word line and the storage node.
- Those skilled in the art will readily observe that numerous modifications and alterations of the device may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (12)
1. A method of reducing stress between a nitride silicon spacer and a substrate on a semiconductor wafer, the semiconductor wafer comprising the substrate, a gate positioned on the substrate, a cap layer positioned on top of the gate, and a silicon oxide spacer positioned around the gate and the cap layer, the method comprising:
forming a dielectric layer on the semiconductor wafer, wherein the dielectric layer covers the gate, and the dielectric layer is made of the same material as the silicon oxide spacer;
performing an etching back process to remove portions of the dielectric layer and portions of the silicon oxide spacer; and
forming the silicon nitride spacer around the cap layer, wherein the silicon nitride spacer is positioned on the surface of the dielectric layer to reduce stress between the nitride silicon spacer and the substrate.
2. The method of claim 1 wherein the silicon oxide spacer and the dielectric layer are both made of silicon dioxide.
3. The method of claim 1 wherein the method further comprises an ion implantation process performed prior to the formation of the dielectric layer, the ion implantation process uses the silicon oxide spacer as a mask to form a source or a drain.
4. The method of claim 1 wherein the method further comprises a chemical mechanical polishing (CMP) process prior to performing the etching back process.
5. The method of claim 1 wherein the cap layer is made of silicon nitride.
6. A method of forming a bit line or a word line on a semiconductor wafer, the semiconductor wafer comprising a substrate, a gate positioned on the substrate, and a cap layer positioned on top of the gate, the method comprising:
forming a dielectric layer on the semiconductor wafer, wherein the dielectric layer covers the gate;
performing an etching back process to remove portions of the dielectric layer to align the surface of the dielectric layer with the interface of the gate and the cap layer; and
forming a spacer around the cap layer to finish the formation of the bit line or the word line.
7. The method of claim 6 wherein a silicon oxide spacer is positioned around the gate and the cap layer.
8. The method of claim 7 wherein the silicon oxide spacer and the dielectric layer are both made of silicon dioxide.
9. The method of claim 7 wherein the method further comprises an ion implantation process performed prior to the formation of the dielectric layer, the ion implantation process uses the silicon oxide spacer as a mask to form a source or a drain.
10. The method of claim 6 wherein the method further comprises a chemical mechanical polishing (CMP) process prior to performing the etching back process.
11. The method of claim 6 wherein the cap layer is made of silicon nitride.
12. The method of claim 6 wherein the spacer is made of silicon nitride.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/754,354 US6429135B1 (en) | 2001-01-05 | 2001-01-05 | Method of reducing stress between a nitride silicon spacer and a substrate |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/754,354 US6429135B1 (en) | 2001-01-05 | 2001-01-05 | Method of reducing stress between a nitride silicon spacer and a substrate |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020090828A1 true US20020090828A1 (en) | 2002-07-11 |
US6429135B1 US6429135B1 (en) | 2002-08-06 |
Family
ID=25034426
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/754,354 Expired - Fee Related US6429135B1 (en) | 2001-01-05 | 2001-01-05 | Method of reducing stress between a nitride silicon spacer and a substrate |
Country Status (1)
Country | Link |
---|---|
US (1) | US6429135B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090026516A1 (en) * | 2007-07-24 | 2009-01-29 | Nanya Technology Corporation | Semiconductor memory device and fabrication method thereof |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8080453B1 (en) | 2002-06-28 | 2011-12-20 | Cypress Semiconductor Corporation | Gate stack having nitride layer |
JP3732472B2 (en) | 2002-10-07 | 2006-01-05 | 沖電気工業株式会社 | Manufacturing method of MOS transistor |
US6803321B1 (en) * | 2002-12-06 | 2004-10-12 | Cypress Semiconductor Corporation | Nitride spacer formation |
US7371637B2 (en) * | 2003-09-26 | 2008-05-13 | Cypress Semiconductor Corporation | Oxide-nitride stack gate dielectric |
US7265066B2 (en) * | 2005-03-29 | 2007-09-04 | Tokyo Electron, Ltd. | Method and system for increasing tensile stress in a thin film using collimated electromagnetic radiation |
US7300891B2 (en) * | 2005-03-29 | 2007-11-27 | Tokyo Electron, Ltd. | Method and system for increasing tensile stress in a thin film using multi-frequency electromagnetic radiation |
US8252640B1 (en) | 2006-11-02 | 2012-08-28 | Kapre Ravindra M | Polycrystalline silicon activation RTA |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5604147A (en) * | 1995-05-12 | 1997-02-18 | Micron Technology, Inc. | Method of forming a cylindrical container stacked capacitor |
US6060351A (en) * | 1997-12-24 | 2000-05-09 | Micron Technology, Inc. | Process for forming capacitor over bit line memory cell |
US6207485B1 (en) * | 1998-01-05 | 2001-03-27 | Advanced Micro Devices | Integration of high K spacers for dual gate oxide channel fabrication technique |
US6090677A (en) * | 1998-04-29 | 2000-07-18 | Micron Technology, Inc. | Methods of thermal processing and rapid thermal processing |
-
2001
- 2001-01-05 US US09/754,354 patent/US6429135B1/en not_active Expired - Fee Related
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090026516A1 (en) * | 2007-07-24 | 2009-01-29 | Nanya Technology Corporation | Semiconductor memory device and fabrication method thereof |
US7638391B2 (en) * | 2007-07-24 | 2009-12-29 | Nanya Technology Corporation | Semiconductor memory device and fabrication method thereof |
Also Published As
Publication number | Publication date |
---|---|
US6429135B1 (en) | 2002-08-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6498062B2 (en) | DRAM access transistor | |
US7429509B2 (en) | Method for forming a semiconductor device | |
US20040124450A1 (en) | Integrated circuit device and method therefor | |
US6787419B2 (en) | Method of forming an embedded memory including forming three silicon or polysilicon layers | |
US6429135B1 (en) | Method of reducing stress between a nitride silicon spacer and a substrate | |
US6551874B2 (en) | Self-aligned STI process using nitride hard mask | |
US6329232B1 (en) | Method of manufacturing a semiconductor device | |
US6936879B2 (en) | Increased capacitance trench capacitor | |
US6265274B1 (en) | Method of a metal oxide semiconductor on a semiconductor wafer | |
US6306760B1 (en) | Method of forming a self-aligned contact hole on a semiconductor wafer | |
US11640979B2 (en) | Method of manufacturing semiconductor device | |
US5942450A (en) | Method of fabricating semiconductor device | |
US5936273A (en) | High-capacitance dynamic random access memory cell having a storage capacitor on a continuous irregular surface | |
US6251725B1 (en) | Method of fabricating a DRAM storage node on a semiconductor wafer | |
US7485558B2 (en) | Method of manufacturing semiconductor device | |
US6746913B2 (en) | Method of manufacturing semiconductor integrated circuit device comprising a memory cell and a capacitor | |
US20070218612A1 (en) | Method for fabricating a recessed-gate mos transistor device | |
US5851872A (en) | Method of fabricating dynamic random access memory | |
US20030036233A1 (en) | Method of forming a word line in an embedded dynamic random access memory | |
US20050255661A1 (en) | Semiconductor device and manufacturing method therefor | |
KR20000024755A (en) | Method for forming gate electrode of semiconductor device | |
US6483144B2 (en) | Semiconductor device having self-aligned contact and landing pad structure and method of forming same | |
KR20040007949A (en) | Method of manufacture semiconductor device | |
US6207497B1 (en) | Conformity of ultra-thin nitride deposition for DRAM capacitor | |
KR100604532B1 (en) | Method for fabricating of non-volatile memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHERN, HORNG-NAN;LIN, KUN-CHI;REEL/FRAME:011427/0651 Effective date: 20010103 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20060806 |