US20020048210A1 - Semiconductor memory device having hierarchical word line structure - Google Patents

Semiconductor memory device having hierarchical word line structure Download PDF

Info

Publication number
US20020048210A1
US20020048210A1 US09/981,981 US98198101A US2002048210A1 US 20020048210 A1 US20020048210 A1 US 20020048210A1 US 98198101 A US98198101 A US 98198101A US 2002048210 A1 US2002048210 A1 US 2002048210A1
Authority
US
United States
Prior art keywords
line pairs
column
bit line
column selection
response
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/981,981
Other versions
US6452862B1 (en
Inventor
Hiroshi Tomotani
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nuvoton Technology Corp Japan
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Assigned to MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. reassignment MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: TOMOTANI, HIROSHI
Publication of US20020048210A1 publication Critical patent/US20020048210A1/en
Application granted granted Critical
Publication of US6452862B1 publication Critical patent/US6452862B1/en
Assigned to PANASONIC CORPORATION reassignment PANASONIC CORPORATION CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.
Assigned to PANASONIC SEMICONDUCTOR SOLUTIONS CO., LTD. reassignment PANASONIC SEMICONDUCTOR SOLUTIONS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PANASONIC CORPORATION
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/10Decoders
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/41Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
    • G11C11/413Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
    • G11C11/417Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction for memory cells of the field-effect type
    • G11C11/418Address circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/12Group selection circuits, e.g. for memory block selection, chip selection, array selection
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/14Word line organisation; Word line lay-out

Definitions

  • the present invention generally relates to a semiconductor memory device. More particularly, the present invention relates to a semiconductor memory device having a hierarchical word line structure (main word lines and sub word lines).
  • FIG. 13 is a block diagram showing the structure of a conventional SRAM.
  • a memory cell array MA 100 is divided into a plurality of memory blocks BK 01 , BK 11 .
  • This SRAM has a hierarchical word line structure including main word lines MWL 100 , MWL 101 and sub word lines SWL 100 , SWL 110 , SWL 101 , SWL 111 .
  • Sub word drivers SWD 100 , SWD 101 are provided for the memory block BK 10
  • sub word drivers SWD 110 , SWD 111 are provided for the memory block BK 11 .
  • bit line pairs BL 100 to BL 103 , BL 110 to BL 113 in the respective memory blocks BK 10 , BK 11 are precharged to a prescribed potential.
  • a column decoder 121 selects a corresponding column in response to a column address signal.
  • a column selection circuit 122 connects a bit line pair BL 100 to BL 103 , BL 110 to BL 113 corresponding to the column selected by the column decoder 121 to an input/output (I/O) line pair IO.
  • a block selection circuit 123 activates a corresponding block selection signal BS 10 , BS 11 . Either the memory block BK 10 or BK 11 is thus selected.
  • a row decoder 124 selects a corresponding row in response to a row address signal.
  • a main word line driver 125 activates a main word line MWL 100 , MWL 101 corresponding to the row selected by the row decoder 124 .
  • a sub word driver SWD 100 , SWD 101 , SWD 110 , SWD 111 receives at its inputs the active block selection signal BS 10 , BS 11 and a voltage on the activated main word line MWL 100 , MWL 101 , and activates a corresponding sub word line SWL 100 , SWL 11 , SWL 110 , SWL 111 .
  • the data is then written to/read from a memory cell MC corresponding to both the sub word line SWL 100 , SWL 101 , SWL 110 , SWL 111 thus activated by the sub word driver SWD 100 , SWD 101 , SWD 110 , SWD 111 and the bit line pair BL 100 to BL 103 , BL 110 to BL 113 connected to the I/O line pair IO by the column selection circuit 122 .
  • the sub word drivers SWD 100 , SWD 101 , SWD 110 , SWD 111 are arranged within the memory cell array MA 100 , increasing the layout area of the memory cell array MA 100 .
  • the SRAM of FIG. 13 includes the sub word drivers (SWD 100 , SWD 101 ), (SWD 110 , SWD 111 ) for the memory blocks BK 10 , BK 11 .
  • the sub word drivers SWD 100 , SWD 101 , SWD 110 , SWD 111 are connected to the corresponding sub word drivers SWD 100 , SWD 101 , SWD 110 , SWD 111 .
  • the rate of the area to be occupied by the memory cells MC in the memory cell array MA 100 is therefore reduced.
  • a semiconductor memory device includes a memory cell array, a block selection circuit, a row decoder, a word driver and a column decoder.
  • the memory cell array includes a plurality of memory cells, a plurality of main word lines and a plurality of bit line pairs.
  • the plurality of memory cells are arranged in rows and columns.
  • the plurality of main word lines are arranged in the rows, that is, m main word lines are arranged per row (where m is an integer equal to or greater than two).
  • the plurality of bit line pairs are arranged in the columns.
  • the memory cell array is divided into a plurality of memory blocks in the column direction. Each of the plurality of memory blocks further includes a plurality of sub word lines.
  • the plurality of sub word lines are arranged in the rows. Each of the plurality of sub word lines is connected to one of the m main word lines arranged in the corresponding row.
  • the block selection circuit selects a corresponding one of the plurality of memory blocks in response to a column address signal.
  • the row decoder selects a corresponding row in response to a row address signal.
  • the word driver activates one of the m main word lines arranged in the row selected by the row decoder, which is connected to the sub word line included in the memory block selected by the block selection circuit.
  • the column decoder selects a corresponding column in response to the column address signal.
  • the row decoder selects a row according to the row address signal.
  • the block selection circuit selects one of the plurality of memory blocks according to the column address signal.
  • the word driver activates one of the m main word lines arranged in the row selected by the row decoder, which is connected to the sub word line included in the memory block selected by the block selection circuit. The sub word line connected to the activated main word line is thus activated.
  • the column decoder selects a column according to the column address signal. The data is thus written to/read from the memory cell specified by the activated sub word line and the column selected by the column decoder.
  • this semiconductor memory device includes a plurality of main word lines, i.e., m main word lines per row (where m is an integer equal to or greater than two), a plurality of sub word lines each connected to one of the m main word lines arranged in a corresponding row, and the word driver.
  • m main word lines per row where m is an integer equal to or greater than two
  • sub word lines each connected to one of the m main word lines arranged in a corresponding row
  • the semiconductor memory device further includes n first input/output (I/O) line pairs (where n is a positive integer) and a first column selection circuit.
  • the column decoder selects n columns from the memory block selected by the block selection circuit, in response to the column address signal.
  • the first column selection circuit connects bit line pairs corresponding to the n columns selected by the column decoder to the n first I/O line pairs.
  • n memory cells are specified by both one of the plurality of sub word lines included in the memory block selected by the block selection circuit, i.e., a sub word line connected to the main word line activated by the word driver, and bit line pairs corresponding to the n columns selected by the column decoder.
  • the column decoder further selects p first I/O line pairs from the n first I/O line pairs in response to the column address signal (where p is a positive integer).
  • the semiconductor memory device further includes p second I/O line pairs, and a second column selection circuit. The second column selection circuit connects the p first I/O line pairs selected by the column decoder to the p second I/O line pairs.
  • data is transmitted between p memory cells of the n memory cells and p second I/O line pairs.
  • the n memory cells are specified by both one of the plurality of sub word lines included in the memory block selected by the block selection circuit, i.e., a sub word line connected to the main word line activated by the word driver, and n bit line pairs selected by the column decoder.
  • the p memory cells correspond to the p first I/O line pairs selected by the second column selection circuit.
  • the semiconductor memory device further includes n first I/O line pairs (where n is a positive integer), and p second I/O line pairs (where p is a positive integer), a first column selection circuit, and a second column selection circuit.
  • the column decoder selects n bit line pairs in response to the column address signal.
  • the n bit line pairs include p bit line pairs included in the memory block selected by the block selection circuit.
  • the first column selection circuit connects the n bit line pairs selected by the column decoder to the n first I/O line pairs.
  • the second column selection circuit connects to the p second I/O line pairs p first I/O line pairs of the n first I/O line pairs, which are connected to the p bit line pairs included in the memory block selected by the block selection circuit.
  • data is transmitted between p memory cells and p second I/O line pairs.
  • the p memory cells are specified by both one of the plurality of sub word lines included in the memory block selected by the block selection circuit, i.e., a sub word line connected to the main word line activated by the word driver, and p bit line pairs of the n bit line pairs selected by the column decoder, i.e., p bit line pairs included in the memory block selected by the block selection circuit.
  • each of a plurality of sub word lines included in one of the plurality of memory blocks and each of a plurality of sub word lines included in a memory block adjacent to the memory block are connected to one of the m main word lines arranged in the corresponding row through a common line.
  • This semiconductor memory device allows for a simplified structure.
  • the semiconductor memory device further includes a precharge circuit.
  • the precharge circuit precharges a plurality of bit line pairs included in the memory block selected by the block selection circuit to a prescribed potential.
  • the precharge circuit conducts the precharge operation in the memory block selected by the block selection circuit, allowing for reduction in power consumption.
  • FIG. 1 is a block diagram showing the structure of an SRAM according to a first embodiment of the present invention
  • FIG. 2 is a circuit diagram showing the structure of a memory cell in FIG. 1;
  • FIG. 3 is a circuit diagram showing the structure of a precharge circuit in FIG. 1;
  • FIGS. 4 to 12 are block diagrams showing the structure of an SRAM according to second to tenth embodiments of the present invention.
  • FIG. 13 is a circuit diagram showing the overall structure of a conventional SRAM.
  • FIG. 1 is a block diagram showing the overall structure of an SRAM (Static Random Access Memory) according to the first embodiment of the present invention.
  • this SRAM includes a memory cell array MA, a row decoder 10 , a column decoder 11 , a block selection circuit 12 , precharge circuits 13 , 14 , AND gates WD 00 , WD 01 , WD 10 , WD 11 , 15 , 16 , column selection gates GOO to G 03 , G 10 to G 13 , input/output (I/O) line pairs IO 0 to IO 3 , sense amplifiers & write drivers SA 0 to SA 3 , and input/output (I/O) buffers IB 0 to IB 3 .
  • I/O input/output
  • the memory cell array MA includes memory cells MC 00 to MC 7 , MC 10 to MC 17 , main word lines MWL 00 , MWL 01 , MWL 10 , MWL 11 , and bit line pairs BL 00 to BL 03 , BL 10 to BL 13 .
  • the memory cells MC 0 to MC 07 , MC 10 to MC 17 are arranged in rows and columns.
  • the memory cells MC 00 to MC 03 , MC 10 to MC 13 are arranged in a first row.
  • the memory cells MC 04 to MC 07 , MC 14 to MC 17 are arranged in a second row.
  • the main word lines MWL 00 , MWL 01 , MWL 10 , MWL 11 are arranged in the rows. Two main word lines are herein arranged per row. More specifically, the main word lines MWL 00 , MWL 01 are arranged in the first row, and the main word lines MWL 10 , MWL 11 are arranged in the second row.
  • the bit line pairs BL 00 to BL 03 , BL 10 to BL 13 are arranged in the columns.
  • the memory cell array MA is divided into two memory blocks BK 0 , BK 1 in the column direction.
  • the memory block BK 0 includes the memory cells MC 00 to MC 07 and the bit line pairs BL 00 to BL 03 .
  • the memory block BK 0 further includes sub word lines SWL 01 , SWL 11 .
  • the sub word line SWL 01 is arranged in the first row, and is connected to the main word line MWL 01 .
  • the sub word line SWL 11 is arranged in the second row, and is connected to the main word line MWL 11 .
  • the memory block BK 1 includes the memory cells MC 10 to MC 17 and the bit line pairs BL 10 to BL 13 .
  • the memory block BK 1 further includes sub word lines SWL 00 , SWL 10 .
  • the sub word line SWL 10 is arranged in the first row, and is connected to the main word line MWL 00 .
  • the sub word line SWL 10 is arranged in the second row, and is connected to the main word line MWL 10 .
  • the main word lines MWL 00 , MWL 01 are arranged in the first row longitudinally across the memory blocks BK 0 , BK 1 .
  • the main word lines MWL 10 , MWL 11 are arranged in the second row longitudinally across the memory blocks BK 0 , BK 1 .
  • the row decoder 10 selects a corresponding row in response to a row address signal RAD.
  • the row decoder 10 outputs an active row selection signal R 10 in order to select the first row, and outputs an active row selection signal R 11 in order to select the second row.
  • the block selection circuit 12 selects a corresponding memory block BK 0 , BK 1 in response to a column address signal CAD.
  • the block selection circuit 12 outputs an active block selection signal BS 0 in order to select the memory block BK 0 , and outputs an active block selection signal BS 1 in order to select the memory block BK 1 .
  • the AND gate 15 outputs the AND operation result of a precharge signal PR and the block selection signal BS 1 as a precharge signal PR 1 .
  • the AND gate 16 outputs the AND operation result of the precharge signal PR and the block selection signal BS 0 as a precharge signal PR 0 .
  • the precharge circuit 13 precharges the bit line pairs BL 00 to BL 03 in the memory block BK 0 to a prescribed potential (half the power supply voltage) in response to the precharge signal PR 0 .
  • the precharge circuit 14 precharges the bit line pairs BL 10 to BL 13 in the memory block BK 1 to a prescribed potential (half the power supply voltage) in response to the precharge signal PR 1 .
  • the AND gate WD 00 outputs the AND operation result of the row selection signal R 10 and the block selection signal BS 1 to the main word line MWL 00 .
  • the AND gate WD 01 outputs the AND operation result of the row selection signal R 10 and the block selection signal BS 0 to the main word line MWL 01 .
  • the AND gate WD 10 outputs the AND operation result of the row selection signal R 11 and the block selection signal BS 1 to the main word line MWL 10 .
  • the AND gate WD 11 outputs the AND operation result of the row selection signal R 11 and the block selection signal BS 0 to the main word line MWL 11 .
  • the AND gates WD 00 , WD 01 , WD 10 , WD 11 form a word driver.
  • the column decoder 11 selects corresponding columns in response to the column address signal CAD. More specifically, in response to the column address signal CAD, the column decoder 11 selects four columns from the block BK 0 , BK 1 selected by the block selection circuit 12 . The column decoder 11 outputs an active column selection signal C 10 in order to select four columns in the memory block BK 0 (the bit line pairs BL 00 to BL 03 correspond to the four columns), and outputs an active column selection signal C 11 in order to select four columns in the memory block BK 1 (the bit line pairs BL 10 to BL 13 correspond to the four columns).
  • the column selection gates G 00 to G 03 are connected between the bit line pairs BL 00 to BL 03 and the I/O line pairs IO 0 to IO 3 , respectively.
  • the column selection gates G 00 to G 03 respectively connect/disconnect the bit line pairs BL 00 to BL 03 to/from the I/O line pairs IO 0 to IO 3 in response to the column selection signal C 10 .
  • the column selection gates G 10 to G 13 are connected between the bit line pairs BL 10 to BL 13 and the I/O line pairs IO 0 to IO 3 , respectively.
  • the column selection gates G 10 to G 13 respectively connect/disconnect the bit line pairs BL 10 to BL 13 to/from the I/O line pairs IO 0 to IO 3 in response to the column selection signal C 11 .
  • the column selection gates G 00 to G 03 , G 10 to G 13 form a first column selection circuit.
  • the I/O line pairs IO 0 to IO 3 each forms a first I/O line pair.
  • the sense amplifiers & write drivers SA 0 to SA 3 amplify the data in the memory cells MC 00 to MC 07 , MC 10 to MC 17 read onto the I/O line pairs IO 0 to IO 3 , respectively.
  • the sense amplifiers & write drivers SA 0 to SA 3 write the data from the I/O buffers IB 0 to IB 3 to the memory cells MC 00 to MC 07 , MC 10 to MC 17 through the I/O line pairs IO 0 to IO 3 and the bit line pairs BL 00 to BL 03 , BL 10 to BL 13 , respectively.
  • the I/O buffers IB 0 to IB 3 externally output the data amplified by the sense amplifiers & write drivers SA 0 to SA 3 , and transfer the external data to the sense amplifiers & write drivers SA 0 to SA 3 , respectively.
  • FIG. 2 is a circuit diagram showing the internal structure of each memory cell MC 00 to MC 07 , MC 10 to MC 17 in FIG. 1.
  • the memory cell MC includes load transistors (P-channel MOS transistors) TL 1 , TL 2 , drive transistors (N-channel MOS transistors) TD 1 , TD 2 , and access transistors (N-channel MOS transistors) TA 1 , TA 2 .
  • the load transistor TL 1 is connected between a power supply node VDD receiving the power supply voltage and a node N 1 .
  • the drive transistor TD 1 is connected between the node N 1 and a ground node GND.
  • the load transistor TL 1 and the drive transistor TD 1 have their respective gates connected to a node N 2 .
  • the load transistor TL 2 is connected between the power supply node VDD and the node N 2 .
  • the drive transistor TD 2 is connected between the node N 2 and the ground node GND.
  • the load transistor TL 2 and the drive transistor TD 2 have their respective gates connected to the node N 1 .
  • the access transistor TA 1 is connected between the node N 1 and one bit line of the bit line pair BL.
  • the access transistor TA 2 is connected to between the node N 2 and the other bit line of the bit line pair BL.
  • the access transistors TA 1 , TA 2 have their respective gates connected to the sub word line SWL.
  • the memory cell MC having such a structure holds 1-bit complementary data signals at the nodes N 1 , N 2 .
  • the access transistors TA 1 , TA 2 are turned ON in response to activation of the sub word line SWL.
  • the complementary data signals held at the nodes N 1 , N 2 are thus read onto the bit line pair BL.
  • the data is thus read from the memory cell MC.
  • complementary data signals to be written are applied to the bit line pair BL with the access transistors TA 1 , TA 2 being turned ON.
  • the voltage levels at the nodes N 1 , N 2 are thus replaced with the levels of the complementary data signals applied to the bit line pair BL.
  • the access transistors TA 1 , TA 2 are then turned OFF, so that the complementary data signals are held at the nodes N 1 , N 2 .
  • the data is thus written to the memory cell MC.
  • FIG. 3 is a circuit diagram showing the internal structure of the precharge circuit 13 in FIG. 1.
  • the precharge circuit 13 includes precharge transistors TP 01 to TP 03 , TP 11 to TP 13 , TP 21 to TP 23 , TP 31 to TP 33 .
  • the precharge transistors TP 01 , TP 11 , TP 21 , TP 31 are each connected between a node N 3 receiving half the power supply voltage (1 ⁇ 2 VDD) and one bit line of the corresponding bit line pair BL 00 , BL 01 , BL 02 , BL 03 .
  • the precharge transistors TP 02 , TP 12 , TP 22 , TP 32 are each connected between the node N 3 receiving half the power supply voltage (1 ⁇ 2 VDD) and the other bit line of the corresponding bit line pair BL 00 , BL 01 , BL 02 , BL 03 .
  • the precharge transistors TP 03 , TP 13 , TP 23 , TP 33 are each connected to one bit line and the other bit line of the corresponding bit line pair BL 00 , BL 01 , BL 02 , BL 03 .
  • the precharge transistors TP 0 to TP 03 , TP 11 to TP 13 , TP 21 to TP 23 , TP 31 to TP 33 are turned ON in response to activation of the precharge signal PR 0 .
  • the node N 3 is thus connected to the bit line pairs BL 00 to BL 03 .
  • the bit line pairs BL 00 to BL 03 have a potential level equal to half the power supply voltage (1 ⁇ 2 VDD).
  • the bit line pairs BL 00 to BL 03 are thus precharged.
  • the precharge circuit 14 has the same structure as that of the precharge circuit 13 .
  • the row decoder 10 In response to the row address signal RAD, the row decoder 10 outputs an active row selection signal R 01 and an inactive row selection signal R 11 .
  • the block selection circuit 12 In response to the column address signal CAD, the block selection circuit 12 outputs an active block selection signal BS 0 and an inactive block selection signal BS 1 .
  • the precharge signal PR is then activated for a prescribed period. In response to this, the precharge signal PR 0 is activated for a prescribed period. The precharge signal PR 1 remains inactive. In response to the active precharge signal PR 0 , the precharge transistors TP 01 to TP 03 , TP 11 to TP 13 , TP 21 to TP 23 , TP 31 to TP 33 (see FIG. 3) in the precharge circuit 13 are turned ON. The bit line pairs BL 00 to BL 03 in the memory block BK 0 are thus precharged. The precharge signal PR is inactivated after the prescribed period. In response to this, the precharge signal PR 0 is inactivated.
  • the precharge transistors TP 01 to TP 03 , TP 11 to TP 13 , TP 21 to TP 23 , TP 31 to TP 33 (see FIG. 3) in the precharge circuit 13 are turned OFF. The precharge operation is thus completed.
  • the AND gate WD 01 then activates the main word line MWL 01 in response to the active row selection signal R 10 and the active block selection signal BS 0 .
  • the sub word line SWL 01 connected thereto is also activated.
  • the AND gates WD 00 , WD 10 , WD 11 inactivate the main word lines MWL 00 , MWL 10 , MWL 11 , respectively.
  • the access transistors TA 1 , TA 2 (see FIG. 2) in the memory cells MC 00 to MC 03 are turned ON in response to activation of the sub word line SWL 01 .
  • the complementary data held at the nodes N 1 , N 2 (see FIG. 2) of the memory cells MC 00 to MC 03 are thus read onto the bit line pairs BL 00 to BL 03 .
  • the column decoder 11 In response to the column address signal CAD, the column decoder 11 outputs an active column selection signal C 10 and an inactive column selection signal C 11 .
  • the column selection gates G 00 to G 03 connect the bit line pairs BL 00 to BL 03 to the I/O line pairs IO 0 to IO 3 , respectively.
  • the data in the memory cells MC 00 to MC 03 read onto the bit line pairs BL 00 to BL 03 are thus transferred onto the I/O line pairs IO 0 to IO 3 , respectively.
  • the column selection gate G 10 to G 13 disconnects the bit line pairs BL 10 to BL 13 from the I/O line pairs IO 0 to IO 3 , respectively.
  • the data in the memory cells MC 00 to MC 03 transferred onto the I/O line pairs IO 0 to IO 3 are amplified by the sense amplifiers & write drivers SA 0 to SA 3 for transfer to the I/O buffers IB 0 to IB 3 , respectively.
  • the I/O buffers IB 0 to IB 3 externally output the data transferred from the sense amplifiers & write drivers SA 0 to SA 3 as read data D 0 to D 3 , respectively.
  • the data stored in the memory cells MC 00 to MC 03 are thus externally output as 4-bit data D 0 to D 3 .
  • the row decoder 10 In response to the row address signal RAD, the row decoder 10 outputs an active row selection signal R 11 an inactive row selection signal R 10 .
  • the block selection circuit 12 In response to the column address signal CAD, the block selection circuit 12 outputs an active block selection signal BS 1 and an inactive block selection signal BS 0 .
  • the precharge signal PR is then activated for a prescribed period.
  • the precharge signal PR 1 is activated for a prescribed period.
  • the precharge signal PR 0 remains inactive.
  • the precharge transistors in the precharge circuit 14 are turned ON.
  • the bit line pairs BL 10 to BL 13 in the memory block BK 1 are thus precharged.
  • the precharge signal PR is inactivated after the prescribed period.
  • the precharge signal PR 1 is inactivated.
  • the precharge transistors in the precharge circuit 14 are turned OFF. The precharge operation is thus completed.
  • the AND gate WD 10 then activates the main word line MWL 10 in response to the active row selection signal R 11 and the active block selection signal BS 1 .
  • the sub word line SWL 10 connected thereto is also activated.
  • the access transistors TA 1 , TA 2 (see FIG. 2) in the memory cells MC 14 to MC 17 are turned ON.
  • the AND gates WD 00 , WD 01 , WD 11 inactivate the main word lines MWL 00 , MWL 01 , MWL 11 , respectively.
  • the I/O buffers IB 0 to IB 3 receive the external write data D 0 to D 3 for transfer to the respective sense amplifiers & write buffers SA 0 to SA 3 .
  • the sense amplifiers & write buffers SA 0 to SA 3 amplify the write data D 0 to D 3 from the I/O buffers IB 0 to IB 3 for transfer onto the I/O line pairs IO 0 to IO 3 , respectively.
  • the column decoder 11 In response to the column address signal CAD, the column decoder 11 outputs an active column selection signal C 11 and an inactive column selection signal C 10 .
  • the column selection gates G 10 to G 13 connect the bit line pairs BL 10 to BLl 3 to the I/O line pairs IO 0 to IO 3 , respectively.
  • the write data D 0 to D 3 are thus transferred from the I/O line pairs IO 0 to IO 3 onto the bit line pair BL 10 to BL 13 , respectively.
  • the data held in the memory cells MC 14 to MC 17 are replaced with the write data D 0 to D 3 applied to the bit line pairs BL 10 to BL 13 , respectively.
  • the column selection gates GO 0 to GO 3 disconnect the bit line pairs BL 00 to BL 03 from the I/O line pairs IO 0 to 1 O 3 , respectively.
  • the SRAM of the first embodiment of the present invention includes two main word lines MWL 00 , MWL 01 , MWL 10 , MWL 11 per row, sub word lines SWL 01 , SWL 11 , SWL 00 , SWL 10 each connected to one of the two main word lines of the corresponding row, and AND gates WD 00 , WD 01 , WD 10 , WD 11 .
  • the precharge circuit 13 , 14 precharges only the bit line pairs in the memory block BK 0 , BK 1 selected by the block selection circuit 12 , allowing for reduction in power consumption.
  • main word lines are herein arranged per row, three or more main word lines may alternatively be arranged per row.
  • the memory cell array MA is herein divided into two memory blocks BK 0 , BK 1 , it may alternatively be divided into three or more memory blocks.
  • the present invention is also applicable to other semiconductor memory devices such as DRAM (Dynamic Random Access Memory) and ROM (Read Only Memory).
  • DRAM Dynamic Random Access Memory
  • ROM Read Only Memory
  • FIG. 4 is a block diagram showing the overall structure of the SRAM according to the second embodiment of the present invention.
  • This SRAM is different from that of FIG. 1 in that this SRAM includes only one I/O line pair.
  • this SRAM includes a column decoder 41 , an I/O line pair IO 40 , a sense amplifier & write driver SA 40 and an I/O buffer IB 40 instead of the column decoder 11 , the I/O line pairs IO 0 to IO 3 , the sense amplifiers & write drivers SA 0 to SA 3 and the I/O buffers IB 0 to IB 3 in the SRAM of FIG. 1.
  • the SRAM of the second embodiment has otherwise the same structure as that of the SRAM in FIG. 1.
  • the column decoder 41 selects one bit line pair from the memory block BK 0 , BK 1 selected by the block selection circuit 12 .
  • the column decoder 41 outputs an active column selection signal C 10 to C 13 in order to select a bit line pair BL 00 to BL 03 in the memory block BK 0 .
  • the column decoder 41 outputs an active column selection signal C 14 to C 17 in order to select a bit line pair BL 10 to BL 13 in the memory block BK 1 .
  • the column selection gates G 00 to G 03 are respectively connected between the bit line pairs BL 00 to BL 03 and the I/O line pair IO 40 .
  • the column selection gates G 00 to G 03 connect/disconnect the bit line pairs BL 00 to BL 03 to/from the I/O line pair IO 40 in response to column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 10 to G 13 are respectively connected between the bit line pairs BL 10 to BL 13 and the I/O line pair IO 40 .
  • the column selection gates G 10 to G 13 connect/disconnect the bit line pairs BL 10 to BL 13 to/from the I/O line pair IO 40 in response to column selection signal C 14 to C 17 , respectively.
  • the column selection gates G 00 to G 03 , G 10 to G 13 form a first column selection circuit.
  • the I/O line pair IO 40 forms a first I/O line pair.
  • the sense amplifier & write driver SA 40 amplifies the data in the memory cell MC 00 to MC 07 , MC 10 to MC 17 read onto the I/O line pair IO 40 .
  • the sense amplifier & write driver SA 40 writes the data from the I/O buffer IB 40 to the memory cell MC 00 to MC 07 , MC 10 to MC 17 through the I/O line pair IO 40 and the bit line pair BL 00 to BL 03 , BL 10 to BL 13 .
  • the I/O buffer IB 40 externally outputs the data amplified by the sense amplifier & write driver SA 40 , and transfers the external data to the sense amplifier & write driver SA 40 .
  • FIG. 5 is a block diagram showing the structure of the SRAM according to the third embodiment of the invention.
  • this SRAM includes an I/O line pair IO 41 , a sense amplifier & write driver SA 41 , and an I/O buffer IB 41 in addition to the elements of the SRAM in FIG. 4.
  • This SRAM selects two bit line pairs from the memory block BK 0 , BK 1 selected by the block selection circuit 12 , and connects one of the selected two bit line pairs to the I/O line pair IO 40 and connects the other to the I/O line pair IO 41 .
  • the sense amplifier & write driver SA 41 amplifies the data in the memory cell read onto the I/O line pair IO 41 through the bit line pair BL 04 to BL 07 , BL 14 to BL 17 .
  • the sense amplifier & write driver SA 41 also writes the data from the I/O buffer IB 41 to the memory cell through the I/O line pair IO 41 and the bit line pair BL 04 to BL 07 , BL 14 to BL 17 .
  • the I/O buffer IB 41 externally outputs the data amplified by the sense amplifier & write driver SA 41 , and transfers external data D 41 to the sense amplifier & write driver SA 41 .
  • the column decoder 51 selects two bit line pairs from the memory block BK 0 , BK 1 selected by the block selection circuit 12 .
  • the column decoder 51 outputs an active column selection signal C 10 to C 13 in order to select two bit line pairs (BL 00 , BL 04 ), (BL 01 , BL 05 ), (BL 02 , BL 06 ), (BL 03 , BL 07 ) in the memory block BK 0 .
  • the column decoder 51 outputs an active column selection signal C 14 to C 17 in order to select two bit line pairs (BL 10 , BL 14 ), (BL 11 , BL 15 ), (BL 12 , BL 16 ), (BL 13 , BL 17 ) in the memory block BK 1 .
  • the column selection gates G 00 to G 03 , G 10 to G 13 are respectively connected between the bit line pairs BL 00 to BL 03 , BL 10 to BL 13 and the I/O line pair IO 40 .
  • the column selection gates G 00 to G 03 , G 10 to G 13 connect/disconnect the bit line pairs BL 00 to BL 03 , BL 10 to BL 13 to/from the I/O line pair IO 40 in response to the column selection signals C 10 to C 13 , C 14 to C 17 , respectively.
  • the column selection gates G 04 to G 07 , G 14 to G 17 are respectively connected between the bit line pairs BL 04 to BL 07 , BL 14 to BL 17 and the I/O line pair 1 O 41 .
  • the column selection gates G 04 to G 07 , G 14 to G 17 connect/disconnect the bit line pairs BL 04 to BL 07 , BL 14 to BL 17 to/from the I/O line pair IO 41 in response to the column selection signals C 10 to C 13 , C 14 to C 17 , respectively.
  • the column selection gates G 00 to G 07 , G 10 to G 17 form a first column selection circuit.
  • the I/O line pairs IO 40 , IO 41 each forms a first I/O line pair.
  • FIG. 6 is a block diagram showing the structure of the SRAM according to the fourth embodiment of the invention.
  • the SRAM of FIG. 6 is different from that of FIG. 5 in that the memory cell array MA includes four memory blocks BK 0 to BK 3 .
  • Each of the memory blocks BK 0 to BK 3 includes eight (two rows by four columns) memory cells.
  • Sub word lines SWL 00 , SWL 10 , SWL 20 , SWL 30 are arranged in a first row in the respective memory blocks BK 0 to BK 3 .
  • Sub word lines SWL 01 , SWL 11 , SWL 21 , SWL 31 are arranged in a second row in the respective memory blocks BK 0 to BK 3 .
  • the sub word lines SWL 10 , SWL 20 included in the adjacent memory blocks BK 1 , BK 2 are connected to the main word line MWL 00 through a common line L 1 .
  • the sub word lines SWL 11 , SWL 21 included in the adjacent memory blocks BK 1 , BK 2 are connected to the main word line MWL 10 through a common line L 2 .
  • connecting the sub word lines (SWL 10 , SWL 20 ), (SWL 11 , SWL 21 ) included in the adjacent memory blocks BK 1 , BK 2 to the main word lines MWL 00 , MWL 10 through the common lines L 1 , L 2 , respectively, can simplify the structure.
  • the sub word lines SWL 00 , SWL 30 are connected to the main word line MWL 01
  • the sub word lines SWL 01 , SWL 31 are connected to the main word line MWL 11 .
  • the block selection circuit 12 selects two memory blocks simultaneously.
  • the block selection circuit 12 outputs an active block selection signal BS 0 in order to select two memory blocks BK 0 , BK 3 .
  • the block selection circuit 12 outputs an active block selection signal BS 1 in order to select two memory blocks BK 1 , BK 2 .
  • the column decoder 61 selects one bit line pair from each of the two memory blocks selected by the block selection circuit 12 . In other words, the column decoder 61 selects two bit line pairs in total.
  • the column decoder 61 outputs active an column selection signal C 10 to C 13 in order to select two bit line pairs (BL 00 , BL 30 ), (BL 01 , BL 31 ), (BL 02 , BL 32 ), (BL 03 , BL 33 ) from the memory blocks BK 0 , BK 3 .
  • the column decoder 61 outputs an active column selection signal C 14 to C 17 in order to select two bit line pairs (BL 10 , BL 20 ), (BL 11 , BL 21 ), (BL 12 , BL 22 ), (BL 13 , BL 23 ) from the memory blocks BK 1 , BK 2 .
  • Column selection gates G 00 to G 03 , G 10 to G 13 are respectively connected between the bit line pairs BL 00 to BL 03 , BL 10 to BL 13 and the I/O line pair IO 40 .
  • the column selection gates G 00 to G 03 , G 10 to G 13 connect/disconnect the bit line pairs BL 00 to BL 03 , BL 10 to BL 13 to/from the I/O line pair IO 40 in response to the column selection signals C 10 to C 13 , C 14 to C 17 , respectively.
  • Column selection gates G 20 to G 23 , G 30 to G 33 are respectively connected between the bit line pairs BL 20 to BL 23 , BL 30 to BL 33 and the I/O line pair IO 41 .
  • the column selection gates G 20 to G 23 , G 30 to G 33 connect/disconnect the bit line pairs BL 20 to BL 23 , BL 30 to BL 33 to/from the I/O line pair IO 41 in response to the column selection signals C 14 to C 17 , C 10 to C 13 , respectively.
  • the column selection gates G 00 to G 03 , G 10 to G 13 , G 20 to G 23 , G 30 to G 33 form a first column selection circuit.
  • the I/O line pairs IO 40 , IO 41 each forms a first I/O line pair.
  • FIG. 7 is a block diagram showing the structure of the SRAM according to the fifth embodiment of the present invention. This SRAM is different from that of FIG. 1 in that this SRAM includes two first I/O line pairs IO 70 , IO 72 and a single second I/O line pair IO 170 . Referring to FIG.
  • this SRAM includes a column decoder 71 , I/O line pairs IO 70 , IO 72 , IO 170 , sense amplifiers & write drivers SA 70 , SA 72 , column selection gates G 100 , G 110 and an I/O buffer IB 70 instead of the column decoder 11 , the I/O line pairs IO 0 to IO 3 , the sense amplifiers & write drivers SA 0 to SA 3 and the I/O buffers IB 0 to IB 3 in the SRAM of FIG. 1.
  • This SRAM has otherwise the same structure as that of the SRAM in FIG. 1.
  • the column decoder 71 selects one bit line pair from each of the memory blocks BK 0 , BK 1 in response to a column address signal CAD. In other words, the column decoder 71 selects two bit line pairs in total.
  • the column decoder 71 outputs an active column selection signal C 10 to C 13 in order to select two bit line pairs (BL 00 , BL 10 ), (BL 01 , BL 11 ), (BL 02 , BL 12 ), (BL 03 , BL 13 ) from the memory blocks BK 0 , BK 1 .
  • the column decoder 71 selects one of the I/O line pairs IO 70 , IO 72 that is connected to the bit line pair of the memory block BK 0 , BK 1 selected by the block selection circuit 12 .
  • the column decoder 71 outputs an active column selection signal C 20 in order to select the I/O line pair IO 70 , and outputs an active column selection signal C 21 in order to select the I/O line pair IO 72 .
  • the column selection gates G 00 to G 03 are respectively connected between the bit line pairs BL 00 to BL 03 and the I/O line pair IO 70 .
  • the column selection gates G 00 to G 03 connect/disconnect the bit line pairs BL 00 to BL 03 to/from the I/O line pair IO 70 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 10 to G 13 are respectively connected between the bit line pairs BL 10 to BL 13 and the I/O line pair IO 72 .
  • the column selection gates G 10 to G 13 connect/disconnect the bit line pairs BL 10 to BL 13 to/from the I/O line pair IO 72 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gate G 100 is connected between the I/O line pairs IO 70 and IO 170 .
  • the column selection gate G 100 connects/disconnects the I/O line pair IO 70 to/from the I/O line pair IO 170 in response to the column selection signal C 20 .
  • the column selection gate G 110 is connected between the I/O line pairs IO 72 and IO 170 .
  • the column selection gate G 110 connects/disconnects the I/O line pair IO 72 to/from the I/O line pair IO 170 in response to the column selection signal C 21 .
  • the column selection gates G 00 to G 03 , G 10 to G 13 form a first column selection circuit.
  • the column selection gates G 100 , G 110 form a second column selection circuit.
  • the I/O line pairs IO 70 , IO 72 each forms a first I/O line pair.
  • the I/O line pair IO 170 forms a second I/O line pair.
  • the sense amplifier & write driver SA 70 , SA 72 is respectively activated in response to the column selection signal C 20 , C 21 , and amplifies the data in the memory cell read onto the I/O line pair IO 70 , IO 72 .
  • the sense amplifier & write driver SA 70 , SA 72 is respectively activated in response to the column selection signal C 20 , C 21 , and writes the data from the I/O buffer IB 70 to the memory cell through the I/O line pair IO 70 , IO 72 and the bit line pair BL 00 to BL 03 , BL 10 to BL 13 .
  • the I/O buffer IB 70 externally outputs the data transferred from the I/O line pair IO 70 , IO 72 onto the I/O line pair IO 170 , and transfers the external data onto the I/O line pair IO 170 .
  • FIG. 8 is a block diagram showing the structure of the SRAM according to the sixth embodiment of the present invention.
  • this SRAM further includes I/O line pairs IO 71 , IO 73 , IO 171 , sense amplifiers & write drivers SA 71 , SA 73 , and an input buffer IB 71 in addition to the elements of the SRAM in FIG. 7.
  • This SRAM selects two bit line pairs from each of the memory blocks BK 0 , BK 1 . In other words, this SRAM selects four bit line pairs in total. Of the selected four bit line pairs, one of the two bit line pairs in the memory block selected by the block selection circuit 12 is connected to the I/O line pair IO 170 , and the other is connected to the I/O line pair IO 171 .
  • the column decoder 81 selects two bit line pairs from each of the memory blocks BK 0 , BK 1 in response to a column address signal CAD. In other words, the column decoder 81 selects four bit line pairs in total.
  • the column decoder 81 outputs an active column selection signal C 10 to C 13 in order to select four bit line pairs (BL 00 , BL 04 , BL 10 , BL 14 ), (BL 01 , BL 05 , BL 11 , BL 15 ), (BL 02 , BL 06 , BL 12 , BL 16 ), (BL 03 , BL 07 , BL 13 , BL 17 ) from the memory blocks BK 0 , BK 1 .
  • the column decoder 81 selects two of the I/O line pairs IO 70 to IO 73 that are respectively connected to the bit line pairs in the memory block BK 0 , BK 1 selected by the block selection circuit 12 .
  • the column decoder 81 outputs an active column selection signal C 20 in order to select the I/O line pairs IO 70 , IO 71 , and outputs an active column selection signal C 21 in order to select the I/O line pairs IO 72 , IO 73 .
  • the column selection gates G 00 to G 03 , G 04 to G 07 are respectively connected between the bit line pairs BL 00 to BL 03 , BL 04 to BL 07 and the I/O line pairs IO 70 , IO 71 .
  • the column selection gates G 00 to G 03 , G 04 to G 07 connect/disconnect the bit line pairs BL 00 to BL 03 , BL 04 to BL 07 to/from the I/O line pairs IO 70 , IO 71 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 10 to G 13 , G 14 to G 17 are respectively connected between the bit line pairs BL 10 to BL 13 , BL 14 to BL 17 and the I/O line pairs IO 72 , IO 73 .
  • the column selection gates G 10 to G 13 , G 14 to G 17 connect/disconnect the bit line pairs BL 10 to BL 13 , BL 14 to BL 17 to/from the I/O line pairs 1 O 72 , IO 73 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 100 , G 101 are respectively connected between the I/O line pairs IO 70 , IO 71 and the I/O line pairs IO 170 , IO 171 .
  • the column selection gate G 100 , G 101 connect/disconnect the I/O line pairs IO 70 , IO 71 to/from the I/O line pairs IO 170 , IO 171 in response to the column selection signal C 20 , respectively.
  • the column selection gates G 110 , G 111 are respectively connected between the I/O line pairs IO 72 , IO 73 and the I/O line pairs IO 170 , IO 171 .
  • the column selection gates G 110 , G 111 connect/disconnect the I/O line pairs IO 72 , IO 73 to/from the I/O line pairs IO 170 , IO 171 in response to the column selection signal C 21 , respectively.
  • the column selection gates G 00 to G 07 , G 10 to G 17 form a first column selection circuit.
  • the column selection gates G 100 , G 101 , G 110 , G 111 form a second column selection circuit.
  • the I/O line pairs IO 70 to IO 73 each forms a first I/O line pair.
  • the I/O line pairs IO 170 , IO 171 each forms a second I/O line pair.
  • the sense amplifier & write driver SA 70 , SA 71 is activated in response to the column selection signal C 20 , and amplifies the data in the memory cell read onto the I/O line pair IO 70 , IO 71 , respectively.
  • the sense amplifier & write driver SA 70 , SA 71 is activated in response to the column selection signal C 20 , and writes the data from the I/O buffer IB 70 , IB 71 to the memory cell through the I/O line pair IO 70 , IO 71 and the bit line pair BL 00 to BL 03 , BL 04 to BL 07 , respectively.
  • the sense amplifier & write driver SA 72 , SA 73 is activated in response to the column selection signal C 21 , and amplifies the data in the memory cell read onto the I/O line pair IO 72 , IO 73 , respectively.
  • the sense amplifier & write driver SA 72 , SA 73 is activated in response to the column selection signal C 21 , and writes the data from the I/O buffer IB 70 , IB 71 to the memory cell through the I/O line pair IO 72 , IO 73 and the bit line pair BL 10 to BL 13 , BL 14 to BL 17 , respectively.
  • the I/O buffer IB 70 , IB 71 externally outputs the data transferred from the I/O line pairs (IO 70 , IO 72 ), (IO 71 , IO 73 ) onto the I/O line pair IO 170 , IO 171 , and transfers the external data to the I/O line pair IO 170 , IO 171 , respectively.
  • FIG. 9 is a block diagram showing the structure of the SRAM according to the seventh embodiment of the present invention.
  • the SRAM of FIG. 9 is different from that of FIG. 8 in that the memory cell array MA includes four memory blocks BK 0 to BK 3 .
  • the memory cell array MA has the same structure as that shown in FIG. 6.
  • the column decoder 91 selects one bit line pair from each of the memory blocks BK 0 to BK 3 in response to a column address signal CAD. In other words, the column decoder 91 selects four bit line pairs in total.
  • the column decoder 91 outputs an active column selection signal C 10 to C 13 in order to select four bit line pairs (BL 00 , BL 10 , BL 20 , BL 30 ), (BL 01 , BL 11 , BL 21 , BL 31 ), (BL 02 , BL 12 , BL 22 , BL 32 ), (BL 03 , BL 13 , BL 23 , BL 33 ).
  • the column decoder 91 selects two of the I/O line pairs IO 70 to IO 73 that are respectively connected to the bit line pairs in the memory blocks selected by the block selection circuit 12 .
  • the column decoder 91 outputs an active column selection signal C 20 in order to select the I/O line pairs IO 70 , IO 73 , and outputs an active column selection signal C 21 in order to select the I/O line pairs IO 71 , IO 72 .
  • the column selection gates G 00 to G 03 , G 10 to G 13 are respectively connected between the bit line pairs BL 00 to BL 03 , BL 1 O to BL 13 and the I/O line pairs IO 70 , IO 71 .
  • the column selection gates G 00 to G 03 , G 10 to G 13 connect/disconnect the bit line pairs BL 00 to BL 03 , BL 10 to BL 13 to/from the I/O line pairs IO 70 , IO 71 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 20 to G 23 , G 30 to G 33 are respectively connected between the bit line pairs BL 20 to BL 23 , BL 30 to BL 33 and the I/O line pairs IO 72 , IO 73 .
  • the column selection gates G 20 to G 23 , G 30 to G 33 connect/disconnect the bit line pairs BL 20 to BL 23 , BL 30 to BL 33 to/from the I/O line pairs IO 72 , IO 73 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 100 , G 130 are respectively connected between the I/O line pairs IO 70 , IO 73 and the I/O line pairs IO 170 , IO 171 .
  • the column selection gates G 100 , G 130 connect/disconnect the I/O line pairs IO 70 , IO 73 to/from the I/O line pairs IO 170 , IO 171 in response to the column selection signal C 20 .
  • the column selection gates G 110 , G 120 are respectively connected between the I/O line pairs IO 71 , IO 72 and the I/O line pairs IO 170 , IO 171 .
  • the column selection gates G 110 , G 120 connect/disconnect the I/O line pairs IO 71 , IO 72 to/from the I/O line pairs IO 170 , IO 171 in response to the column selection signal C 21 , respectively.
  • the column selection gates G 00 to G 03 , G 10 to G 13 , G 20 to G 23 , G 30 to G 33 form a first column selection circuit.
  • the column selection gates G 100 , G 110 , G 120 , G 130 form a second column selection circuit.
  • the I/O line pairs IO 70 to IO 73 each forms a first I/O line pair.
  • the I/O line pairs IO 170 , IO 171 each forms a second I/O line pair.
  • the sense amplifier & write driver SA 70 , SA 73 is activated in response to the column selection signal C 20 , and amplifies the data in the memory cell read onto the I/O line pair IO 70 , IO 73 , respectively.
  • the sense amplifier & write driver SA 70 , SA 73 is activated in response to the column selection signal C 20 , and writes the data from the I/O buffer IB 70 , IB 71 to the memory cell through the I/O line pair IO 70 , IO 73 and the bit line pair BL 00 to BL 03 , BL 30 to BL 33 , respectively
  • the sense amplifier & write driver SA 71 , SA 72 is activated in response to the column selection signal C 21 , and amplifies the data in the memory cell read onto the I/O line pair IO 71 , IO 72 , respectively.
  • the sense amplifier & write driver SA 71 , SA 72 is activated in response to the column selection signal C 21 , and writes the data from the I/O buffer IB 70 , IB 71 to the memory cell through the I/O line pair IO 71 , IO 72 and the bit line pair BL 10 to BL 13 , BL 20 to BL 23 .
  • the I/O buffer IB 70 , IB 71 externally outputs the data transferred from the I/O line pair (IO 70 , IO 71 ), (IO 72 , IO 73 ) onto the I/O line pair IO 170 , IO 171 , and transfers the external data to the I/O line pair IO 170 , IO 171 , respectively.
  • FIG. 10 is a block diagram showing the structure of the SRAM according to the eighth embodiment of the present invention. This SRAM is different from that of FIG. 1 in that this SRAM includes two first I/O line pairs IO 1 O, IO 12 and a single second I/O line pair IO 100 . Referring to FIG.
  • this SRAM includes a column decoder 101 , I/O line pairs IO 1 O, IO 12 , IO 100 , sense amplifiers & write drivers SA 10 , SA 12 , column selection gates G 1 OO, G 110 , and an I/O buffer IB 10 instead of the column decoder 11 , the I/O line pairs IO 0 to IO 3 , the sense amplifiers & write drivers SA 0 to SA 3 and the I/O buffers IB 0 to IB 3 in the SRAM of FIG. 1.
  • This SRAM has otherwise the same structure as that of the SRAM in FIG. 1.
  • the column decoder 101 selects two bit line pairs from the memory block BK 0 , BK 1 selected by the block selection signal 12 .
  • the column decoder 101 outputs an active column selection signal C 10 to C 13 in order to select the bit line pairs (BL 00 , BL 02 ), (BL 01 , BL 03 ), (BL 10 , BL 12 ), (BL 11 , BL 13 ).
  • the column decoder 101 selects one of the I/O line pairs IO 10 to IO 12 that is connected to the bit line pair in the memory block BK 0 , BK 1 selected by the block selection circuit 12 .
  • the column decoder 101 outputs an active column selection signal C 20 in order to select the I/O line pair IO 10 , and outputs an active column selection signal C 21 in order to select the I/O line pair IO 12 .
  • the column selection gates G 00 , G 01 , G 10 , G 11 are respectively connected between the bit line pairs BL 00 , BLO 1 , BL 10 , BL 11 and the I/O line pair IO 10 .
  • the column selection gates G 00 , G 01 , G 10 , G 11 connect/disconnect the bit line pairs BL 00 , BL 01 , BL 10 , BL 11 to/from the I/O line pair IO 10 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 02 , G 03 , G 12 , G 13 are respectively connected between the bit line pairs BL 02 , BL 03 , BL 12 , BL 13 and the I/O line pair IO 12 .
  • the column selection gates G 02 , G 03 , G 12 , G 13 connect/disconnect the bit line pairs BL 02 , BL 03 , BL 12 , BL 13 to/from the I/O line pair IO 12 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gate G 100 is connected between the I/O line pairs IO 10 and IO 100 .
  • the column selection gate G 100 connects/disconnects the I/O line pair IO 10 to/from the I/O line pair IO 100 in response to the column selection signal C 20 .
  • the column selection gate G 110 is connected between the I/O line pairs IO 12 and IO 100 .
  • the column selection gate G 110 connects/disconnects the I/O line pairs IO 12 to/from the I/O line pair IO 100 in response to the column selection signal C 21 .
  • the column selection gates G 00 to G 03 , G 10 to G 13 form a first column selection circuit.
  • the column selection gates G 100 , G 110 form a second column selection circuit.
  • the I/O line pairs IO 10 , IO 12 each forms a first I/O line pair.
  • the I/O line pair IO 100 forms a second I/O line pair.
  • the sense amplifier & write driver SA 1 , SA 12 is activated in response to the column selection signal C 20 , C 21 , and amplifies the data in the memory cell read onto the I/O line pair IO 10 , IO 12 , respectively.
  • the sense amplifier & write driver SA 10 , SA 12 is activated in response to the column selection signal C 20 , C 21 , and writes the data from the I/O buffer IB 10 to the memory cell through the I/O line pair IO 10 , IO 12 and the bit line pair (BL 00 , BL 01 , BL 10 , BL 11 ), (BL 02 , BL 03 , BL 12 , BL 13 ), respectively.
  • the I/O buffer IB 10 externally outputs the data transferred from the I/O line pair IO 10 , IO 12 onto the I/O line pair IO 100 , and transfers the external data onto the I/O line pair IO 100 .
  • FIG. 11 is a block diagram showing the structure of the SRAM according to the ninth embodiment of the present invention.
  • this SRAM further includes I/O line pairs IO 11 , IO 13 , IO 101 , sense amplifiers & write drivers SA 11 , SA 13 and an I/O buffer IB 11 in addition to the elements of the SRAM in FIG. 10.
  • This SRAM selects four bit line pairs from the memory block BK 0 , BK 1 selected by the block selection circuit 12 . Two of the selected four bit line pairs are connected to the I/O line pairs IO 100 , IO 101 , respectively.
  • the column decoder 111 selects four bit line pairs from the memory block BK 0 , BK 1 selected by the block selection circuit 12 .
  • the column decoder 111 outputs an active column selection signal C 10 to C 13 in order to select four bit line pairs (BL 00 , BL 02 , BL 04 , BL 06 ), (BL 01 , BL 03 , BL 05 , BL 07 ), (BL 10 , BL 12 , BL 14 , BL 16 ), (BL 11 , BL 13 , BL 15 , BL 17 ).
  • the column decoder 111 selects two of the I/O line pairs IO 10 to IO 13 .
  • the column decoder 111 outputs an active column selection signal C 20 in order to select the I/O line pairs IO 10 , IO 11 , and outputs an active column selection signal C 21 in order to select the I/O line pairs IO 12 , IO 13 .
  • the column selection gates G 00 , G 01 , G 10 , G 11 are respectively connected between the bit line pairs BL 00 , BL 01 , BL 10 , BL 11 and the I/O line pair IO 10 .
  • the column selection gates G 00 , G 01 , G 10 , G 11 connect/disconnect the bit line pairs BL 00 , BL 01 , BL 10 , BL 11 to/from the I/O line pair IO 10 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 02 , G 03 , G 12 , G 13 are respectively connected between the bit line pairs BL 02 , BL 03 , BL 12 , BL 13 and the I/O line pair IO 12 .
  • the column selection gates G 02 , G 03 , G 12 , G 13 connect/disconnect the bit line pairs BL 02 , BL 03 , BL 12 , BL 13 to/from the I/O line pair IO 12 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 04 , G 05 , G 14 , G 15 are respectively connected between the bit line pairs BL 04 , BL 05 , BL 14 , BL 15 and the I/O line pair IO 11 .
  • the column selection gate G 04 , G 05 , G 14 , G 15 connect/disconnect the bit line pairs BL 04 , BL 05 , BL 14 , BL 15 to/from the I/O line pair IO 11 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 06 , G 07 , G 16 , G 17 are respectively connected between the bit line pairs BL 06 , BL 07 , BL 16 , BL 17 and the I/O line pair IO 13 .
  • the column selection gates G 06 , G 07 , G 16 , G 17 connect/disconnect the bit line pairs BL 06 , BL 07 , BL 16 , BL 17 to/from the I/O line pair IO 13 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 100 , G 101 are respectively connected between the I/O line pairs IO 10 , IO 11 and the I/O line pairs IO 100 , IO 101 .
  • the column selection gates G 100 , G 101 connect/disconnect the I/O line pairs IO 10 , IO 11 to/from the I/O line pairs IO 100 , IO 101 in response to the column selection signal C 20 , respectively.
  • the column selection gates G 110 , G 111 are respectively connected between the I/O line pairs IO 12 , IO 13 and the I/O line pairs IO 100 , IO 101 .
  • the column selection gates G 110 , G 111 connect/disconnect the I/O line pairs IO 12 , IO 13 to/from the I/O line pairs IO 100 , IO 101 in response to the column selection signal C 21 , respectively.
  • the column selection gates G 00 to G 07 , G 10 to G 17 form a first column selection circuit.
  • the column selection gates G 100 , G 101 , G 110 , G 111 form a second column selection circuit.
  • the I/O line pairs IO 10 to IO 13 each forms a first I/O line pair.
  • the I/O line pairs IO 100 , IO 101 each forms a second I/O line pair.
  • the sense amplifier & write driver SA 10 , SA 12 is activated in response to the column selection signal C 20 , C 21 , and amplifies the data in the memory cell read onto the I/O line pair IO 10 , IO 12 , respectively.
  • the sense amplifier & write driver SA 10 , SA 12 is activated in response to the column selection signal C 20 , C 21 , and writes the data from the I/O buffer IB 10 to the memory cell through the I/O line pair IO 10 , IO 12 and the bit line pair (BL 00 , BL 01 , BL 10 , BL 11 ), (BL 02 , BL 03 , BL 12 , BL 13 ), respectively.
  • the sense amplifier & write driver SA 11 , SA 13 is activated in response to the column selection signal C 20 , C 21 , and amplifies the data in the memory cell read onto the I/O line pair IO 11 , IO 13 , respectively.
  • the sense amplifier & write driver SA 11 , SA 13 is activated in response to the column selection signal C 20 , C 21 , and writes the data from the I/O buffer IB 11 to the memory cell through the I/O line pair IO 11 , IO 13 and the bit line pair (BL 04 , BL 05 , BL 14 , BL 15 ), (BL 06 , BL 07 , BL 16 , BL 17 ).
  • the I/O buffer IB 10 externally outputs the data transferred from the I/O line pair IO 10 , IO 12 onto the I/O line pair IO 100 , and transfers the external data onto the I/O line pair IO 100 .
  • the I/O buffer IB 11 externally outputs the data transferred from the I/O line pair IO 11 , IO 13 onto the I/O line pair IO 101 , and transfers the external data onto the I/O line pair IO 101 .
  • FIG. 12 is a block diagram showing the structure of the SRAM according to the tenth embodiment of the present invention.
  • the SRAM of FIG. 12 is different from that of FIG. 11 in that the memory cell array MA includes four memory blocks BK 0 to BK 3 .
  • the memory cell array MA has the same structure as that shown in FIG. 6.
  • the column decoder 121 selects two bit line pairs from each of the two memory blocks selected by the block selection circuit 12 . In other words, the column decoder 121 selects four bit line pairs in total.
  • the column decoder 121 outputs an active column selection signal C 10 to C 13 in order to select four bit line pairs (BL 00 , BL 02 , BL 30 , BL 32 ), (BL 01 , BL 03 , BL 31 , BL 33 ), (BL 10 , BL 12 , BL 20 , BL 22 ), (BL 11 , BL 13 , BL 21 , BL 23 ).
  • the column decoder 121 selects two of the I/O line pairs IO 10 to IO 13 , which are respectively connected to the bit line pairs in the memory blocks selected by the block selection circuit 12 .
  • the column decoder 121 outputs an active column selection signal C 20 in order to select the I/O line pairs IO 10 , IO 13 , and outputs an active column selection signal C 21 in order to select the I/O line pairs IO 11 , IO 12 .
  • the column selection gates G 00 , G 0 , G 10 , G 11 are respectively connected between the bit line pairs BL 00 , BL 01 , BL 10 , BL 11 and the I/O line pair IO 10 .
  • the column selection gates G 00 , G 01 , G 10 , G 11 connect/disconnect the bit line pairs BL 00 , BL 01 , BL 10 , BL 11 to/from the I/O line pair IO 01 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 02 , G 03 , G 12 , G 13 are respectively connected between the bit line pairs BL 02 , BL 03 , BL 12 , BL 13 and the I/O line pair IO 11 .
  • the column selection gates G 02 , G 03 , G 12 , G 13 connect/disconnect the bit line pairs BL 02 , BL 03 , BL 12 , BL 13 to/from the I/O line pair IO 11 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 30 , G 31 , G 20 , G 21 are respectively connected between the bit line pairs BL 30 , BL 31 , BL 20 , BL 21 and the I/O line pair IO 12 .
  • the column selection gates G 30 , G 31 , G 20 , G 21 connect/disconnect the bit line pairs BL 30 , BL 31 , BL 20 , BL 21 to/from the I/O line pair IO 12 in response to the column selection signals C 10 to C 13 , respectively.
  • the column selection gates G 32 , G 33 , G 22 , G 23 are respectively connected between the bit line pairs BL 32 , BL 33 , BL 22 , BL 23 and the I/O line pair IO 13 .
  • the column selection gates G 32 , G 33 , G 22 , G 23 connect/disconnect the bit line pairs BL 32 , BL 33 , BL 22 , BL 23 to/from the I/O line pair IO 13 in response to the column selection signals C 10 to C 13 .
  • the column selection gates G 100 , G 130 are respectively connected between the I/O line pairs IO 10 , IO 13 and the I/O line pairs IO 100 , IO 101 .
  • the column selection gates G 100 , G 130 connect/disconnect the I/O line pairs IO 10 , 1 O 13 to/from the I/O line pairs IO 100 , IO 101 in response to the column selection signal C 20 , respectively.
  • the column selection gates G 110 , G 120 are respectively connected between the I/O line pairs IO 11 , IO 12 and the I/O line pairs IO 100 , IO 101 .
  • the column selection gates G 110 , G 120 connect/disconnect the I/O line pairs IO 11 , IO 12 to/from the I/O line pairs IO 100 , IO 101 in response to the column selection signal C 21 .
  • the column selection gates G 00 to G 03 , G 10 to G 13 , G 20 to G 23 , G 30 to G 33 form a first column selection circuit.
  • the column selection gates G 100 , G 110 , G 120 , G 130 form a second column selection circuit.
  • the I/O line pairs IO 10 to IO 13 each forms a first I/O line pair.
  • the I/O line pairs IO 100 , IO 101 each forms a second I/O line pair.
  • the sense amplifier & write driver SA 10 , SA 11 is activated in response to the column selection signal C 20 , C 21 , and amplifies the data in the memory cell read onto the I/O line pair IO 10 , IO 11 , respectively.
  • the sense amplifier & write driver SA 10 , SA 11 is activated in response to the column selection signal C 20 , C 21 , and writes the data from the I/O buffer IB 10 to the memory cell through the I/O line pair IO 10 , IO 11 and the bit line pair (BL 00 , BL 01 , BL 10 , BL 11 ), (BL 02 , BL 03 , BL 12 , BL 13 ), respectively.
  • the sense amplifier & write driver SA 12 , SA 13 is activated in response to the column selection signal C 20 , C 21 , and amplifies the data in the memory cell read onto the I/O line pair IO 12 , IO 13 , respectively.
  • the sense amplifier & write driver SA 12 , SA 13 is activated in response to the column selection signal C 20 , C 21 , and writes the data from the I/O buffer IB 11 to the memory cell through the I/O line pair IO 12 , IO 13 and the bit line pair (BL 20 , BL 21 , BL 30 , BL 31 ), (BL 22 , BL 23 , BL 32 , BL 33 ), respectively.
  • the I/O buffer IB 10 externally outputs the data transferred from the I/O line pair IO 10 , IO 11 onto the I/O line pair IO 100 , and transfers the external data onto the I/O line pair IO 100 .
  • the I/O buffer IB 11 externally outputs the data transferred from the I/O line pair IO 12 , IO 13 onto the I/O line pair IO 101 , and transfers the external data onto the I/O line pair IO 101 .

Abstract

The semiconductor memory device includes a memory cell array, a block selection circuit, a row decoder, a word driver, and a column decoder. The memory cell array includes a plurality of memory cells, a plurality of main word lines and a plurality of bit line pairs. The plurality of main word lines are provided corresponding to the rows, that is, m main word lines are provided per row (where m is an integer equal to or greater than two). The plurality of bit line pairs are provided corresponding to the columns. The memory cell array is divided into a plurality of memory blocks in the column direction. Each of the plurality of memory blocks further includes a plurality of sub word lines. The plurality of sub word lines are provided corresponding to the rows. Each of the plurality of sub word lines is connected to one of the m main word lines of the corresponding row.

Description

    BACKGROUND OF THE INVENTION
  • The present invention generally relates to a semiconductor memory device. More particularly, the present invention relates to a semiconductor memory device having a hierarchical word line structure (main word lines and sub word lines). [0001]
  • Recently, improved integration and reduced power consumption have been increasingly implemented in the LSIs (Large Scale Integrated Circuits) including those for portable equipments. The data read/write operations with reduced power consumption have been demanded particularly in the semiconductor memory devices such as SRAM (Static Random Access Memory). [0002]
  • FIG. 13 is a block diagram showing the structure of a conventional SRAM. In the SRAM of FIG. 13, a memory cell array MA[0003] 100 is divided into a plurality of memory blocks BK01, BK11. This SRAM has a hierarchical word line structure including main word lines MWL100, MWL101 and sub word lines SWL100, SWL110, SWL101, SWL111. Sub word drivers SWD100, SWD101 are provided for the memory block BK10, and sub word drivers SWD110, SWD111 are provided for the memory block BK11.
  • Hereinafter, operation of the SRAM of FIG. 13 will be described. [0004]
  • First, bit line pairs BL[0005] 100 to BL103, BL110 to BL113 in the respective memory blocks BK10, BK11 are precharged to a prescribed potential.
  • Then, a [0006] column decoder 121 selects a corresponding column in response to a column address signal. A column selection circuit 122 connects a bit line pair BL100 to BL103, BL110 to BL113 corresponding to the column selected by the column decoder 121 to an input/output (I/O) line pair IO. In response to the column address signal, a block selection circuit 123 activates a corresponding block selection signal BS10, BS11. Either the memory block BK10 or BK11 is thus selected.
  • A [0007] row decoder 124 selects a corresponding row in response to a row address signal. A main word line driver 125 activates a main word line MWL100, MWL101 corresponding to the row selected by the row decoder 124.
  • A sub word driver SWD[0008] 100, SWD101, SWD110, SWD111 receives at its inputs the active block selection signal BS10, BS11 and a voltage on the activated main word line MWL100, MWL101, and activates a corresponding sub word line SWL100, SWL11, SWL110, SWL111.
  • The data is then written to/read from a memory cell MC corresponding to both the sub word line SWL[0009] 100, SWL101, SWL110, SWL111 thus activated by the sub word driver SWD100, SWD101, SWD110, SWD111 and the bit line pair BL100 to BL103, BL110 to BL113 connected to the I/O line pair IO by the column selection circuit 122.
  • In the SRAM of FIG. 13, the sub word drivers SWD[0010] 100, SWD101, SWD110, SWD111 are arranged within the memory cell array MA100, increasing the layout area of the memory cell array MA100.
  • Moreover, the SRAM of FIG. 13 includes the sub word drivers (SWD[0011] 100, SWD101), (SWD110, SWD111) for the memory blocks BK10, BK11. When each memory block BK10, BK11 has a small number of columns, a small number of memory cells MC are connected to the corresponding sub word drivers SWD100, SWD101, SWD110, SWD111. The rate of the area to be occupied by the memory cells MC in the memory cell array MA100 is therefore reduced.
  • SUMMARY OF THE INVENTION
  • It is an object of the present invention to provide a semiconductor memory device capable of reducing the layout area of a memory cell array. [0012]
  • It is another object of the present invention to provide a semiconductor memory device capable of increasing the rate of the area to be occupied by the memory cells in the memory cell array. [0013]
  • A semiconductor memory device according to the present invention includes a memory cell array, a block selection circuit, a row decoder, a word driver and a column decoder. [0014]
  • The memory cell array includes a plurality of memory cells, a plurality of main word lines and a plurality of bit line pairs. The plurality of memory cells are arranged in rows and columns. The plurality of main word lines are arranged in the rows, that is, m main word lines are arranged per row (where m is an integer equal to or greater than two). The plurality of bit line pairs are arranged in the columns. The memory cell array is divided into a plurality of memory blocks in the column direction. Each of the plurality of memory blocks further includes a plurality of sub word lines. The plurality of sub word lines are arranged in the rows. Each of the plurality of sub word lines is connected to one of the m main word lines arranged in the corresponding row. [0015]
  • The block selection circuit selects a corresponding one of the plurality of memory blocks in response to a column address signal. The row decoder selects a corresponding row in response to a row address signal. The word driver activates one of the m main word lines arranged in the row selected by the row decoder, which is connected to the sub word line included in the memory block selected by the block selection circuit. The column decoder selects a corresponding column in response to the column address signal. [0016]
  • In this semiconductor memory device, the row decoder selects a row according to the row address signal. The block selection circuit selects one of the plurality of memory blocks according to the column address signal. The word driver activates one of the m main word lines arranged in the row selected by the row decoder, which is connected to the sub word line included in the memory block selected by the block selection circuit. The sub word line connected to the activated main word line is thus activated. Then, the column decoder selects a column according to the column address signal. The data is thus written to/read from the memory cell specified by the activated sub word line and the column selected by the column decoder. [0017]
  • As described above, this semiconductor memory device includes a plurality of main word lines, i.e., m main word lines per row (where m is an integer equal to or greater than two), a plurality of sub word lines each connected to one of the m main word lines arranged in a corresponding row, and the word driver. This eliminates the need to provide a sub word driver within the memory cell array, allowing for reduction in layout area of the memory cell array. Moreover, since no sub word driver need be provided in each of the plurality of memory blocks, the rate of the area to be occupied by the memory cells in the memory cell array can be increased. [0018]
  • Preferably, the semiconductor memory device further includes n first input/output (I/O) line pairs (where n is a positive integer) and a first column selection circuit. The column decoder selects n columns from the memory block selected by the block selection circuit, in response to the column address signal. The first column selection circuit connects bit line pairs corresponding to the n columns selected by the column decoder to the n first I/O line pairs. [0019]
  • In this semiconductor memory device, data is transmitted between n memory cells and n first I/O line pairs. The n memory cells are specified by both one of the plurality of sub word lines included in the memory block selected by the block selection circuit, i.e., a sub word line connected to the main word line activated by the word driver, and bit line pairs corresponding to the n columns selected by the column decoder. [0020]
  • Preferably, the column decoder further selects p first I/O line pairs from the n first I/O line pairs in response to the column address signal (where p is a positive integer). The semiconductor memory device further includes p second I/O line pairs, and a second column selection circuit. The second column selection circuit connects the p first I/O line pairs selected by the column decoder to the p second I/O line pairs. [0021]
  • In this semiconductor memory device, data is transmitted between p memory cells of the n memory cells and p second I/O line pairs. The n memory cells are specified by both one of the plurality of sub word lines included in the memory block selected by the block selection circuit, i.e., a sub word line connected to the main word line activated by the word driver, and n bit line pairs selected by the column decoder. The p memory cells correspond to the p first I/O line pairs selected by the second column selection circuit. [0022]
  • Preferably, the semiconductor memory device further includes n first I/O line pairs (where n is a positive integer), and p second I/O line pairs (where p is a positive integer), a first column selection circuit, and a second column selection circuit. The column decoder selects n bit line pairs in response to the column address signal. The n bit line pairs include p bit line pairs included in the memory block selected by the block selection circuit. The first column selection circuit connects the n bit line pairs selected by the column decoder to the n first I/O line pairs. The second column selection circuit connects to the p second I/O line pairs p first I/O line pairs of the n first I/O line pairs, which are connected to the p bit line pairs included in the memory block selected by the block selection circuit. [0023]
  • In this semiconductor memory device, data is transmitted between p memory cells and p second I/O line pairs. The p memory cells are specified by both one of the plurality of sub word lines included in the memory block selected by the block selection circuit, i.e., a sub word line connected to the main word line activated by the word driver, and p bit line pairs of the n bit line pairs selected by the column decoder, i.e., p bit line pairs included in the memory block selected by the block selection circuit. [0024]
  • Preferably, each of a plurality of sub word lines included in one of the plurality of memory blocks and each of a plurality of sub word lines included in a memory block adjacent to the memory block are connected to one of the m main word lines arranged in the corresponding row through a common line. This semiconductor memory device allows for a simplified structure. [0025]
  • Preferably, the semiconductor memory device further includes a precharge circuit. The precharge circuit precharges a plurality of bit line pairs included in the memory block selected by the block selection circuit to a prescribed potential. [0026]
  • In this semiconductor memory device, the precharge circuit conducts the precharge operation in the memory block selected by the block selection circuit, allowing for reduction in power consumption.[0027]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a block diagram showing the structure of an SRAM according to a first embodiment of the present invention; [0028]
  • FIG. 2 is a circuit diagram showing the structure of a memory cell in FIG. 1; [0029]
  • FIG. 3 is a circuit diagram showing the structure of a precharge circuit in FIG. 1; [0030]
  • FIGS. [0031] 4 to 12 are block diagrams showing the structure of an SRAM according to second to tenth embodiments of the present invention; and
  • FIG. 13 is a circuit diagram showing the overall structure of a conventional SRAM.[0032]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Hereinafter, embodiments of the present invention will be described in detail in conjunction with the accompanying drawings. Note that the same or corresponding portions are denoted with the same reference numerals and characters throughout the figures, and detail description thereof will not be repeated. [0033]
  • First Embodiment Overall Structure
  • FIG. 1 is a block diagram showing the overall structure of an SRAM (Static Random Access Memory) according to the first embodiment of the present invention. Referring to FIG. 1, this SRAM includes a memory cell array MA, a [0034] row decoder 10, a column decoder 11, a block selection circuit 12, precharge circuits 13, 14, AND gates WD00, WD01, WD10, WD11, 15, 16, column selection gates GOO to G03, G10 to G13, input/output (I/O) line pairs IO0 to IO3, sense amplifiers & write drivers SA0 to SA3, and input/output (I/O) buffers IB0 to IB3.
  • The memory cell array MA includes memory cells MC[0035] 00 to MC7, MC10 to MC17, main word lines MWL00, MWL01, MWL10, MWL11, and bit line pairs BL00 to BL03, BL10 to BL13. The memory cells MC0 to MC07, MC10 to MC17 are arranged in rows and columns. The memory cells MC00 to MC03, MC10 to MC13 are arranged in a first row. The memory cells MC04 to MC07, MC14 to MC17 are arranged in a second row. The main word lines MWL00, MWL01, MWL10, MWL11 are arranged in the rows. Two main word lines are herein arranged per row. More specifically, the main word lines MWL00, MWL01 are arranged in the first row, and the main word lines MWL10, MWL11 are arranged in the second row. The bit line pairs BL00 to BL03, BL10 to BL13 are arranged in the columns.
  • The memory cell array MA is divided into two memory blocks BK[0036] 0, BK1 in the column direction. The memory block BK0 includes the memory cells MC00 to MC07 and the bit line pairs BL00 to BL03. The memory block BK0 further includes sub word lines SWL01, SWL11. The sub word line SWL01 is arranged in the first row, and is connected to the main word line MWL01. The sub word line SWL11 is arranged in the second row, and is connected to the main word line MWL11. The memory block BK1 includes the memory cells MC10 to MC17 and the bit line pairs BL10 to BL13. The memory block BK1 further includes sub word lines SWL00, SWL10. The sub word line SWL10 is arranged in the first row, and is connected to the main word line MWL00. The sub word line SWL10 is arranged in the second row, and is connected to the main word line MWL10. Note that the main word lines MWL00, MWL01 are arranged in the first row longitudinally across the memory blocks BK0, BK1. The main word lines MWL10, MWL11 are arranged in the second row longitudinally across the memory blocks BK0, BK1.
  • The [0037] row decoder 10 selects a corresponding row in response to a row address signal RAD. The row decoder 10 outputs an active row selection signal R10 in order to select the first row, and outputs an active row selection signal R11 in order to select the second row.
  • The [0038] block selection circuit 12 selects a corresponding memory block BK0, BK1 in response to a column address signal CAD. The block selection circuit 12 outputs an active block selection signal BS0 in order to select the memory block BK0, and outputs an active block selection signal BS1 in order to select the memory block BK1.
  • The AND [0039] gate 15 outputs the AND operation result of a precharge signal PR and the block selection signal BS1 as a precharge signal PR1. The AND gate 16 outputs the AND operation result of the precharge signal PR and the block selection signal BS0 as a precharge signal PR0.
  • The [0040] precharge circuit 13 precharges the bit line pairs BL00 to BL03 in the memory block BK0 to a prescribed potential (half the power supply voltage) in response to the precharge signal PR0. The precharge circuit 14 precharges the bit line pairs BL10 to BL13 in the memory block BK1 to a prescribed potential (half the power supply voltage) in response to the precharge signal PR1.
  • The AND gate WD[0041] 00 outputs the AND operation result of the row selection signal R10 and the block selection signal BS1 to the main word line MWL00. The AND gate WD01 outputs the AND operation result of the row selection signal R10 and the block selection signal BS0 to the main word line MWL01. The AND gate WD10 outputs the AND operation result of the row selection signal R11 and the block selection signal BS1 to the main word line MWL10. The AND gate WD11 outputs the AND operation result of the row selection signal R11 and the block selection signal BS0 to the main word line MWL11. Note that the AND gates WD00, WD01, WD10, WD11 form a word driver.
  • The [0042] column decoder 11 selects corresponding columns in response to the column address signal CAD. More specifically, in response to the column address signal CAD, the column decoder 11 selects four columns from the block BK0, BK1 selected by the block selection circuit 12. The column decoder 11 outputs an active column selection signal C10 in order to select four columns in the memory block BK0 (the bit line pairs BL00 to BL03 correspond to the four columns), and outputs an active column selection signal C11 in order to select four columns in the memory block BK1 (the bit line pairs BL10 to BL13 correspond to the four columns).
  • The column selection gates G[0043] 00 to G03 are connected between the bit line pairs BL00 to BL03 and the I/O line pairs IO0 to IO3, respectively. The column selection gates G00 to G03 respectively connect/disconnect the bit line pairs BL00 to BL03 to/from the I/O line pairs IO0 to IO3 in response to the column selection signal C10.
  • The column selection gates G[0044] 10 to G13 are connected between the bit line pairs BL10 to BL13 and the I/O line pairs IO0 to IO3, respectively. The column selection gates G10 to G13 respectively connect/disconnect the bit line pairs BL10 to BL13 to/from the I/O line pairs IO0 to IO3 in response to the column selection signal C11.
  • Note that the column selection gates G[0045] 00 to G03, G10 to G13 form a first column selection circuit. The I/O line pairs IO0 to IO3 each forms a first I/O line pair.
  • The sense amplifiers & write drivers SA[0046] 0 to SA3 amplify the data in the memory cells MC00 to MC07, MC10 to MC17 read onto the I/O line pairs IO0 to IO3, respectively. The sense amplifiers & write drivers SA0 to SA3 write the data from the I/O buffers IB0 to IB3 to the memory cells MC00 to MC07, MC10 to MC17 through the I/O line pairs IO0 to IO3 and the bit line pairs BL00 to BL03, BL10 to BL13, respectively.
  • The I/O buffers IB[0047] 0 to IB3 externally output the data amplified by the sense amplifiers & write drivers SA0 to SA3, and transfer the external data to the sense amplifiers & write drivers SA0 to SA3, respectively.
  • Memory Cell Structure
  • FIG. 2 is a circuit diagram showing the internal structure of each memory cell MC[0048] 00 to MC07, MC10 to MC17 in FIG. 1.
  • Referring to FIG. 2, the memory cell MC includes load transistors (P-channel MOS transistors) TL[0049] 1, TL2, drive transistors (N-channel MOS transistors) TD1, TD2, and access transistors (N-channel MOS transistors) TA1, TA2.
  • The load transistor TL[0050] 1 is connected between a power supply node VDD receiving the power supply voltage and a node N1. The drive transistor TD1 is connected between the node N1 and a ground node GND. The load transistor TL1 and the drive transistor TD1 have their respective gates connected to a node N2. The load transistor TL2 is connected between the power supply node VDD and the node N2. The drive transistor TD2 is connected between the node N2 and the ground node GND. The load transistor TL2 and the drive transistor TD2 have their respective gates connected to the node N1. The access transistor TA1 is connected between the node N1 and one bit line of the bit line pair BL. The access transistor TA2 is connected to between the node N2 and the other bit line of the bit line pair BL. The access transistors TA1, TA2 have their respective gates connected to the sub word line SWL.
  • The memory cell MC having such a structure holds 1-bit complementary data signals at the nodes N[0051] 1, N2. The access transistors TA1, TA2 are turned ON in response to activation of the sub word line SWL. The complementary data signals held at the nodes N1, N2 are thus read onto the bit line pair BL. The data is thus read from the memory cell MC. In order to write the data to the memory cell MC, complementary data signals to be written are applied to the bit line pair BL with the access transistors TA1, TA2 being turned ON. The voltage levels at the nodes N1, N2 are thus replaced with the levels of the complementary data signals applied to the bit line pair BL. The access transistors TA1, TA2 are then turned OFF, so that the complementary data signals are held at the nodes N1, N2. The data is thus written to the memory cell MC.
  • Structure of Precharge Circuit
  • FIG. 3 is a circuit diagram showing the internal structure of the [0052] precharge circuit 13 in FIG. 1. Referring to FIG. 13, the precharge circuit 13 includes precharge transistors TP01 to TP03, TP11 to TP13, TP21 to TP23, TP31 to TP33.
  • The precharge transistors TP[0053] 01, TP11, TP21, TP31 are each connected between a node N3 receiving half the power supply voltage (½ VDD) and one bit line of the corresponding bit line pair BL00, BL01, BL02, BL03. The precharge transistors TP02, TP12, TP22, TP32 are each connected between the node N3 receiving half the power supply voltage (½ VDD) and the other bit line of the corresponding bit line pair BL00, BL01, BL02, BL03. The precharge transistors TP03, TP13, TP23, TP33 are each connected to one bit line and the other bit line of the corresponding bit line pair BL00, BL01, BL02, BL03.
  • In the [0054] precharge circuit 13 having such a structure, the precharge transistors TP0 to TP03, TP11 to TP13, TP21 to TP23, TP31 to TP33 are turned ON in response to activation of the precharge signal PR0. The node N3 is thus connected to the bit line pairs BL00 to BL03. As a result, the bit line pairs BL00 to BL03 have a potential level equal to half the power supply voltage (½ VDD). The bit line pairs BL00 to BL03 are thus precharged. Note that the precharge circuit 14 has the same structure as that of the precharge circuit 13.
  • Operation
  • Hereinafter, operation of the SRAM structured as described above will be described. Note that, for simplicity, the description will be given for the following cases: (1) read the data from the memory cells MC[0055] 00 to MC03 in the memory block BK0; and (2) write the data to the memory cells MC14 to MC17 in the memory block BK1.
  • (1) Read the data from the memory cells MC[0056] 00 to MC03 in the memory block BK0:
  • In response to the row address signal RAD, the [0057] row decoder 10 outputs an active row selection signal R01 and an inactive row selection signal R11. In response to the column address signal CAD, the block selection circuit 12 outputs an active block selection signal BS0 and an inactive block selection signal BS1.
  • The precharge signal PR is then activated for a prescribed period. In response to this, the precharge signal PR[0058] 0 is activated for a prescribed period. The precharge signal PR1 remains inactive. In response to the active precharge signal PR0, the precharge transistors TP01 to TP03, TP11 to TP13, TP21 to TP23, TP31 to TP33 (see FIG. 3) in the precharge circuit 13 are turned ON. The bit line pairs BL00 to BL03 in the memory block BK0 are thus precharged. The precharge signal PR is inactivated after the prescribed period. In response to this, the precharge signal PR0 is inactivated. In response to the inactive precharge signal PR0, the precharge transistors TP01 to TP03, TP11 to TP13, TP21 to TP23, TP31 to TP33 (see FIG. 3) in the precharge circuit 13 are turned OFF. The precharge operation is thus completed.
  • The AND gate WD[0059] 01 then activates the main word line MWL01 in response to the active row selection signal R10 and the active block selection signal BS0. In response to activation of the main word line MWL01, the sub word line SWL01 connected thereto is also activated. The AND gates WD00, WD10, WD11 inactivate the main word lines MWL00, MWL10, MWL11, respectively.
  • The access transistors TA[0060] 1, TA2 (see FIG. 2) in the memory cells MC00 to MC03 are turned ON in response to activation of the sub word line SWL01. The complementary data held at the nodes N1, N2 (see FIG. 2) of the memory cells MC00 to MC03 are thus read onto the bit line pairs BL00 to BL03.
  • In response to the column address signal CAD, the [0061] column decoder 11 outputs an active column selection signal C10 and an inactive column selection signal C11.
  • In response to the active column selection signal C[0062] 10, the column selection gates G00 to G03 connect the bit line pairs BL00 to BL03 to the I/O line pairs IO0 to IO3, respectively. The data in the memory cells MC00 to MC03 read onto the bit line pairs BL00 to BL03 are thus transferred onto the I/O line pairs IO0 to IO3, respectively. In response to the inactive column selection signal C11, the column selection gate G10 to G13 disconnects the bit line pairs BL10 to BL13 from the I/O line pairs IO0 to IO3, respectively.
  • The data in the memory cells MC[0063] 00 to MC03 transferred onto the I/O line pairs IO0 to IO3 are amplified by the sense amplifiers & write drivers SA0 to SA3 for transfer to the I/O buffers IB0 to IB3, respectively.
  • The I/O buffers IB[0064] 0 to IB3 externally output the data transferred from the sense amplifiers & write drivers SA0 to SA3 as read data D0 to D3, respectively.
  • The data stored in the memory cells MC[0065] 00 to MC03 are thus externally output as 4-bit data D0 to D3.
  • (2) Write the data to the memory cells MC[0066] 14 to MC17 in the memory block BK1:
  • In response to the row address signal RAD, the [0067] row decoder 10 outputs an active row selection signal R11 an inactive row selection signal R10. In response to the column address signal CAD, the block selection circuit 12 outputs an active block selection signal BS1 and an inactive block selection signal BS0.
  • The precharge signal PR is then activated for a prescribed period. In response to this, the precharge signal PR[0068] 1 is activated for a prescribed period. The precharge signal PR0 remains inactive. In response to the active precharge signal PR1, the precharge transistors in the precharge circuit 14 are turned ON. The bit line pairs BL10 to BL13 in the memory block BK1 are thus precharged. The precharge signal PR is inactivated after the prescribed period. In response to this, the precharge signal PR1 is inactivated. In response to the inactive precharge signal PR1, the precharge transistors in the precharge circuit 14 are turned OFF. The precharge operation is thus completed.
  • The AND gate WD[0069] 10 then activates the main word line MWL10 in response to the active row selection signal R11 and the active block selection signal BS1. In response to activation of the main word line MWL10, the sub word line SWL10 connected thereto is also activated. In response to activation of the sub word line SWL10, the access transistors TA1, TA2 (see FIG. 2) in the memory cells MC14 to MC17 are turned ON. The AND gates WD00, WD01, WD11 inactivate the main word lines MWL00, MWL01, MWL11, respectively.
  • The I/O buffers IB[0070] 0 to IB3 receive the external write data D0 to D3 for transfer to the respective sense amplifiers & write buffers SA0 to SA3. The sense amplifiers & write buffers SA0 to SA3 amplify the write data D0 to D3 from the I/O buffers IB0 to IB3 for transfer onto the I/O line pairs IO0 to IO3, respectively.
  • In response to the column address signal CAD, the [0071] column decoder 11 outputs an active column selection signal C11 and an inactive column selection signal C10.
  • In response to the active column selection signal C[0072] 11, the column selection gates G10 to G13 connect the bit line pairs BL10 to BLl3 to the I/O line pairs IO0 to IO3, respectively. The write data D0 to D3 are thus transferred from the I/O line pairs IO0 to IO3 onto the bit line pair BL10 to BL13, respectively. The data held in the memory cells MC14 to MC17 are replaced with the write data D0 to D3 applied to the bit line pairs BL10 to BL13, respectively. In response to the inactive column selection signal C10, the column selection gates GO0 to GO3 disconnect the bit line pairs BL00 to BL03 from the I/O line pairs IO0 to 1O3, respectively.
  • The external 4-bit data D[0073] 0 to D3 are thus written to the memory cells MC14 to MC17.
  • Effects
  • As has been described above, the SRAM of the first embodiment of the present invention includes two main word lines MWL[0074] 00, MWL01, MWL10, MWL11 per row, sub word lines SWL01, SWL11, SWL00, SWL10 each connected to one of the two main word lines of the corresponding row, and AND gates WD00, WD01, WD10, WD11. This eliminates the need to provide sub word drivers in the memory cell array MA, allowing for reduction in layout area of the memory cell array MA.
  • Moreover, since no sub word line driver need be provided in the memory blocks BK[0075] 0, BK1, the area to be occupied by the memory cells MC00 to MC07, MC10 to MC17 in the memory cell array MA can be increased.
  • Moreover, the [0076] precharge circuit 13, 14 precharges only the bit line pairs in the memory block BK0, BK1 selected by the block selection circuit 12, allowing for reduction in power consumption.
  • Note that, although two main word lines are herein arranged per row, three or more main word lines may alternatively be arranged per row. [0077]
  • Moreover, although the memory cell array MA is herein divided into two memory blocks BK[0078] 0, BK1, it may alternatively be divided into three or more memory blocks.
  • Although the SRAM has been described, the present invention is also applicable to other semiconductor memory devices such as DRAM (Dynamic Random Access Memory) and ROM (Read Only Memory). [0079]
  • Second Embodiment
  • FIG. 4 is a block diagram showing the overall structure of the SRAM according to the second embodiment of the present invention. This SRAM is different from that of FIG. 1 in that this SRAM includes only one I/O line pair. Referring to FIG. 4, this SRAM includes a [0080] column decoder 41, an I/O line pair IO40, a sense amplifier & write driver SA40 and an I/O buffer IB40 instead of the column decoder 11, the I/O line pairs IO0 to IO3, the sense amplifiers & write drivers SA0 to SA3 and the I/O buffers IB0 to IB3 in the SRAM of FIG. 1. The SRAM of the second embodiment has otherwise the same structure as that of the SRAM in FIG. 1.
  • In response to a column address signal CAD, the [0081] column decoder 41 selects one bit line pair from the memory block BK0, BK1 selected by the block selection circuit 12. The column decoder 41 outputs an active column selection signal C10 to C13 in order to select a bit line pair BL00 to BL03 in the memory block BK0. The column decoder 41 outputs an active column selection signal C14 to C17 in order to select a bit line pair BL10 to BL13 in the memory block BK1.
  • The column selection gates G[0082] 00 to G03 are respectively connected between the bit line pairs BL00 to BL03 and the I/O line pair IO40. The column selection gates G00 to G03 connect/disconnect the bit line pairs BL00 to BL03 to/from the I/O line pair IO40 in response to column selection signals C10 to C13, respectively.
  • The column selection gates G[0083] 10 to G13 are respectively connected between the bit line pairs BL10 to BL13 and the I/O line pair IO40. The column selection gates G10 to G13 connect/disconnect the bit line pairs BL10 to BL13 to/from the I/O line pair IO40 in response to column selection signal C14 to C17, respectively.
  • Note that the column selection gates G[0084] 00 to G03, G10 to G13 form a first column selection circuit. The I/O line pair IO40 forms a first I/O line pair.
  • The sense amplifier & write driver SA[0085] 40 amplifies the data in the memory cell MC00 to MC07, MC10 to MC17 read onto the I/O line pair IO40. The sense amplifier & write driver SA40 writes the data from the I/O buffer IB40 to the memory cell MC00 to MC07, MC10 to MC17 through the I/O line pair IO40 and the bit line pair BL00 to BL03, BL10 to BL13.
  • The I/O buffer IB[0086] 40 externally outputs the data amplified by the sense amplifier & write driver SA40, and transfers the external data to the sense amplifier & write driver SA40.
  • The SRAM structured as described above can also achieve the same effects as those in the first embodiment. [0087]
  • Third Embodiment
  • FIG. 5 is a block diagram showing the structure of the SRAM according to the third embodiment of the invention. Referring to FIG. 5, this SRAM includes an I/O line pair IO[0088] 41, a sense amplifier & write driver SA41, and an I/O buffer IB41 in addition to the elements of the SRAM in FIG. 4. This SRAM selects two bit line pairs from the memory block BK0, BK1 selected by the block selection circuit 12, and connects one of the selected two bit line pairs to the I/O line pair IO40 and connects the other to the I/O line pair IO41.
  • The sense amplifier & write driver SA[0089] 41 amplifies the data in the memory cell read onto the I/O line pair IO41 through the bit line pair BL04 to BL07, BL14 to BL17. The sense amplifier & write driver SA41 also writes the data from the I/O buffer IB41 to the memory cell through the I/O line pair IO41 and the bit line pair BL04 to BL07, BL14 to BL17.
  • The I/O buffer IB[0090] 41 externally outputs the data amplified by the sense amplifier & write driver SA41, and transfers external data D41 to the sense amplifier & write driver SA41.
  • In response to a column address signal CAD, the [0091] column decoder 51 selects two bit line pairs from the memory block BK0, BK1 selected by the block selection circuit 12. The column decoder 51 outputs an active column selection signal C10 to C13 in order to select two bit line pairs (BL00, BL04), (BL01, BL05), (BL02, BL06), (BL03, BL07) in the memory block BK0. The column decoder 51 outputs an active column selection signal C14 to C17 in order to select two bit line pairs (BL10, BL14), (BL11, BL15), (BL12, BL16), (BL13, BL17) in the memory block BK1.
  • The column selection gates G[0092] 00 to G03, G10 to G13 are respectively connected between the bit line pairs BL00 to BL03, BL10 to BL13 and the I/O line pair IO40. The column selection gates G00 to G03, G10 to G13 connect/disconnect the bit line pairs BL00 to BL03, BL10 to BL13 to/from the I/O line pair IO40 in response to the column selection signals C10 to C13, C14 to C17, respectively.
  • The column selection gates G[0093] 04 to G07, G14 to G17 are respectively connected between the bit line pairs BL04 to BL07, BL14 to BL17 and the I/O line pair 1O41. The column selection gates G04 to G07, G14 to G17 connect/disconnect the bit line pairs BL04 to BL07, BL14 to BL17 to/from the I/O line pair IO41 in response to the column selection signals C10 to C13, C14 to C17, respectively.
  • Note that the column selection gates G[0094] 00 to G07, G10 to G17 form a first column selection circuit. The I/O line pairs IO40, IO41 each forms a first I/O line pair.
  • The SRAM structured as described above can also achieve the same effects as those in the first embodiment. [0095]
  • Fourth Embodiment
  • FIG. 6 is a block diagram showing the structure of the SRAM according to the fourth embodiment of the invention. The SRAM of FIG. 6 is different from that of FIG. 5 in that the memory cell array MA includes four memory blocks BK[0096] 0 to BK3. Each of the memory blocks BK0 to BK3 includes eight (two rows by four columns) memory cells. Sub word lines SWL00, SWL10, SWL20, SWL30 are arranged in a first row in the respective memory blocks BK0 to BK3. Sub word lines SWL01, SWL11, SWL21, SWL31 are arranged in a second row in the respective memory blocks BK0 to BK3.
  • The sub word lines SWL[0097] 10, SWL20 included in the adjacent memory blocks BK1, BK2 are connected to the main word line MWL00 through a common line L1. The sub word lines SWL11, SWL21 included in the adjacent memory blocks BK1, BK2 are connected to the main word line MWL10 through a common line L2. Thus, connecting the sub word lines (SWL10, SWL20), (SWL11, SWL21) included in the adjacent memory blocks BK1, BK2 to the main word lines MWL00, MWL10 through the common lines L1, L2, respectively, can simplify the structure.
  • The sub word lines SWL[0098] 00, SWL30 are connected to the main word line MWL01, and the sub word lines SWL01, SWL31 are connected to the main word line MWL11.
  • In this SRAM, two sub word lines are connected to each main word line. Two sub word lines connected to each main word line are included in separate memory blocks. Accordingly, the [0099] block selection circuit 12 selects two memory blocks simultaneously. The block selection circuit 12 outputs an active block selection signal BS0 in order to select two memory blocks BK0, BK3. The block selection circuit 12 outputs an active block selection signal BS1 in order to select two memory blocks BK1, BK2.
  • In response to a column address signal CAD, the [0100] column decoder 61 selects one bit line pair from each of the two memory blocks selected by the block selection circuit 12. In other words, the column decoder 61 selects two bit line pairs in total. The column decoder 61 outputs active an column selection signal C10 to C13 in order to select two bit line pairs (BL00, BL30), (BL01, BL31), (BL02, BL32), (BL03, BL33) from the memory blocks BK0, BK3. The column decoder 61 outputs an active column selection signal C14 to C17 in order to select two bit line pairs (BL10, BL20), (BL11, BL21), (BL12, BL22), (BL13, BL23) from the memory blocks BK1, BK2.
  • Column selection gates G[0101] 00 to G03, G10 to G13 are respectively connected between the bit line pairs BL00 to BL03, BL10 to BL13 and the I/O line pair IO40. The column selection gates G00 to G03, G10 to G13 connect/disconnect the bit line pairs BL00 to BL03, BL10 to BL13 to/from the I/O line pair IO40 in response to the column selection signals C10 to C13, C14 to C17, respectively.
  • Column selection gates G[0102] 20 to G23, G30 to G33 are respectively connected between the bit line pairs BL20 to BL23, BL30 to BL33 and the I/O line pair IO41. The column selection gates G20 to G23, G30 to G33 connect/disconnect the bit line pairs BL20 to BL23, BL30 to BL33 to/from the I/O line pair IO41 in response to the column selection signals C14 to C17, C10 to C13, respectively.
  • Note that the column selection gates G[0103] 00 to G03, G10 to G13, G20 to G23, G30 to G33 form a first column selection circuit. The I/O line pairs IO40, IO41 each forms a first I/O line pair.
  • The SRAM structured as described above can also achieve the same effects as those in the first embodiment. [0104]
  • Fifth Embodiment
  • FIG. 7 is a block diagram showing the structure of the SRAM according to the fifth embodiment of the present invention. This SRAM is different from that of FIG. 1 in that this SRAM includes two first I/O line pairs IO[0105] 70, IO72 and a single second I/O line pair IO170. Referring to FIG. 7, this SRAM includes a column decoder 71, I/O line pairs IO70, IO72, IO170, sense amplifiers & write drivers SA70, SA72, column selection gates G100, G110 and an I/O buffer IB70 instead of the column decoder 11, the I/O line pairs IO0 to IO3, the sense amplifiers & write drivers SA0 to SA3 and the I/O buffers IB0 to IB3 in the SRAM of FIG. 1. This SRAM has otherwise the same structure as that of the SRAM in FIG. 1.
  • The [0106] column decoder 71 selects one bit line pair from each of the memory blocks BK0, BK1 in response to a column address signal CAD. In other words, the column decoder 71 selects two bit line pairs in total. The column decoder 71 outputs an active column selection signal C10 to C13 in order to select two bit line pairs (BL00, BL10), (BL01, BL11), (BL02, BL12), (BL03, BL13) from the memory blocks BK0, BK1. In response to the column address signal CAD, the column decoder 71 selects one of the I/O line pairs IO70, IO72 that is connected to the bit line pair of the memory block BK0, BK1 selected by the block selection circuit 12. The column decoder 71 outputs an active column selection signal C20 in order to select the I/O line pair IO70, and outputs an active column selection signal C21 in order to select the I/O line pair IO72.
  • The column selection gates G[0107] 00 to G03 are respectively connected between the bit line pairs BL00 to BL03 and the I/O line pair IO70. The column selection gates G00 to G03 connect/disconnect the bit line pairs BL00 to BL03 to/from the I/O line pair IO70 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0108] 10 to G13 are respectively connected between the bit line pairs BL10 to BL13 and the I/O line pair IO72. The column selection gates G10 to G13 connect/disconnect the bit line pairs BL10 to BL13 to/from the I/O line pair IO72 in response to the column selection signals C10 to C13, respectively.
  • The column selection gate G[0109] 100 is connected between the I/O line pairs IO70 and IO170. The column selection gate G100 connects/disconnects the I/O line pair IO70 to/from the I/O line pair IO170 in response to the column selection signal C20. The column selection gate G110 is connected between the I/O line pairs IO72 and IO170. The column selection gate G110 connects/disconnects the I/O line pair IO72 to/from the I/O line pair IO170 in response to the column selection signal C21.
  • Note that the column selection gates G[0110] 00 to G03, G10 to G13 form a first column selection circuit. The column selection gates G100, G110 form a second column selection circuit. The I/O line pairs IO70, IO72 each forms a first I/O line pair. The I/O line pair IO170 forms a second I/O line pair.
  • The sense amplifier & write driver SA[0111] 70, SA72 is respectively activated in response to the column selection signal C20, C21, and amplifies the data in the memory cell read onto the I/O line pair IO70, IO72. The sense amplifier & write driver SA70, SA72 is respectively activated in response to the column selection signal C20, C21, and writes the data from the I/O buffer IB70 to the memory cell through the I/O line pair IO70, IO72 and the bit line pair BL00 to BL03, BL10 to BL13.
  • The I/O buffer IB[0112] 70 externally outputs the data transferred from the I/O line pair IO70, IO72 onto the I/O line pair IO170, and transfers the external data onto the I/O line pair IO170.
  • The SRAM structured as described above can also achieve the same effects as those in the first embodiment. [0113]
  • Sixth Embodiment
  • FIG. 8 is a block diagram showing the structure of the SRAM according to the sixth embodiment of the present invention. Referring to FIG. 8, this SRAM further includes I/O line pairs IO[0114] 71, IO73, IO171, sense amplifiers & write drivers SA71, SA73, and an input buffer IB71 in addition to the elements of the SRAM in FIG. 7.
  • This SRAM selects two bit line pairs from each of the memory blocks BK[0115] 0, BK1. In other words, this SRAM selects four bit line pairs in total. Of the selected four bit line pairs, one of the two bit line pairs in the memory block selected by the block selection circuit 12 is connected to the I/O line pair IO170, and the other is connected to the I/O line pair IO171.
  • The [0116] column decoder 81 selects two bit line pairs from each of the memory blocks BK0, BK1 in response to a column address signal CAD. In other words, the column decoder 81 selects four bit line pairs in total. The column decoder 81 outputs an active column selection signal C10 to C13 in order to select four bit line pairs (BL00, BL04, BL10, BL14), (BL01, BL05, BL11, BL15), (BL02, BL06, BL12, BL16), (BL03, BL07, BL13, BL17) from the memory blocks BK0, BK1. In response to the column address signal CAD, the column decoder 81 selects two of the I/O line pairs IO70 to IO73 that are respectively connected to the bit line pairs in the memory block BK0, BK1 selected by the block selection circuit 12. The column decoder 81 outputs an active column selection signal C20 in order to select the I/O line pairs IO70, IO71, and outputs an active column selection signal C21 in order to select the I/O line pairs IO72, IO73.
  • The column selection gates G[0117] 00 to G03, G04 to G07 are respectively connected between the bit line pairs BL00 to BL03, BL04 to BL07 and the I/O line pairs IO70, IO71. The column selection gates G00 to G03, G04 to G07 connect/disconnect the bit line pairs BL00 to BL03, BL04 to BL07 to/from the I/O line pairs IO70, IO71 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0118] 10 to G13, G14 to G17 are respectively connected between the bit line pairs BL10 to BL13, BL14 to BL17 and the I/O line pairs IO72, IO73. The column selection gates G10 to G13, G14 to G17 connect/disconnect the bit line pairs BL10 to BL13, BL14 to BL17 to/from the I/O line pairs 1O72, IO73 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0119] 100, G101 are respectively connected between the I/O line pairs IO70, IO71 and the I/O line pairs IO170, IO171. The column selection gate G100, G101 connect/disconnect the I/O line pairs IO70, IO71 to/from the I/O line pairs IO170, IO171 in response to the column selection signal C20, respectively. The column selection gates G110, G111 are respectively connected between the I/O line pairs IO72, IO73 and the I/O line pairs IO170, IO171. The column selection gates G110, G111 connect/disconnect the I/O line pairs IO72, IO73 to/from the I/O line pairs IO170, IO171 in response to the column selection signal C21, respectively.
  • Note that the column selection gates G[0120] 00 to G07, G10 to G17 form a first column selection circuit. The column selection gates G100, G101, G110, G111 form a second column selection circuit. The I/O line pairs IO70 to IO73 each forms a first I/O line pair. The I/O line pairs IO170, IO171 each forms a second I/O line pair.
  • The sense amplifier & write driver SA[0121] 70, SA71 is activated in response to the column selection signal C20, and amplifies the data in the memory cell read onto the I/O line pair IO70, IO71, respectively. The sense amplifier & write driver SA70, SA71 is activated in response to the column selection signal C20, and writes the data from the I/O buffer IB70, IB71 to the memory cell through the I/O line pair IO70, IO71 and the bit line pair BL00 to BL03, BL04 to BL07, respectively.
  • The sense amplifier & write driver SA[0122] 72, SA73 is activated in response to the column selection signal C21, and amplifies the data in the memory cell read onto the I/O line pair IO72, IO73, respectively. The sense amplifier & write driver SA72, SA73 is activated in response to the column selection signal C21, and writes the data from the I/O buffer IB70, IB71 to the memory cell through the I/O line pair IO72, IO73 and the bit line pair BL10 to BL13, BL14 to BL17, respectively.
  • The I/O buffer IB[0123] 70, IB71 externally outputs the data transferred from the I/O line pairs (IO70, IO72), (IO71, IO73) onto the I/O line pair IO170, IO171, and transfers the external data to the I/O line pair IO170, IO171, respectively.
  • The SRAM structured as described above can also achieve the same effects as those in the first embodiment. [0124]
  • Seventh Embodiment
  • FIG. 9 is a block diagram showing the structure of the SRAM according to the seventh embodiment of the present invention. The SRAM of FIG. 9 is different from that of FIG. 8 in that the memory cell array MA includes four memory blocks BK[0125] 0 to BK3. The memory cell array MA has the same structure as that shown in FIG. 6.
  • The [0126] column decoder 91 selects one bit line pair from each of the memory blocks BK0 to BK3 in response to a column address signal CAD. In other words, the column decoder 91 selects four bit line pairs in total. The column decoder 91 outputs an active column selection signal C10 to C13 in order to select four bit line pairs (BL00, BL10, BL20, BL30), (BL01, BL11, BL21, BL31), (BL02, BL12, BL22, BL32), (BL03, BL13, BL23, BL33). In response to the column address signal CAD, the column decoder 91 selects two of the I/O line pairs IO70 to IO73 that are respectively connected to the bit line pairs in the memory blocks selected by the block selection circuit 12. The column decoder 91 outputs an active column selection signal C20 in order to select the I/O line pairs IO70, IO73, and outputs an active column selection signal C21 in order to select the I/O line pairs IO71, IO72.
  • The column selection gates G[0127] 00 to G03, G10 to G13 are respectively connected between the bit line pairs BL00 to BL03, BL1O to BL13 and the I/O line pairs IO70, IO71. The column selection gates G00 to G03, G10 to G13 connect/disconnect the bit line pairs BL00 to BL03, BL10 to BL13 to/from the I/O line pairs IO70, IO71 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0128] 20 to G23, G30 to G33 are respectively connected between the bit line pairs BL20 to BL23, BL30 to BL33 and the I/O line pairs IO72, IO73. The column selection gates G20 to G23, G30 to G33 connect/disconnect the bit line pairs BL20 to BL23, BL30 to BL33 to/from the I/O line pairs IO72, IO73 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0129] 100, G130 are respectively connected between the I/O line pairs IO70, IO73 and the I/O line pairs IO170, IO171. The column selection gates G100, G130 connect/disconnect the I/O line pairs IO70, IO73 to/from the I/O line pairs IO170, IO171 in response to the column selection signal C20. The column selection gates G110, G120 are respectively connected between the I/O line pairs IO71, IO72 and the I/O line pairs IO170, IO171. The column selection gates G110, G120 connect/disconnect the I/O line pairs IO71, IO72 to/from the I/O line pairs IO170, IO171 in response to the column selection signal C21, respectively.
  • Note that the column selection gates G[0130] 00 to G03, G10 to G13, G20 to G23, G30 to G33 form a first column selection circuit. The column selection gates G100, G110, G120, G130 form a second column selection circuit. The I/O line pairs IO70 to IO73 each forms a first I/O line pair. The I/O line pairs IO170, IO171 each forms a second I/O line pair.
  • The sense amplifier & write driver SA[0131] 70, SA73 is activated in response to the column selection signal C20, and amplifies the data in the memory cell read onto the I/O line pair IO70, IO73, respectively. The sense amplifier & write driver SA70, SA73 is activated in response to the column selection signal C20, and writes the data from the I/O buffer IB70, IB71 to the memory cell through the I/O line pair IO70, IO73 and the bit line pair BL00 to BL03, BL30 to BL33, respectively
  • The sense amplifier & write driver SA[0132] 71, SA72 is activated in response to the column selection signal C21, and amplifies the data in the memory cell read onto the I/O line pair IO71, IO72, respectively. The sense amplifier & write driver SA71, SA72 is activated in response to the column selection signal C21, and writes the data from the I/O buffer IB70, IB71 to the memory cell through the I/O line pair IO71, IO72 and the bit line pair BL10 to BL13, BL20 to BL23.
  • The I/O buffer IB[0133] 70, IB71 externally outputs the data transferred from the I/O line pair (IO70, IO71), (IO72, IO73) onto the I/O line pair IO170, IO171, and transfers the external data to the I/O line pair IO170, IO171, respectively.
  • The SRAM structured as described above can also achieve the same effects as those in the first embodiment. [0134]
  • Eighth Embodiment
  • FIG. 10 is a block diagram showing the structure of the SRAM according to the eighth embodiment of the present invention. This SRAM is different from that of FIG. 1 in that this SRAM includes two first I/O line pairs IO[0135] 1O, IO12 and a single second I/O line pair IO100. Referring to FIG. 10, this SRAM includes a column decoder 101, I/O line pairs IO1O, IO12, IO100, sense amplifiers & write drivers SA10, SA12, column selection gates G1OO, G110, and an I/O buffer IB10 instead of the column decoder 11, the I/O line pairs IO0 to IO3, the sense amplifiers & write drivers SA0 to SA3 and the I/O buffers IB0 to IB3 in the SRAM of FIG. 1. This SRAM has otherwise the same structure as that of the SRAM in FIG. 1.
  • In response to a column address signal CAD, the [0136] column decoder 101 selects two bit line pairs from the memory block BK0, BK1 selected by the block selection signal 12. The column decoder 101 outputs an active column selection signal C10 to C13 in order to select the bit line pairs (BL00, BL02), (BL01, BL03), (BL10, BL12), (BL11, BL13). In response to the column address signal CAD, the column decoder 101 selects one of the I/O line pairs IO10 to IO12 that is connected to the bit line pair in the memory block BK0, BK1 selected by the block selection circuit 12. The column decoder 101 outputs an active column selection signal C20 in order to select the I/O line pair IO10, and outputs an active column selection signal C21 in order to select the I/O line pair IO12.
  • The column selection gates G[0137] 00, G01, G10, G11 are respectively connected between the bit line pairs BL00, BLO1, BL10, BL11 and the I/O line pair IO10. The column selection gates G00, G01, G10, G11 connect/disconnect the bit line pairs BL00, BL01, BL10, BL11 to/from the I/O line pair IO10 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0138] 02, G03, G12, G13 are respectively connected between the bit line pairs BL02, BL03, BL12, BL13 and the I/O line pair IO12. The column selection gates G02, G03, G12, G13 connect/disconnect the bit line pairs BL02, BL03, BL12, BL13 to/from the I/O line pair IO12 in response to the column selection signals C10 to C13, respectively.
  • The column selection gate G[0139] 100 is connected between the I/O line pairs IO10 and IO100. The column selection gate G100 connects/disconnects the I/O line pair IO10 to/from the I/O line pair IO100 in response to the column selection signal C20. The column selection gate G110 is connected between the I/O line pairs IO12 and IO100. The column selection gate G110 connects/disconnects the I/O line pairs IO12 to/from the I/O line pair IO100 in response to the column selection signal C21.
  • Note that the column selection gates G[0140] 00 to G03, G10 to G13 form a first column selection circuit. The column selection gates G100, G110 form a second column selection circuit. The I/O line pairs IO10, IO12 each forms a first I/O line pair. The I/O line pair IO100 forms a second I/O line pair.
  • The sense amplifier & write driver SA[0141] 1, SA12 is activated in response to the column selection signal C20, C21, and amplifies the data in the memory cell read onto the I/O line pair IO10, IO12, respectively. The sense amplifier & write driver SA10, SA12 is activated in response to the column selection signal C20, C21, and writes the data from the I/O buffer IB10 to the memory cell through the I/O line pair IO10, IO12 and the bit line pair (BL00, BL01, BL10, BL11), (BL02, BL03, BL12, BL13), respectively.
  • The I/O buffer IB[0142] 10 externally outputs the data transferred from the I/O line pair IO10, IO12 onto the I/O line pair IO100, and transfers the external data onto the I/O line pair IO100.
  • The SRAM structured as described above can also achieve the same effects as those in the first embodiment. [0143]
  • Ninth Embodiment
  • FIG. 11 is a block diagram showing the structure of the SRAM according to the ninth embodiment of the present invention. Referring to FIG. 11, this SRAM further includes I/O line pairs IO[0144] 11, IO13, IO101, sense amplifiers & write drivers SA11, SA13 and an I/O buffer IB11 in addition to the elements of the SRAM in FIG. 10.
  • This SRAM selects four bit line pairs from the memory block BK[0145] 0, BK1 selected by the block selection circuit 12. Two of the selected four bit line pairs are connected to the I/O line pairs IO100, IO101, respectively.
  • In response to a column address signal CAD, the [0146] column decoder 111 selects four bit line pairs from the memory block BK0, BK1 selected by the block selection circuit 12. The column decoder 111 outputs an active column selection signal C10 to C13 in order to select four bit line pairs (BL00, BL02, BL04, BL06), (BL01, BL03, BL05, BL07), (BL10, BL12, BL14, BL16), (BL11, BL13, BL15, BL17). In response to the column address signal CAD, the column decoder 111 selects two of the I/O line pairs IO10 to IO13. The column decoder 111 outputs an active column selection signal C20 in order to select the I/O line pairs IO10, IO11, and outputs an active column selection signal C21 in order to select the I/O line pairs IO12, IO13.
  • The column selection gates G[0147] 00, G01, G10, G11 are respectively connected between the bit line pairs BL00, BL01, BL10, BL11 and the I/O line pair IO10. The column selection gates G00, G01, G10, G11 connect/disconnect the bit line pairs BL00, BL01, BL10, BL11 to/from the I/O line pair IO10 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0148] 02, G03, G12, G13 are respectively connected between the bit line pairs BL02, BL03, BL12, BL13 and the I/O line pair IO12. The column selection gates G02, G03, G12, G13 connect/disconnect the bit line pairs BL02, BL03, BL12, BL13 to/from the I/O line pair IO12 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0149] 04, G05, G14, G15 are respectively connected between the bit line pairs BL04, BL05, BL14, BL15 and the I/O line pair IO11. The column selection gate G04, G05, G14, G15 connect/disconnect the bit line pairs BL04, BL05, BL14, BL15 to/from the I/O line pair IO11 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0150] 06, G07, G16, G17 are respectively connected between the bit line pairs BL06, BL07, BL16, BL17 and the I/O line pair IO13. The column selection gates G06, G07, G16, G17 connect/disconnect the bit line pairs BL06, BL07, BL16, BL17 to/from the I/O line pair IO13 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0151] 100, G101 are respectively connected between the I/O line pairs IO10, IO11 and the I/O line pairs IO100, IO101. The column selection gates G100, G101 connect/disconnect the I/O line pairs IO10, IO11 to/from the I/O line pairs IO100, IO101 in response to the column selection signal C20, respectively. The column selection gates G110, G111 are respectively connected between the I/O line pairs IO12, IO13 and the I/O line pairs IO100, IO101. The column selection gates G110, G111 connect/disconnect the I/O line pairs IO12, IO13 to/from the I/O line pairs IO100, IO101 in response to the column selection signal C21, respectively.
  • Note that the column selection gates G[0152] 00 to G07, G10 to G17 form a first column selection circuit. The column selection gates G100, G101, G110, G111 form a second column selection circuit. The I/O line pairs IO10 to IO13 each forms a first I/O line pair. The I/O line pairs IO100, IO101 each forms a second I/O line pair.
  • The sense amplifier & write driver SA[0153] 10, SA12 is activated in response to the column selection signal C20, C21, and amplifies the data in the memory cell read onto the I/O line pair IO10, IO12, respectively. The sense amplifier & write driver SA10, SA12 is activated in response to the column selection signal C20, C21, and writes the data from the I/O buffer IB10 to the memory cell through the I/O line pair IO10, IO12 and the bit line pair (BL00, BL01, BL10, BL11), (BL02, BL03, BL12, BL13), respectively.
  • The sense amplifier & write driver SA[0154] 11, SA13 is activated in response to the column selection signal C20, C21, and amplifies the data in the memory cell read onto the I/O line pair IO11, IO13, respectively. The sense amplifier & write driver SA11, SA13 is activated in response to the column selection signal C20, C21, and writes the data from the I/O buffer IB11 to the memory cell through the I/O line pair IO11, IO13 and the bit line pair (BL04, BL05, BL14, BL15), (BL06, BL07, BL16, BL17).
  • The I/O buffer IB[0155] 10 externally outputs the data transferred from the I/O line pair IO10, IO12 onto the I/O line pair IO100, and transfers the external data onto the I/O line pair IO100. The I/O buffer IB11 externally outputs the data transferred from the I/O line pair IO11, IO13 onto the I/O line pair IO101, and transfers the external data onto the I/O line pair IO101.
  • The SRAM structured as described above can also achieve the same effects as those in the first embodiment. [0156]
  • Tenth Embodiment
  • FIG. 12 is a block diagram showing the structure of the SRAM according to the tenth embodiment of the present invention. The SRAM of FIG. 12 is different from that of FIG. 11 in that the memory cell array MA includes four memory blocks BK[0157] 0 to BK3. The memory cell array MA has the same structure as that shown in FIG. 6.
  • In response to a column address signal CAD, the [0158] column decoder 121 selects two bit line pairs from each of the two memory blocks selected by the block selection circuit 12. In other words, the column decoder 121 selects four bit line pairs in total. The column decoder 121 outputs an active column selection signal C10 to C13 in order to select four bit line pairs (BL00, BL02, BL30, BL32), (BL01, BL03, BL31, BL33), (BL10, BL12, BL20, BL22), (BL11, BL13, BL21, BL23). In response to the column address signal CAD, the column decoder 121 selects two of the I/O line pairs IO10 to IO13, which are respectively connected to the bit line pairs in the memory blocks selected by the block selection circuit 12. The column decoder 121 outputs an active column selection signal C20 in order to select the I/O line pairs IO10, IO13, and outputs an active column selection signal C21 in order to select the I/O line pairs IO11, IO12.
  • The column selection gates G[0159] 00, G0, G10, G11 are respectively connected between the bit line pairs BL00, BL01, BL10, BL11 and the I/O line pair IO10. The column selection gates G00, G01, G10, G11 connect/disconnect the bit line pairs BL00, BL01, BL10, BL11 to/from the I/O line pair IO01 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0160] 02, G03, G12, G13 are respectively connected between the bit line pairs BL02, BL03, BL12, BL13 and the I/O line pair IO11. The column selection gates G02, G03, G12, G13 connect/disconnect the bit line pairs BL02, BL03, BL12, BL13 to/from the I/O line pair IO11 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0161] 30, G31, G20, G21 are respectively connected between the bit line pairs BL30, BL31, BL20, BL21 and the I/O line pair IO12. The column selection gates G30, G31, G20, G21 connect/disconnect the bit line pairs BL30, BL31, BL20, BL21 to/from the I/O line pair IO12 in response to the column selection signals C10 to C13, respectively.
  • The column selection gates G[0162] 32, G33, G22, G23 are respectively connected between the bit line pairs BL32, BL33, BL22, BL23 and the I/O line pair IO13. The column selection gates G32, G33, G22, G23 connect/disconnect the bit line pairs BL32, BL33, BL22, BL23 to/from the I/O line pair IO13 in response to the column selection signals C10 to C13.
  • The column selection gates G[0163] 100, G130 are respectively connected between the I/O line pairs IO10, IO13 and the I/O line pairs IO100, IO101. The column selection gates G100, G130 connect/disconnect the I/O line pairs IO10, 1O13 to/from the I/O line pairs IO100, IO101 in response to the column selection signal C20, respectively. The column selection gates G110, G120 are respectively connected between the I/O line pairs IO11, IO12 and the I/O line pairs IO100, IO101. The column selection gates G110, G120 connect/disconnect the I/O line pairs IO11, IO12 to/from the I/O line pairs IO100, IO101 in response to the column selection signal C21.
  • Note that the column selection gates G[0164] 00 to G03, G10 to G13, G20 to G23, G30 to G33 form a first column selection circuit. The column selection gates G100, G110, G120, G130 form a second column selection circuit. The I/O line pairs IO10 to IO13 each forms a first I/O line pair. The I/O line pairs IO100, IO101 each forms a second I/O line pair.
  • The sense amplifier & write driver SA[0165] 10, SA11 is activated in response to the column selection signal C20, C21, and amplifies the data in the memory cell read onto the I/O line pair IO10, IO11, respectively. The sense amplifier & write driver SA10, SA11 is activated in response to the column selection signal C20, C21, and writes the data from the I/O buffer IB10 to the memory cell through the I/O line pair IO10, IO11 and the bit line pair (BL00, BL01, BL10, BL11), (BL02, BL03, BL12, BL13), respectively.
  • The sense amplifier & write driver SA[0166] 12, SA13 is activated in response to the column selection signal C20, C21, and amplifies the data in the memory cell read onto the I/O line pair IO12, IO13, respectively. The sense amplifier & write driver SA12, SA13 is activated in response to the column selection signal C20, C21, and writes the data from the I/O buffer IB11 to the memory cell through the I/O line pair IO12, IO13 and the bit line pair (BL20, BL21, BL30, BL31), (BL22, BL23, BL32, BL33), respectively.
  • The I/O buffer IB[0167] 10 externally outputs the data transferred from the I/O line pair IO10, IO11 onto the I/O line pair IO100, and transfers the external data onto the I/O line pair IO100. The I/O buffer IB11 externally outputs the data transferred from the I/O line pair IO12, IO13 onto the I/O line pair IO101, and transfers the external data onto the I/O line pair IO101.
  • The SRAM structured as described above can also achieve the same effects as those in the first embodiment. [0168]
  • Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of illustration, the spirit and scope of the present invention being limited only by the terms of the appended claims. [0169]

Claims (6)

What is claimed is:
1. A semiconductor memory device, comprising:
a memory cell array including a plurality of memory cells arranged in rows and columns, a plurality of main word lines arranged in the rows, and a plurality of bit line pairs arranged in the columns, wherein
m main word lines are arranged per row (where m is an integer equal to or greater than two), and
the memory cell array is divided into a plurality of memory blocks in the column direction, each of the plurality of memory blocks including a plurality of sub word lines arranged in the rows and each connected to one of the m main word lines arranged in the corresponding row, the semiconductor memory device further comprising:
a block selection circuit for selecting a corresponding one of the plurality of memory blocks in response to a column address signal;
a row decoder for selecting a corresponding row in response to a row address signal;
a word driver for activating one of the m main word lines arranged in the row selected by the row decoder, which is connected to the sub word line included in the memory block selected by the block selection circuit; and
a column decoder for selecting a corresponding column in response to the column address signal.
2. The semiconductor memory device according to claim 1, further comprising:
n first input/output (I/O) line pairs (where n is a positive integer), wherein
the column decoder selects n columns from the memory block selected by the block selection circuit, in response to the column address signal, the semiconductor memory device further comprising:
a first column selection circuit for connecting bit line pairs corresponding to the n columns selected by the column decoder to the n first I/O line pairs.
3. The semiconductor memory device according to claim 2, wherein the column decoder further selects p first I/O line pairs from the n first I/O line pairs in response to the column address signal (where p is a positive integer), the semiconductor memory device further comprising:
p second I/O line pairs; and
a second column selection circuit for connecting the p first I/O line pairs selected by the column decoder to the p second I/O line pairs.
4. The semiconductor memory device according to claim 1, further comprising:
n first I/O line pairs (where n is a positive integer); and
p second I/O line pairs (where p is a positive integer), wherein
the column decoder selects n bit line pairs in response to the column address signal, the n bit line pairs including p bit line pairs included in the memory block selected by the block selection circuit, the semiconductor memory device further comprising:
a first column selection circuit for connecting the n bit line pairs selected by the column decoder to the n first I/O line pairs; and
a second column selection circuit for connecting to the p second I/O line pairs p first I/O line pairs of the n first I/O line pairs, which are connected to the p bit line pairs included in the memory block selected by the block selection circuit.
5. The semiconductor memory device according to claim 1, wherein each of a plurality of sub word lines included in one of the plurality of memory blocks and each of a plurality of sub word lines included in a memory block adjacent to the memory block are connected to one of the m main word lines arranged in the corresponding row through a common line.
6. The semiconductor memory device according to claim 1, further comprising a precharge circuit for precharging a plurality of bit line pairs included in the memory block selected by the block selection circuit to a prescribed potential.
US09/981,981 2000-10-23 2001-10-19 Semiconductor memory device having hierarchical word line structure Expired - Lifetime US6452862B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2000322131A JP2002133873A (en) 2000-10-23 2000-10-23 Semiconductor memory
JP2000-322131 2000-10-23

Publications (2)

Publication Number Publication Date
US20020048210A1 true US20020048210A1 (en) 2002-04-25
US6452862B1 US6452862B1 (en) 2002-09-17

Family

ID=18800055

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/981,981 Expired - Lifetime US6452862B1 (en) 2000-10-23 2001-10-19 Semiconductor memory device having hierarchical word line structure

Country Status (2)

Country Link
US (1) US6452862B1 (en)
JP (1) JP2002133873A (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080291741A1 (en) * 2007-05-25 2008-11-27 Pantas Sutardja Bit line decoder architecture for nor-type memory array
GB2517584A (en) * 2013-08-15 2015-02-25 Advanced Risc Mach Ltd Memory access control in a memory device
US9601211B1 (en) * 2015-12-09 2017-03-21 SK Hynix Inc. Semiconductor memory device
US10431269B2 (en) * 2015-02-04 2019-10-01 Altera Corporation Methods and apparatus for reducing power consumption in memory circuitry by controlling precharge duration

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE10128254B4 (en) * 2001-06-11 2016-09-01 Polaris Innovations Ltd. Integrated memory with a multi-segment memory cell array and method of operation
JP3870772B2 (en) * 2001-12-06 2007-01-24 セイコーエプソン株式会社 Semiconductor memory device and electronic apparatus using the same
KR100512936B1 (en) * 2002-11-18 2005-09-07 삼성전자주식회사 Semiconductor memory device and layout method thereof
JP4331966B2 (en) * 2003-04-14 2009-09-16 株式会社ルネサステクノロジ Semiconductor integrated circuit
KR100558561B1 (en) * 2004-10-28 2006-03-10 삼성전자주식회사 Semiconductor memory apparatus
JP2007257707A (en) * 2006-03-22 2007-10-04 Elpida Memory Inc Semiconductor memory device
KR100930384B1 (en) * 2007-06-25 2009-12-08 주식회사 하이닉스반도체 Input / output line detection amplifier and semiconductor memory device using same
JP2011146094A (en) * 2010-01-14 2011-07-28 Renesas Electronics Corp Semiconductor integrated circuit
AU2012279038B2 (en) 2011-07-05 2015-09-24 Saudi Arabian Oil Company Floor mat system and associated, computer medium and computer-implemented methods for monitoring and improving health and productivity of employees
US9962083B2 (en) * 2011-07-05 2018-05-08 Saudi Arabian Oil Company Systems, computer medium and computer-implemented methods for monitoring and improving biomechanical health of employees
US10108783B2 (en) 2011-07-05 2018-10-23 Saudi Arabian Oil Company Systems, computer medium and computer-implemented methods for monitoring health of employees using mobile devices
US9492120B2 (en) 2011-07-05 2016-11-15 Saudi Arabian Oil Company Workstation for monitoring and improving health and productivity of employees
US9844344B2 (en) 2011-07-05 2017-12-19 Saudi Arabian Oil Company Systems and method to monitor health of employee when positioned in association with a workstation
US8872640B2 (en) 2011-07-05 2014-10-28 Saudi Arabian Oil Company Systems, computer medium and computer-implemented methods for monitoring health and ergonomic status of drivers of vehicles
US9710788B2 (en) 2011-07-05 2017-07-18 Saudi Arabian Oil Company Computer mouse system and associated, computer medium and computer-implemented methods for monitoring and improving health and productivity of employees
US10307104B2 (en) 2011-07-05 2019-06-04 Saudi Arabian Oil Company Chair pad system and associated, computer medium and computer-implemented methods for monitoring and improving health and productivity of employees
US9526455B2 (en) * 2011-07-05 2016-12-27 Saudi Arabian Oil Company Systems, computer medium and computer-implemented methods for monitoring and improving health and productivity of employees
US9256711B2 (en) 2011-07-05 2016-02-09 Saudi Arabian Oil Company Systems, computer medium and computer-implemented methods for providing health information to employees via augmented reality display
US9722472B2 (en) 2013-12-11 2017-08-01 Saudi Arabian Oil Company Systems, computer medium and computer-implemented methods for harvesting human energy in the workplace
US10475351B2 (en) 2015-12-04 2019-11-12 Saudi Arabian Oil Company Systems, computer medium and methods for management training systems
US9889311B2 (en) 2015-12-04 2018-02-13 Saudi Arabian Oil Company Systems, protective casings for smartphones, and associated methods to enhance use of an automated external defibrillator (AED) device
US10642955B2 (en) 2015-12-04 2020-05-05 Saudi Arabian Oil Company Devices, methods, and computer medium to provide real time 3D visualization bio-feedback
US10628770B2 (en) 2015-12-14 2020-04-21 Saudi Arabian Oil Company Systems and methods for acquiring and employing resiliency data for leadership development
KR20180066600A (en) * 2016-12-09 2018-06-19 에스케이하이닉스 주식회사 Semiconductor memory decvice, and signal line layout thereof
US10824132B2 (en) 2017-12-07 2020-11-03 Saudi Arabian Oil Company Intelligent personal protective equipment
US10332586B1 (en) * 2017-12-19 2019-06-25 Micron Technology, Inc. Apparatuses and methods for subrow addressing

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3781793B2 (en) * 1995-01-10 2006-05-31 株式会社ルネサステクノロジ Dynamic semiconductor memory device
JPH0936328A (en) * 1995-07-14 1997-02-07 Hitachi Ltd Dynamic ram
KR100246311B1 (en) * 1996-09-17 2000-03-15 김영환 Semiconductor memory device
JP3173387B2 (en) * 1996-09-20 2001-06-04 日本電気株式会社 Semiconductor storage device and decode circuit
KR100253277B1 (en) * 1997-02-19 2000-05-01 김영환 Hierarchy word line structure
US6314042B1 (en) * 1998-05-22 2001-11-06 Mitsubishi Denki Kabushiki Kaisha Fast accessible semiconductor memory device
JP2000011639A (en) 1998-06-19 2000-01-14 Mitsubishi Electric Corp Semiconductor storage
JP3304899B2 (en) * 1998-11-20 2002-07-22 日本電気株式会社 Semiconductor storage device
KR100388319B1 (en) 1998-12-30 2003-10-10 주식회사 하이닉스반도체 Output Signal Arrangement Structure of Low Decoding Array
JP3838607B2 (en) 1999-03-17 2006-10-25 松下電器産業株式会社 Semiconductor integrated circuit device

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7936581B2 (en) 2007-05-25 2011-05-03 Marvell World Trade Ltd. Bit line decoder architecture for nor-type memory array
US20090010062A1 (en) * 2007-05-25 2009-01-08 Pantas Sutardja Bit line decoder architecture for NOR-type memory array
US20080291741A1 (en) * 2007-05-25 2008-11-27 Pantas Sutardja Bit line decoder architecture for nor-type memory array
US20090010061A1 (en) * 2007-05-25 2009-01-08 Pantas Sutardja Bit line decoder architecture for NOR-type memory array
US20110205809A1 (en) * 2007-05-25 2011-08-25 Pantas Sutardja Bit Line Decoder Architecture for NOR-Type Memory Array
US7869246B2 (en) 2007-05-25 2011-01-11 Marvell World Trade Ltd. Bit line decoder architecture for NOR-type memory array
US7869247B2 (en) 2007-05-25 2011-01-11 Marvell World Trade Ltd. Bit line decoder architecture for NOR-type memory array
US8154902B2 (en) 2007-05-25 2012-04-10 Marvell World Trade Ltd. Bit line decoder architecture for NOR-type memory array
US20090010060A1 (en) * 2007-05-25 2009-01-08 Pantas Sutardja Bit line decoder architecture for nor-type memory array
WO2008148091A1 (en) * 2007-05-25 2008-12-04 Marvell World Trade Ltd. Tree type bit line decoder architecture for nor-type memory array
US7869248B2 (en) 2007-05-25 2011-01-11 Marvell World Trade Ltd. Bit line decoder architecture for NOR-type memory array
GB2517584A (en) * 2013-08-15 2015-02-25 Advanced Risc Mach Ltd Memory access control in a memory device
US9111596B2 (en) 2013-08-15 2015-08-18 Arm Limited Memory access control in a memory device
GB2517584B (en) * 2013-08-15 2016-03-09 Advanced Risc Mach Ltd Memory access control in a memory device
TWI622992B (en) * 2013-08-15 2018-05-01 Arm股份有限公司 Memory access control in a memory device
US10431269B2 (en) * 2015-02-04 2019-10-01 Altera Corporation Methods and apparatus for reducing power consumption in memory circuitry by controlling precharge duration
US9601211B1 (en) * 2015-12-09 2017-03-21 SK Hynix Inc. Semiconductor memory device

Also Published As

Publication number Publication date
JP2002133873A (en) 2002-05-10
US6452862B1 (en) 2002-09-17

Similar Documents

Publication Publication Date Title
US6452862B1 (en) Semiconductor memory device having hierarchical word line structure
US6650572B2 (en) Compact analog-multiplexed global sense amplifier for rams
US5659515A (en) Semiconductor memory device capable of refresh operation in burst mode
US6711051B1 (en) Static RAM architecture with bit line partitioning
US7319606B2 (en) Memory
US4486860A (en) System for driving a dynamic random access memory device
KR100824798B1 (en) Memory core capable of writing a full data pattern to edge sub arrays, semiconductor memory device having the same, and method for testing edge sub arrays
US6870205B2 (en) Scalable hierarchical I/O line structure for a semiconductor memory device
JPH1050076A (en) Associated memory
US6366526B2 (en) Static random access memory (SRAM) array central global decoder system and method
US6118723A (en) Semiconductor memory device
US5715209A (en) Integrated circuit memory devices including a dual transistor column selection switch and related methods
US5768201A (en) Bit line sense amplifier array for semiconductor memory device
US6781903B2 (en) Semiconductor memory device with power consumption reduced in non-data-access
JP2007109325A (en) Semiconductor memory device
US6404693B1 (en) Integrated circuit memory devices that select sub-array blocks and input/output line pairs based on input/output bandwidth, and methods of controlling same
US20070070756A1 (en) Semiconductor memory device sharing sense amplifier
US6977860B1 (en) SRAM power reduction
US6434079B2 (en) Semiconductor memory device for distributing load of input and output lines
US7352648B2 (en) Semiconductor memory
US7064993B2 (en) Semiconductor memory device with common I/O type circuit configuration achieving write before sense operation
US7251149B2 (en) Semiconductor memory device provided with a write column selection switch and a read column selection switch separately
US6674685B2 (en) Semiconductor memory device having write column select gate
US5574696A (en) Dynamic ram device having high read operation speed
JPH11265577A (en) Semiconductor memory

Legal Events

Date Code Title Description
AS Assignment

Owner name: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TOMOTANI, HIROSHI;REEL/FRAME:012284/0208

Effective date: 20010927

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: PANASONIC CORPORATION, JAPAN

Free format text: CHANGE OF NAME;ASSIGNOR:MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.;REEL/FRAME:052184/0943

Effective date: 20081001

AS Assignment

Owner name: PANASONIC SEMICONDUCTOR SOLUTIONS CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PANASONIC CORPORATION;REEL/FRAME:052755/0917

Effective date: 20200521