US20020027288A1 - Bit line structure for semiconductor device - Google Patents
Bit line structure for semiconductor device Download PDFInfo
- Publication number
- US20020027288A1 US20020027288A1 US09/981,485 US98148501A US2002027288A1 US 20020027288 A1 US20020027288 A1 US 20020027288A1 US 98148501 A US98148501 A US 98148501A US 2002027288 A1 US2002027288 A1 US 2002027288A1
- Authority
- US
- United States
- Prior art keywords
- layer pattern
- contact hole
- bit line
- layer
- pattern
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 38
- 125000006850 spacer group Chemical group 0.000 claims abstract description 30
- 239000000758 substrate Substances 0.000 claims abstract description 23
- 239000011248 coating agent Substances 0.000 claims abstract description 5
- 238000000576 coating method Methods 0.000 claims abstract description 5
- 239000000463 material Substances 0.000 claims description 15
- 150000004767 nitrides Chemical class 0.000 claims description 13
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 7
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 7
- 229910052710 silicon Inorganic materials 0.000 claims description 6
- 239000010703 silicon Substances 0.000 claims description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 5
- 238000000034 method Methods 0.000 abstract description 56
- 230000008569 process Effects 0.000 abstract description 52
- 238000000059 patterning Methods 0.000 abstract description 12
- 238000003860 storage Methods 0.000 abstract description 12
- 239000003990 capacitor Substances 0.000 abstract description 11
- 238000004519 manufacturing process Methods 0.000 abstract description 6
- 239000010410 layer Substances 0.000 description 104
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 12
- 230000003647 oxidation Effects 0.000 description 7
- 238000007254 oxidation reaction Methods 0.000 description 7
- 230000015572 biosynthetic process Effects 0.000 description 5
- 238000000206 photolithography Methods 0.000 description 4
- 238000004140 cleaning Methods 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical compound [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 description 2
- 229910021342 tungsten silicide Inorganic materials 0.000 description 2
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 239000011247 coating layer Substances 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- -1 silicon oxy nitride Chemical class 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/485—Bit line contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/033—Making the capacitor or connections thereto the capacitor extending over the transistor
- H10B12/0335—Making a connection between the transistor and the capacitor, e.g. plug
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/482—Bit lines
Definitions
- the present invention relates to a semiconductor device, and more particularly, to a bit line structure in wiring structures and a fabrication method thereof.
- ARC anti-reflectance coating
- the ARC film is formed on a material film to be patterned and suppresses diffused reflection on the surface of the material film. Since the diffused reflection on the surface of the material film is suppressed, accuracy by the photolithography can increase. Therefore, a more minute and uniform material film pattern can be attained.
- the ARC film must be removed after the material film under the ARC film is patterned, i.e., after a bit line is formed, since the remaining ARC film can serve as an etching stopper in a subsequent process and thus cause an etch failure or a contact hole formation failure.
- FIG. 1 is a cross-sectional view showing a conventional bit line structure for a semiconductor device.
- a bit line 60 is formed on a first dielectric layer 23 .
- the bit line 60 is comprised of conductive films, e.g., an impurity-doped polycrystalline silicon layer 61 and a tungsten silicide layer 63 .
- a process for forming the bit line 60 is performed as follows. First, a direct contact hole and/or a direct contact pad can be formed by patterning the first dielectric layer 23 using a photolithographic process for interposing an ARC film on it. After removing the ARC film, a conductive film used as the bit line 60 is formed on the first dielectric layer 23 .
- a second dielectric layer 25 covering the bit line 60 is formed after the bit line 60 is formed.
- the second dielectric layer 25 is patterned to form a buried contact hole 29 for exposing a semiconductor substrate 10 .
- the buried contact hole 29 is cleaned, and another conductive layer for filling the contact hole 29 , e.g., a storage node of a capacitor, is then formed.
- a conductive buried contact pad 31 can also be formed below the buried contact hole 29 .
- bit line 60 may be damaged or oxidized by a subsequent process such as a storage node cleaning or forming process. Therefore, a spacer 27 for covering the sidewall of the buried contact hole 29 is introduced to prevent damage to or oxidation of the bit line 60 .
- introduction of the spacer 27 on the sidewalls of the buried contact hole 29 substantially reduces the bottom critical dimension of the buried contact hole 29 , which may cause a reduction in a process margin in a subsequent process such as a process for forming a conductive film for filling the buried contact hole 29 .
- the contact area, i.e., the interface, between the conductive film for filling the buried contact hole 29 and the lower buried contact pad 31 becomes substantially small, and thus a contact resistance can be increased.
- bit line structure for semiconductor devices, by which a buried contact hole can be formed while oxidation of a bit line is prevented, and an increase in contact resistance can be curbed since a more bottom critical dimension of the buried contact hole can be attained.
- a bit line structure for semiconductor devices comprising: a first dielectric film pattern formed on a semiconductor substrate and having a first contact hole exposing a part of the semiconductor substrate; a first conductive film pattern formed on the first dielectric film pattern, filling the first contact hole, and used as a bit line; a lower protecting layer pattern which protects the lower surface of the first conductive layer pattern on the interface between the first conductive layer pattern and the first dielectric layer pattern, and is comprised of an anti-reflectance coating (ARC) layer; a spacer on the sidewall of the first conductive film pattern; an upper protecting layer pattern which covers and protects the upper surface of the first conductive layer pattern and is comprised of an ARC layer; and a second dielectric layer pattern which insulates the first conductive film pattern, is isolated from the first conductive film pattern, and has a second contact hole for exposing the semiconductor substrate.
- ARC anti-reflectance coating
- the spacer is formed of a nitride material selected from the group consisting of silicon nitride and silicon oxynitride.
- the lower protecting film pattern is a nitride-based ARC layer.
- the upper protecting film pattern is a nitride-based ARC layer.
- a second conductive film pattern for filling the second contact hole is further formed on the second dielectric film pattern.
- a method of fabricating a bit line structure for semiconductor devices In this method, a first dielectric layer is formed on a semiconductor substrate. A lower ARC layer is formed on the first dielectric layer to prevent diffused reflection on the surface of the first dielectric layer. A first dielectric layer pattern having a first contact hole exposing the semiconductor substrate is formed by patterning the lower ARC layer and the first dielectric layer. A first conductive layer for filling the first contact hole is formed on the lower ARC layer. An upper ARC layer for preventing diffused reflection on the surface of the first conductive layer is formed on the first conductive layer.
- a first conductive layer pattern used as a bit line is formed by sequentially patterning the upper ARC layer, the first conductive layer, and the lower ARC layer. Also, upper and lower protecting film patterns are formed, which are respectively comprised of the upper and lower ARC layers and protect the first conductive layer pattern.
- the upper and lower protecting film patterns are nitride-based ARC layers.
- a spacer is formed on the sidewall of the first conductive layer pattern.
- the spacer is formed of a nitride material selected from the group consisting of silicon nitride and silicon oxynitride.
- a second dielectric layer pattern is formed, which covers the first conductive layer pattern, is isolated from the first conductive layer pattern, and has a second contact hole for exposing the semiconductor substrate.
- a second conductive layer pattern for filling the second contact hole is further formed on the second dielectric film pattern.
- oxidation of a bit line is prevented, and a second contact hole, e.g., a buried contact hole, can be formed. Also, an additional spacer on the sidewalls of the buried contact hole can be excluded, thus a larger bottom critical dimension can be secured. Therefore, an increase in the contact resistance of a second conductive film pattern filling the buried contact hole can be prevented. Furthermore, a spacer formation process can be omitted, to simplify the bit line structure fabrication process.
- FIG. 1 is a cross-sectional view illustrating a conventional bit line structure for semiconductor devices
- FIG. 2 is a lay-out illustrating a bit line structure according to an embodiment of the present invention
- FIG. 3 is a cross-sectional view taken along line A-A′ of FIG. 2, to explain a bit line structure according to an embodiment of the present invention
- FIGS. 4A and 4B are cross-sectional views, respectively, taken along lines A-A′ and B-B′ of FIG. 2, illustrating the step of forming a conductive pad on a semiconductor substrate;
- FIGS. 5A and 5B are cross-sectional views, respectively, taken along lines A-A′ and B-B′ of FIG. 2, illustrating the step of forming a first contact hole which is used as a direct contact hole for exposing a direct contact pad;
- FIGS. 6A and 6B are cross-sectional views, respectively, taken along lines A-A′ and B-B′ of FIG. 2, illustrating the step of forming a first conductive film filling a first contact hole on a lower anti-reflectance coating layer;
- FIGS. 7A and 7B are cross-sectional views, respectively, taken along lines A-A′ and B-B′ of FIG. 2, illustrating the step of forming a first conductive film pattern by patterning a first conductive film;
- FIGS. 8A and 8B are cross-sectional views, respectively, taken along lines A-A′ and B-B′ of FIG. 2, illustrating the step of forming a second dielectric film having a second contact hole which is used as a buried contact hole, on a first conductive film pattern.
- a bit line structure includes a first conductive film pattern 605 electrically connected to an active region 130 set on a semiconductor substrate 100 .
- the first conductive film pattern 605 must be insulated from a gate electrode 170 , and thus is electrically connected to the active region 130 via a contact hole and used as a bit line.
- a first contact hole 400 e.g., a direct contact hole, is formed in a direct contact region, to thus electrically connect the active region 130 to the first conductive film pattern 605 .
- Another conductive film can be formed on the first conductive film pattern 605 .
- a second conductive film pattern 700 of FIG. 3 used as the storage node of a capacitor can be formed on the first conductive film pattern 605 .
- the storage node fills a second contact hole 300 formed in the buried contact region, e.g., a buried contact hole.
- the bit line structure according to an embodiment of the present invention can be applied to a structure in which a capacitor has been formed on a bit line, i.e., a capacitor on bit line (COB) structure.
- COB capacitor on bit line
- a first dielectric film pattern 230 having a first contact hole 400 of FIG. 2 is formed under the first conductive film pattern 605 .
- the first contact hole exposes part of a semiconductor substrate 100 , e.g., the active region 130 of FIG. 2 of a direct contact region.
- a lower anti-reflectance coating (ARC) layer is introduced on a first dielectric film in a process for forming the first contact holes 400 of the first dielectric film pattern 230 .
- the lower ARC layer prevents diffused reflection on the surface of a lower film, e.g., the first dielectric film, in a photolithography process in which the first dielectric film pattern 230 is patterned, allowing formation of a minute pattern.
- the lower ARC layer is removed in a subsequent process.
- the embodiment of the present invention uses the lower ARC layer as a lower protecting film pattern 515 for protecting the lower part or lower surface of the first conductive film pattern 605 .
- a first conductive film used as a bit line is formed on the lower ARC layer without being removed.
- the lower ARC layer is also patterned when the first conductive film is patterned, thereby forming the lower protecting film pattern 515 comprised of remaining parts of the lower ARC layer below the first conductive film pattern 605 .
- the lower ARC layer pattern 515 protects the first conductive film pattern 605 from a subsequent process.
- the protection of the first conductive film pattern 605 from a subsequent process is completely achieved by a spacer 570 for covering the sidewall of the first conductive film pattern 605 and an upper protecting film pattern 555 comprised of an upper ARC layer introduced when the first conductive film pattern 605 is patterned.
- the spacer 570 , the upper protecting film pattern 555 , and the lower protecting film pattern 515 are connected to one another, and thus better protection of the first conductive film pattern 605 is achieved.
- Oxidation of or damage to the first conductive film pattern 605 in a subsequent high temperature process can be prevented by the lower protecting film pattern 515 , the upper protecting film pattern 555 , and the spacer 570 .
- the first conductive film pattern 605 can be prevented from being damaged or oxidized by a process for forming a second contact hole 300 (see FIG. 2) such as a subsequent buried contact hole, a process for forming a second conductive film pattern 700 used as a storage node for filling the second contact hole 300 , or a dielectric film forming process.
- the first conductive film pattern 605 can be prevented from being oxidized or damaged by a cleaning process introduced to form the second conductive film pattern 700 , a high temperature process, or an etch process for forming the second contact hole 300 .
- the upper and/or lower ARC layer can be formed of a material which is usually used to form an ARC layer, e.g., a nitride-based material.
- a silicon oxy nitride (SiON) layer as the nitride-based material can be used.
- the spacer 515 is formed of silicon nitride (SiN), or SiON in consideration of the interface or connection with or to the upper or lower protecting film pattern 555 or 515 .
- an isolation film 150 for setting the active region 130 of FIG. 2 is formed on a semiconductor substrate 100 .
- a third dielectric film 210 is formed using an interlayer dielectric (ILD) film covering the semiconductor substrate 100 .
- the third dielectric film 210 is patterned to form a contact hole exposing the active region, e.g., a buried contact hole 301 of FIG. 2 in a buried contact region, or a direct pad contact hole 401 of FIG. 2 in a direct contact region.
- ILD interlayer dielectric
- Conductive pads 310 and 410 for improving contact characteristics are formed using the lower film of the first or second conductive film pattern 605 of FIG. 2 or 700 of FIG. 3 respectively used as a bit line or a storage node. For example, a buried contact pad 310 for filling the buried contact hole, or a direct contact pad 410 for filling the direct contact hole is formed.
- a first dielectric film 230 is formed of a dielectric material on the third dielectric film 210 .
- a lower ARC layer 510 is formed on the first dielectric film 230 .
- the lower ARC layer 510 can prevent diffused reflection on the surface of the first dielectric film 230 in a photolithography process employed to pattern the first dielectric film 230 .
- a photoresist pattern of finer dimensions can be formed.
- Any general ARC layer can be used as the lower ARC layer 510 , but a nitride-based ARC layer is used in consideration of the subsequent step of forming the spacer 570 of FIG. 3.
- a nitride-based ARC layer is used in consideration of the subsequent step of forming the spacer 570 of FIG. 3.
- an SiON layer, etc. is used.
- the first dielectric film is patterned by the above-described photolithographic process for introducing the lower ARC layer 510 , to form a first contact hole 400 corresponding to a direct contact hole for exposing the surface of the direct contact pad 410 .
- the subsequent first conductive film pattern 605 of FIG. 2 is electrically connected to the active region 130 of FIG. 2 in the semiconductor substrate 100 via the first contact hole 400 .
- the first contact hole 400 may directly expose part of the semiconductor substrate 100 without inclusion of the third insulative film 210 or the direct contact pad 410 .
- a first conductive film 600 is formed on the lower ARC layer 510 .
- the first conductive film 600 fills the first contact hole 400 and is electrically connected to the active region 130 (see FIG. 2) of the semiconductor substrate 100 .
- an impurity-doped polycrystalline silicon film 610 filling the first contact hole 400 is formed.
- a tungsten silicide (WSi x ) layer 630 is formed on the polycrystalline silicon layer 610 . In this way, a first conductive layer 600 to be used as a bit line is formed.
- An upper ARC layer 550 is formed on the first conductive layer 600 .
- the upper ARC layer 550 prevents diffused reflection on the surface of the first conductive layer 600 in the photolithography process for patterning the first conductive layer 600 , thereby realizing the first conductive layer pattern 605 (see FIG. 3) of fine dimension or high uniformity.
- any ARC layer can be used as the upper ARC layer 550 , but a nitride-based ARC layer is used in consideration of the step of forming the spacer 570 of FIG. 3.
- an SiON layer is used.
- a first conductive film pattern 605 is formed by patterning the first conductive layer 600 using the photolithographic process for including a photoresist pattern, etc.
- the upper or lower ARC layer 550 or 510 is also patterned, thereby forming a lower protecting layer pattern 515 which is placed on the interface between the first conductive film pattern 605 and the first dielectric film pattern 230 and comprised of the remaining part of the lower ARC layer 510 .
- An upper protecting film pattern 555 comprised of the remaining part of the upper ARC layer 550 is also formed.
- the spacer 570 is formed to cover the exposed sidewall of the first conductive film pattern 605 .
- the spacer 570 is connected to the upper or lower protecting film pattern 555 or 515 .
- the spacer 570 is formed of a material which is similar to the material of the upper or lower protecting film pattern 555 or 515 , e.g., a nitride-based material.
- the spacer 570 is an SiN or SiON layer.
- the first conductive film pattern 605 is enclosed with the spacer 570 , and the upper and lower protecting film patterns 555 and 515 .
- Generation of damage to the first conductive layer pattern 605 can be better prevented. That is, when there is a high temperature process in a subsequent process, such as formation of a second conductive layer used as the storage node of a capacitor and/or formation of a dielectric layer of a capacitor, oxidation of or damage to the first conductive film pattern 605 is prevented by the spacer 570 and the upper and lower protecting film patterns 555 and 515 . Therefore, an increase in the resistance of the first conductive film pattern 605 used as the bit line by oxidation, etc. is suppressed, and reliability of the bit line can thus be heightened. As a consequence, the reliability of semiconductor devices can be improved.
- the entire process can be simplified by introducing the lower protecting film pattern 515 as described above.
- the lower ARC layer 510 can generally serve as an etch stopper in subsequent processes. Accordingly, an additional etch process for removing the lower ARC layer 510 must be performed after the process for patterning the first dielectric film pattern 230 .
- the lower ARC layer 510 exclusive of a portion to be used as the lower protecting film pattern 515 , is simultaneously removed in the patterning process for forming the first conductive film pattern 605 used as the bit line.
- the additional etch process for removing the lower ARC layer 510 can be omitted, so that the entire process becomes simpler.
- a second dielectric film covering the first conductive film pattern 605 is formed.
- the second dielectric layer is patterned to form a second dielectric layer pattern 250 having a second contact hole 300 exposing the lower buried contact pad 310 or the semiconductor substrate 100 .
- a photolithographic process or an etch process for employing a polycrystalline silicon mask, etc. is used in the patterning process for forming the second dielectric layer pattern 250 .
- the polycrystalline silicon mask can be used as an etch mask and/or as a lower storage node stack in a subsequent process for forming a capacitor.
- the second conductive film pattern 700 of FIG. 3 filling the second contact hole 300 is formed.
- the second conductive film pattern 700 can be used as the storage node of a capacitor in a capacitor on bit line (COB) structure. Accordingly, the second conductive film pattern 700 of FIG. 3 can be formed of an impurity-doped polycrystalline silicon layer or an amorphous silicon layer. The polycrystalline silicon mask can also be adopted as a part of the storage node.
- the embodiment of the present invention does not require a process for forming an additional spacer for covering the sidewall of the second contact hole 300 .
- an additional spacer is formed on the sidewall of the second contact hole 300 in a subsequent process, to prevent damage to the first conductive film pattern 605 .
- the first conductive film pattern 605 is covered with and protected by the lower protecting film pattern 515 , the spacer 570 for covering the sidewall of the first conductive film pattern 605 , and the upper protecting film pattern 555 .
- deformation of the polycrystalline silicon mask can be prevented, which can occur in the process for forming an additional spacer covering the sidewall of the second contact hole 300 .
- deformation of the polycrystalline silicon mask can be caused by a thermal process for forming a spacer on the sidewall of the second contact hole 300 , e.g., by a high temperature process used to form an SiN layer. Accordingly, when the polycrystalline silicon mask is used as a part of a storage node in the subsequent process for forming a capacitor, there may be failure in a process for growing a hemispherical grained silicon layer. Thus, increasing the thickness of the polycrystalline silicon mask becomes impossible.
- a failure in processes such as growth of the hemispherical grained silicon layer can be prevented by omitting the process for forming an additional spacer covering the sidewall of the second contact hole 300 . Accordingly, the thickness of the polycrystalline silicon mask can be increased, and thus a small contact hole without a top critical dimension loss, i.e., the second contact hole 300 , can be formed.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A bit line structure for semiconductor devices, and a fabrication method thereof are provided. In this method, a first conductive layer pattern, which fills a first contact hole and is used as a bit line, is formed on a first dielectric layer pattern having the first contact hole formed on a semiconductor substrate. A lower part protecting layer pattern, comprised of an anti-reflectance coating (ARC) layer used in a process for patterning the first dielectric layer pattern, is formed on the interface between the first conductive layer pattern and the first dielectric layer pattern. A spacer for covering the sidewall of the first conductive layer pattern is formed. An upper part protecting layer pattern comprised of an upper ARC layer is formed to cover the upper part of the first conductive layer pattern. A second dielectric layer pattern having a second contact hole is formed to cover the first conductive layer pattern. A second conductive layer pattern filling the second contact hole is formed and used as a storage node of a capacitor.
Description
- This is a divisional of application Ser. No. 09/282,006, filed Mar. 29, 1999, and which is incorporated by reference in its entirety.
- 1. Field of the Invention
- The present invention relates to a semiconductor device, and more particularly, to a bit line structure in wiring structures and a fabrication method thereof.
- 2. Description of the Related Art
- With an increase in the integration of semiconductor devices, a critical dimension decreases. Control of the uniformity of a critical dimension becomes more and more important, thus increasing use of an anti-reflectance coating (ARC) film in a photolithographic process for patterning a material film on a semiconductor substrate. The ARC film has been necessarily adopted in a process for patterning a conductive film which is used as a wiring structure such as a bit line, etc.
- The ARC film is formed on a material film to be patterned and suppresses diffused reflection on the surface of the material film. Since the diffused reflection on the surface of the material film is suppressed, accuracy by the photolithography can increase. Therefore, a more minute and uniform material film pattern can be attained.
- The ARC film must be removed after the material film under the ARC film is patterned, i.e., after a bit line is formed, since the remaining ARC film can serve as an etching stopper in a subsequent process and thus cause an etch failure or a contact hole formation failure.
- FIG. 1 is a cross-sectional view showing a conventional bit line structure for a semiconductor device. Referring to FIG. 1, a
bit line 60 is formed on a firstdielectric layer 23. Here, thebit line 60 is comprised of conductive films, e.g., an impurity-dopedpolycrystalline silicon layer 61 and atungsten silicide layer 63. - A process for forming the
bit line 60 is performed as follows. First, a direct contact hole and/or a direct contact pad can be formed by patterning the firstdielectric layer 23 using a photolithographic process for interposing an ARC film on it. After removing the ARC film, a conductive film used as thebit line 60 is formed on the firstdielectric layer 23. - A second
dielectric layer 25 covering thebit line 60 is formed after thebit line 60 is formed. The seconddielectric layer 25 is patterned to form a buriedcontact hole 29 for exposing asemiconductor substrate 10. The buriedcontact hole 29 is cleaned, and another conductive layer for filling thecontact hole 29, e.g., a storage node of a capacitor, is then formed. A conductive buriedcontact pad 31 can also be formed below the buriedcontact hole 29. - Here, the
bit line 60 may be damaged or oxidized by a subsequent process such as a storage node cleaning or forming process. Therefore, aspacer 27 for covering the sidewall of the buriedcontact hole 29 is introduced to prevent damage to or oxidation of thebit line 60. - However, introduction of the
spacer 27 on the sidewalls of the buriedcontact hole 29 substantially reduces the bottom critical dimension of the buriedcontact hole 29, which may cause a reduction in a process margin in a subsequent process such as a process for forming a conductive film for filling the buriedcontact hole 29. Also, the contact area, i.e., the interface, between the conductive film for filling the buriedcontact hole 29 and the lower buriedcontact pad 31 becomes substantially small, and thus a contact resistance can be increased. - To solve the above problems, it is an object of the present invention to provide a bit line structure for semiconductor devices, by which a buried contact hole can be formed while oxidation of a bit line is prevented, and an increase in contact resistance can be curbed since a more bottom critical dimension of the buried contact hole can be attained.
- It is another object of the present invention to provide a method of fabricating a bit line structure for semiconductor devices, by which a buried contact hole can be formed while oxidation of a bit line is prevented, and an increase in contact resistance can be curbed since a more bottom critical dimension of the buried contact hole can be attained.
- Accordingly, to achieve the first object, there is provided a bit line structure for semiconductor devices, comprising: a first dielectric film pattern formed on a semiconductor substrate and having a first contact hole exposing a part of the semiconductor substrate; a first conductive film pattern formed on the first dielectric film pattern, filling the first contact hole, and used as a bit line; a lower protecting layer pattern which protects the lower surface of the first conductive layer pattern on the interface between the first conductive layer pattern and the first dielectric layer pattern, and is comprised of an anti-reflectance coating (ARC) layer; a spacer on the sidewall of the first conductive film pattern; an upper protecting layer pattern which covers and protects the upper surface of the first conductive layer pattern and is comprised of an ARC layer; and a second dielectric layer pattern which insulates the first conductive film pattern, is isolated from the first conductive film pattern, and has a second contact hole for exposing the semiconductor substrate.
- The spacer is formed of a nitride material selected from the group consisting of silicon nitride and silicon oxynitride. The lower protecting film pattern is a nitride-based ARC layer. The upper protecting film pattern is a nitride-based ARC layer. A second conductive film pattern for filling the second contact hole is further formed on the second dielectric film pattern.
- To achieve the second object, there is provided a method of fabricating a bit line structure for semiconductor devices. In this method, a first dielectric layer is formed on a semiconductor substrate. A lower ARC layer is formed on the first dielectric layer to prevent diffused reflection on the surface of the first dielectric layer. A first dielectric layer pattern having a first contact hole exposing the semiconductor substrate is formed by patterning the lower ARC layer and the first dielectric layer. A first conductive layer for filling the first contact hole is formed on the lower ARC layer. An upper ARC layer for preventing diffused reflection on the surface of the first conductive layer is formed on the first conductive layer.
- A first conductive layer pattern used as a bit line is formed by sequentially patterning the upper ARC layer, the first conductive layer, and the lower ARC layer. Also, upper and lower protecting film patterns are formed, which are respectively comprised of the upper and lower ARC layers and protect the first conductive layer pattern. Here, the upper and lower protecting film patterns are nitride-based ARC layers.
- A spacer is formed on the sidewall of the first conductive layer pattern. The spacer is formed of a nitride material selected from the group consisting of silicon nitride and silicon oxynitride. A second dielectric layer pattern is formed, which covers the first conductive layer pattern, is isolated from the first conductive layer pattern, and has a second contact hole for exposing the semiconductor substrate.
- After the step of forming the second dielectric layer pattern, a second conductive layer pattern for filling the second contact hole is further formed on the second dielectric film pattern.
- According to the present invention, oxidation of a bit line is prevented, and a second contact hole, e.g., a buried contact hole, can be formed. Also, an additional spacer on the sidewalls of the buried contact hole can be excluded, thus a larger bottom critical dimension can be secured. Therefore, an increase in the contact resistance of a second conductive film pattern filling the buried contact hole can be prevented. Furthermore, a spacer formation process can be omitted, to simplify the bit line structure fabrication process.
- The above objects and advantages of the present invention will become more apparent by describing in detail a preferred embodiment thereof with reference to the attached drawings in which:
- FIG. 1 is a cross-sectional view illustrating a conventional bit line structure for semiconductor devices;
- FIG. 2 is a lay-out illustrating a bit line structure according to an embodiment of the present invention;
- FIG. 3 is a cross-sectional view taken along line A-A′ of FIG. 2, to explain a bit line structure according to an embodiment of the present invention;
- FIGS. 4A and 4B are cross-sectional views, respectively, taken along lines A-A′ and B-B′ of FIG. 2, illustrating the step of forming a conductive pad on a semiconductor substrate;
- FIGS. 5A and 5B are cross-sectional views, respectively, taken along lines A-A′ and B-B′ of FIG. 2, illustrating the step of forming a first contact hole which is used as a direct contact hole for exposing a direct contact pad;
- FIGS. 6A and 6B are cross-sectional views, respectively, taken along lines A-A′ and B-B′ of FIG. 2, illustrating the step of forming a first conductive film filling a first contact hole on a lower anti-reflectance coating layer;
- FIGS. 7A and 7B are cross-sectional views, respectively, taken along lines A-A′ and B-B′ of FIG. 2, illustrating the step of forming a first conductive film pattern by patterning a first conductive film; and
- FIGS. 8A and 8B are cross-sectional views, respectively, taken along lines A-A′ and B-B′ of FIG. 2, illustrating the step of forming a second dielectric film having a second contact hole which is used as a buried contact hole, on a first conductive film pattern.
- Hereinafter, embodiments of the present invention will be described in detail with reference to the attached drawings. However, the embodiments of the present invention can be modified into various other forms, and the scope of the present invention must not be interpreted as being restricted to the embodiments. The embodiments are provided to more completely explain the present invention to those skilled in the art. In the drawings, the thicknesses of layers or regions are exaggerated for clarity. Like reference numerals in the drawings denote the same members. Also, when it is written that a layer is formed “on” another layer or a substrate, the layer can be formed directly on the other layer or the substrate, or other layers can intervene therebetween.
- Referring to FIG. 2, a bit line structure according to an embodiment of the present invention includes a first
conductive film pattern 605 electrically connected to anactive region 130 set on asemiconductor substrate 100. The firstconductive film pattern 605 must be insulated from agate electrode 170, and thus is electrically connected to theactive region 130 via a contact hole and used as a bit line. For example, afirst contact hole 400, e.g., a direct contact hole, is formed in a direct contact region, to thus electrically connect theactive region 130 to the firstconductive film pattern 605. - Another conductive film can be formed on the first
conductive film pattern 605. For example, a secondconductive film pattern 700 of FIG. 3 used as the storage node of a capacitor can be formed on the firstconductive film pattern 605. Here, the storage node fills asecond contact hole 300 formed in the buried contact region, e.g., a buried contact hole. That is, the bit line structure according to an embodiment of the present invention can be applied to a structure in which a capacitor has been formed on a bit line, i.e., a capacitor on bit line (COB) structure. - Referring to FIG. 3, a first
dielectric film pattern 230 having afirst contact hole 400 of FIG. 2 is formed under the firstconductive film pattern 605. Here, the first contact hole exposes part of asemiconductor substrate 100, e.g., theactive region 130 of FIG. 2 of a direct contact region. A lower anti-reflectance coating (ARC) layer is introduced on a first dielectric film in a process for forming the first contact holes 400 of the firstdielectric film pattern 230. - The lower ARC layer prevents diffused reflection on the surface of a lower film, e.g., the first dielectric film, in a photolithography process in which the first
dielectric film pattern 230 is patterned, allowing formation of a minute pattern. Generally, the lower ARC layer is removed in a subsequent process. However, the embodiment of the present invention uses the lower ARC layer as a lowerprotecting film pattern 515 for protecting the lower part or lower surface of the firstconductive film pattern 605. - That is, a first conductive film used as a bit line is formed on the lower ARC layer without being removed. The lower ARC layer is also patterned when the first conductive film is patterned, thereby forming the lower
protecting film pattern 515 comprised of remaining parts of the lower ARC layer below the firstconductive film pattern 605. - The lower
ARC layer pattern 515 protects the firstconductive film pattern 605 from a subsequent process. The protection of the firstconductive film pattern 605 from a subsequent process is completely achieved by aspacer 570 for covering the sidewall of the firstconductive film pattern 605 and an upperprotecting film pattern 555 comprised of an upper ARC layer introduced when the firstconductive film pattern 605 is patterned. At this time, thespacer 570, the upperprotecting film pattern 555, and the lowerprotecting film pattern 515 are connected to one another, and thus better protection of the firstconductive film pattern 605 is achieved. - Oxidation of or damage to the first
conductive film pattern 605 in a subsequent high temperature process can be prevented by the lowerprotecting film pattern 515, the upperprotecting film pattern 555, and thespacer 570. For example, the firstconductive film pattern 605 can be prevented from being damaged or oxidized by a process for forming a second contact hole 300 (see FIG. 2) such as a subsequent buried contact hole, a process for forming a secondconductive film pattern 700 used as a storage node for filling thesecond contact hole 300, or a dielectric film forming process. To be more specific, the firstconductive film pattern 605 can be prevented from being oxidized or damaged by a cleaning process introduced to form the secondconductive film pattern 700, a high temperature process, or an etch process for forming thesecond contact hole 300. - The upper and/or lower ARC layer can be formed of a material which is usually used to form an ARC layer, e.g., a nitride-based material. To be more specific, a silicon oxy nitride (SiON) layer as the nitride-based material can be used. Accordingly, it is preferable that the
spacer 515 is formed of silicon nitride (SiN), or SiON in consideration of the interface or connection with or to the upper or lowerprotecting film pattern - The protection of the first
conductive film pattern 605 used as the bit line from a subsequent process will be described in more detail while explaining a method of fabricating a bit line structure according to an embodiment of the present invention. - Referring to FIGS. 4A and 4B, an
isolation film 150 for setting theactive region 130 of FIG. 2 is formed on asemiconductor substrate 100. Athird dielectric film 210 is formed using an interlayer dielectric (ILD) film covering thesemiconductor substrate 100. The thirddielectric film 210 is patterned to form a contact hole exposing the active region, e.g., a buriedcontact hole 301 of FIG. 2 in a buried contact region, or a directpad contact hole 401 of FIG. 2 in a direct contact region. -
Conductive pads conductive film pattern 605 of FIG. 2 or 700 of FIG. 3 respectively used as a bit line or a storage node. For example, a buriedcontact pad 310 for filling the buried contact hole, or adirect contact pad 410 for filling the direct contact hole is formed. - Referring to FIGS. 5A and 5B, a
first dielectric film 230 is formed of a dielectric material on the thirddielectric film 210. Alower ARC layer 510 is formed on thefirst dielectric film 230. Thelower ARC layer 510 can prevent diffused reflection on the surface of thefirst dielectric film 230 in a photolithography process employed to pattern thefirst dielectric film 230. Thus, a photoresist pattern of finer dimensions can be formed. - Any general ARC layer can be used as the
lower ARC layer 510, but a nitride-based ARC layer is used in consideration of the subsequent step of forming thespacer 570 of FIG. 3. For example, it is preferable that an SiON layer, etc. is used. - The first dielectric film is patterned by the above-described photolithographic process for introducing the
lower ARC layer 510, to form afirst contact hole 400 corresponding to a direct contact hole for exposing the surface of thedirect contact pad 410. The subsequent firstconductive film pattern 605 of FIG. 2 is electrically connected to theactive region 130 of FIG. 2 in thesemiconductor substrate 100 via thefirst contact hole 400. Alternatively, thefirst contact hole 400 may directly expose part of thesemiconductor substrate 100 without inclusion of the thirdinsulative film 210 or thedirect contact pad 410. - Referring to FIGS. 6A and 6B, a first
conductive film 600 is formed on thelower ARC layer 510. Here, the firstconductive film 600 fills thefirst contact hole 400 and is electrically connected to the active region 130 (see FIG. 2) of thesemiconductor substrate 100. For example, an impurity-dopedpolycrystalline silicon film 610 filling thefirst contact hole 400 is formed. Then, a tungsten silicide (WSix)layer 630 is formed on thepolycrystalline silicon layer 610. In this way, a firstconductive layer 600 to be used as a bit line is formed. - An
upper ARC layer 550 is formed on the firstconductive layer 600. Theupper ARC layer 550 prevents diffused reflection on the surface of the firstconductive layer 600 in the photolithography process for patterning the firstconductive layer 600, thereby realizing the first conductive layer pattern 605 (see FIG. 3) of fine dimension or high uniformity. Meanwhile, any ARC layer can be used as theupper ARC layer 550, but a nitride-based ARC layer is used in consideration of the step of forming thespacer 570 of FIG. 3. For example, it is preferable that an SiON layer is used. - Referring to FIGS. 7A and 7B, a first
conductive film pattern 605 is formed by patterning the firstconductive layer 600 using the photolithographic process for including a photoresist pattern, etc. At this time, the upper orlower ARC layer protecting layer pattern 515 which is placed on the interface between the firstconductive film pattern 605 and the firstdielectric film pattern 230 and comprised of the remaining part of thelower ARC layer 510. An upperprotecting film pattern 555 comprised of the remaining part of theupper ARC layer 550 is also formed. - The
spacer 570 is formed to cover the exposed sidewall of the firstconductive film pattern 605. Thespacer 570 is connected to the upper or lowerprotecting film pattern spacer 570 is formed of a material which is similar to the material of the upper or lowerprotecting film pattern spacer 570 is an SiN or SiON layer. - As described above, the first
conductive film pattern 605 is enclosed with thespacer 570, and the upper and lowerprotecting film patterns conductive layer pattern 605 can be better prevented. That is, when there is a high temperature process in a subsequent process, such as formation of a second conductive layer used as the storage node of a capacitor and/or formation of a dielectric layer of a capacitor, oxidation of or damage to the firstconductive film pattern 605 is prevented by thespacer 570 and the upper and lowerprotecting film patterns conductive film pattern 605 used as the bit line by oxidation, etc. is suppressed, and reliability of the bit line can thus be heightened. As a consequence, the reliability of semiconductor devices can be improved. - Meanwhile, the entire process can be simplified by introducing the lower
protecting film pattern 515 as described above. For example, thelower ARC layer 510 can generally serve as an etch stopper in subsequent processes. Accordingly, an additional etch process for removing thelower ARC layer 510 must be performed after the process for patterning the firstdielectric film pattern 230. - However, in the embodiment of the present invention, the
lower ARC layer 510, exclusive of a portion to be used as the lowerprotecting film pattern 515, is simultaneously removed in the patterning process for forming the firstconductive film pattern 605 used as the bit line. Thus, the additional etch process for removing thelower ARC layer 510 can be omitted, so that the entire process becomes simpler. - Referring to FIGS. 8A and 8B, a second dielectric film covering the first
conductive film pattern 605 is formed. The second dielectric layer is patterned to form a seconddielectric layer pattern 250 having asecond contact hole 300 exposing the lower buriedcontact pad 310 or thesemiconductor substrate 100. - A photolithographic process or an etch process for employing a polycrystalline silicon mask, etc. is used in the patterning process for forming the second
dielectric layer pattern 250. Here, the polycrystalline silicon mask can be used as an etch mask and/or as a lower storage node stack in a subsequent process for forming a capacitor. - Then, the second
conductive film pattern 700 of FIG. 3 filling thesecond contact hole 300 is formed. The secondconductive film pattern 700 can be used as the storage node of a capacitor in a capacitor on bit line (COB) structure. Accordingly, the secondconductive film pattern 700 of FIG. 3 can be formed of an impurity-doped polycrystalline silicon layer or an amorphous silicon layer. The polycrystalline silicon mask can also be adopted as a part of the storage node. - Here, the embodiment of the present invention does not require a process for forming an additional spacer for covering the sidewall of the
second contact hole 300. Generally, after thesecond contact hole 300 is formed, an additional spacer is formed on the sidewall of thesecond contact hole 300 in a subsequent process, to prevent damage to the firstconductive film pattern 605. However, in the embodiment of the present invention, the firstconductive film pattern 605 is covered with and protected by the lowerprotecting film pattern 515, thespacer 570 for covering the sidewall of the firstconductive film pattern 605, and the upperprotecting film pattern 555. Hence, there is no need to form an additional spacer on the sidewall of thesecond contact hole 300, and thus the bottom dimension of thesecond contact hole 300 can be increased or ensured. - Also, deformation of the polycrystalline silicon mask can be prevented, which can occur in the process for forming an additional spacer covering the sidewall of the
second contact hole 300. To be more specific, deformation of the polycrystalline silicon mask can be caused by a thermal process for forming a spacer on the sidewall of thesecond contact hole 300, e.g., by a high temperature process used to form an SiN layer. Accordingly, when the polycrystalline silicon mask is used as a part of a storage node in the subsequent process for forming a capacitor, there may be failure in a process for growing a hemispherical grained silicon layer. Thus, increasing the thickness of the polycrystalline silicon mask becomes impossible. - However, in the embodiment of the present invention, a failure in processes such as growth of the hemispherical grained silicon layer can be prevented by omitting the process for forming an additional spacer covering the sidewall of the
second contact hole 300. Accordingly, the thickness of the polycrystalline silicon mask can be increased, and thus a small contact hole without a top critical dimension loss, i.e., thesecond contact hole 300, can be formed. - The present invention was described in detail referring to a specific embodiment, but it is not limited to the embodiment. It is apparent that modifications or improvements may be effected within the technical spirit of the present invention by those skilled in the art.
Claims (6)
1. A bit line structure for semiconductor devices, comprising:
a first dielectric layer pattern formed on a semiconductor substrate, the first dielectric layer pattern having a first contact hole exposing a part of the semiconductor substrate;
a first conductive layer pattern formed on the first dielectric layer pattern, filling the first contact hole, and used as a bit line;
a lower protecting layer pattern which protects a lower surface of the first conductive layer pattern on an interface between the first conductive layer pattern and the first dielectric layer pattern, the lower protecting layer pattern comprising an anti-reflectance coating (ARC) layer;
a spacer on a sidewall of the first conductive layer pattern;
an upper protecting layer pattern which covers and protects an upper surface of the first conductive layer pattern, the upper protecting layer pattern comprising an ARC layer; and
a second dielectric layer pattern which insulates the first conductive layer pattern, is isolated from the first conductive layer pattern, and has a second contact hole for exposing the semiconductor substrate.
2. The bit line structure for semiconductor devices as claimed in claim 1 , wherein the spacer is formed of a nitride material selected from the group consisting of silicon nitride and silicon oxynitride.
3. The bit line structure for semiconductor devices as claimed in claim 1 , wherein the lower protecting layer pattern is a nitride-based ARC layer.
4. The bit line structure for semiconductor devices as claimed in claim 1 , wherein the upper protecting layer pattern is a nitride-based ARC layer.
5. The bit line structure for semiconductor devices as claimed in claim 1 , further comprising:
a second conductive layer pattern formed on the second dielectric layer pattern, for filling the second contact hole.
6. The bit line structure for semiconductor devices as claimed in claim 1 , wherein the lower protecting layer pattern does not cover a sidewall of the first contact hole.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/981,485 US20020027288A1 (en) | 1998-09-04 | 2001-10-17 | Bit line structure for semiconductor device |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR98-36475 | 1998-09-04 | ||
KR1019980036475A KR100287179B1 (en) | 1998-09-04 | 1998-09-04 | Semiconductor device including bit line and maunfacturing method the same |
US09/282,006 US6348375B1 (en) | 1998-09-04 | 1999-03-29 | Method of fabricating a bit line structure for a semiconductor device |
US09/981,485 US20020027288A1 (en) | 1998-09-04 | 2001-10-17 | Bit line structure for semiconductor device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/282,006 Division US6348375B1 (en) | 1998-09-04 | 1999-03-29 | Method of fabricating a bit line structure for a semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20020027288A1 true US20020027288A1 (en) | 2002-03-07 |
Family
ID=19549588
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/282,006 Expired - Fee Related US6348375B1 (en) | 1998-09-04 | 1999-03-29 | Method of fabricating a bit line structure for a semiconductor device |
US09/981,485 Abandoned US20020027288A1 (en) | 1998-09-04 | 2001-10-17 | Bit line structure for semiconductor device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/282,006 Expired - Fee Related US6348375B1 (en) | 1998-09-04 | 1999-03-29 | Method of fabricating a bit line structure for a semiconductor device |
Country Status (2)
Country | Link |
---|---|
US (2) | US6348375B1 (en) |
KR (1) | KR100287179B1 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6528368B1 (en) * | 2002-02-26 | 2003-03-04 | Samsung Electronics Co., Ltd. | Method for fabricating semiconductor device, and semiconductor device, having storage node contact flugs |
US20060146595A1 (en) * | 2005-01-06 | 2006-07-06 | Samsung Electronics Co., Ltd. | Methods for forming DRAM devices including protective patterns and related devices |
US20080003811A1 (en) * | 2006-06-30 | 2008-01-03 | Hae-Jung Lee | Method for fabricating storage node contact in semiconductor device |
US20080093714A1 (en) * | 2006-10-23 | 2008-04-24 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
US20150214152A1 (en) * | 2014-01-28 | 2015-07-30 | Samsung Electronics Co., Ltd. | Semiconductor device including landing pad |
US20190124778A1 (en) * | 2017-10-25 | 2019-04-25 | Unimicron Technology Corp. | Circuit board and method for manufacturing the same |
US10433426B2 (en) | 2017-10-25 | 2019-10-01 | Unimicron Technology Corp. | Circuit board and method for manufacturing the same |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100330714B1 (en) * | 1999-10-13 | 2002-04-03 | 윤종용 | Buried contact structure and method of making the same in semiconductor device |
US6507064B1 (en) * | 2000-05-10 | 2003-01-14 | Micron Technology, Inc. | Double sided container capacitor for DRAM cell array and method of forming same |
KR100363091B1 (en) * | 2000-06-27 | 2002-11-30 | 삼성전자 주식회사 | Semiconductor memory device having self-aligned contacts and method of fabricating the same |
KR100866706B1 (en) * | 2002-07-19 | 2008-11-03 | 주식회사 하이닉스반도체 | A method for forming a semiconductor device |
TW578273B (en) * | 2003-01-23 | 2004-03-01 | Macronix Int Co Ltd | Memory device that comprises self-aligned contact and fabrication method thereof |
KR100497610B1 (en) * | 2003-02-14 | 2005-07-01 | 삼성전자주식회사 | method of forming dielectric layer in semiconductor device |
US7294808B2 (en) * | 2004-03-15 | 2007-11-13 | Lincoln Global, Inc. | Remote wire feeder |
US7355230B2 (en) * | 2004-11-30 | 2008-04-08 | Infineon Technologies Ag | Transistor array for semiconductor memory devices and method for fabricating a vertical channel transistor array |
KR100699915B1 (en) | 2006-03-13 | 2007-03-28 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
KR100843941B1 (en) * | 2006-12-26 | 2008-07-03 | 주식회사 하이닉스반도체 | Method for manufacturing of semiconductor device |
KR102444707B1 (en) * | 2018-03-26 | 2022-09-19 | 에스케이하이닉스 주식회사 | Semiconductor device with ultra low k spacer and method for fabricating the same |
US11164839B2 (en) * | 2018-09-11 | 2021-11-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structure and method of manufacturing the same |
KR102693515B1 (en) * | 2018-12-17 | 2024-08-08 | 삼성전자주식회사 | Integrated circuit device |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH09115829A (en) * | 1995-10-17 | 1997-05-02 | Nissan Motor Co Ltd | Semiconductor device with aluminium wiring part and method of manufacturing |
JP3596836B2 (en) * | 1996-09-05 | 2004-12-02 | 株式会社ルネサステクノロジ | Method for manufacturing semiconductor device having wiring layer contact structure |
US6218292B1 (en) * | 1997-12-18 | 2001-04-17 | Advanced Micro Devices, Inc. | Dual layer bottom anti-reflective coating |
US6074905A (en) * | 1998-12-28 | 2000-06-13 | Taiwan Semiconductor Manufacturing Company | Formation of a thin oxide protection layer at poly sidewall and area surface |
-
1998
- 1998-09-04 KR KR1019980036475A patent/KR100287179B1/en not_active IP Right Cessation
-
1999
- 1999-03-29 US US09/282,006 patent/US6348375B1/en not_active Expired - Fee Related
-
2001
- 2001-10-17 US US09/981,485 patent/US20020027288A1/en not_active Abandoned
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6759704B2 (en) | 2002-02-26 | 2004-07-06 | Samsung Electronics Co., Ltd. | Method for fabricating semiconductor device, and semiconductor device, having storage node contact plugs |
US6528368B1 (en) * | 2002-02-26 | 2003-03-04 | Samsung Electronics Co., Ltd. | Method for fabricating semiconductor device, and semiconductor device, having storage node contact flugs |
US20060146595A1 (en) * | 2005-01-06 | 2006-07-06 | Samsung Electronics Co., Ltd. | Methods for forming DRAM devices including protective patterns and related devices |
US7648875B2 (en) * | 2005-01-06 | 2010-01-19 | Samsung Electronics Co., Ltd. | Methods for forming DRAM devices including protective patterns and related devices |
US7709367B2 (en) * | 2006-06-30 | 2010-05-04 | Hynix Semiconductor Inc. | Method for fabricating storage node contact in semiconductor device |
US20080003811A1 (en) * | 2006-06-30 | 2008-01-03 | Hae-Jung Lee | Method for fabricating storage node contact in semiconductor device |
US20100248469A1 (en) * | 2006-10-23 | 2010-09-30 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
US7755201B2 (en) * | 2006-10-23 | 2010-07-13 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
US20080093714A1 (en) * | 2006-10-23 | 2008-04-24 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
US8647973B2 (en) | 2006-10-23 | 2014-02-11 | Samsung Electronics Co., Ltd. | Semiconductor device capable of reducing electrical defects and method of fabricating the same |
US20150214152A1 (en) * | 2014-01-28 | 2015-07-30 | Samsung Electronics Co., Ltd. | Semiconductor device including landing pad |
US9362289B2 (en) * | 2014-01-28 | 2016-06-07 | Samsung Electronics Co., Ltd. | Semiconductor device including landing pad |
US20190124778A1 (en) * | 2017-10-25 | 2019-04-25 | Unimicron Technology Corp. | Circuit board and method for manufacturing the same |
US10433426B2 (en) | 2017-10-25 | 2019-10-01 | Unimicron Technology Corp. | Circuit board and method for manufacturing the same |
US10477701B2 (en) * | 2017-10-25 | 2019-11-12 | Unimicron Technology Corp. | Circuit board and method for manufacturing the same |
US10729014B2 (en) | 2017-10-25 | 2020-07-28 | Unimicron Technology Corp. | Method for manufacturing circuit board |
US10813231B2 (en) | 2017-10-25 | 2020-10-20 | Unimicron Technology Corp. | Method for manufacturing circuit board |
Also Published As
Publication number | Publication date |
---|---|
US6348375B1 (en) | 2002-02-19 |
KR100287179B1 (en) | 2001-04-16 |
KR20000018730A (en) | 2000-04-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6348375B1 (en) | Method of fabricating a bit line structure for a semiconductor device | |
KR100382738B1 (en) | Method for forming metal contact in semiconductor device | |
JP3797747B2 (en) | Method for forming buffer pad of semiconductor memory device | |
US6607955B2 (en) | Method of forming self-aligned contacts in a semiconductor device | |
US6248654B1 (en) | Method for forming self-aligned contact | |
US7601630B2 (en) | Semiconductor device and method for fabricating the same | |
US6337267B1 (en) | Method for fabricating a semiconductor memory device and the structure thereof | |
US6383862B2 (en) | Method of forming a contact hole in a semiconductor substrate using oxide spacers on the sidewalls of the contact hole | |
US6429107B2 (en) | Method for forming conductive contact of semiconductor device | |
US5530294A (en) | Semiconductor contact that partially overlaps a conductive line pattern and a method of manufacturing same | |
US6285053B1 (en) | Capacitor for a semiconductor memory device | |
US6228762B1 (en) | Methods for forming contact holes having sidewalls with smooth profiles | |
KR100334572B1 (en) | Method of forming a self aligned contact in a semiconductor device | |
US6291355B1 (en) | Method of fabricating a self-aligned contact opening | |
KR0161438B1 (en) | Semiconductor memory device and manufacture thereof | |
US6235623B1 (en) | Methods of forming integrated circuit contact holes using blocking layer patterns | |
US7164204B2 (en) | Integrated circuit devices with an auxiliary pad for contact hole alignment | |
KR960015490B1 (en) | Semiconductor device and method for manufacturing the same | |
KR100252044B1 (en) | Method for forming contact hole in semiconductor device | |
KR100195234B1 (en) | Method of fabricating semiconductor device | |
KR100266279B1 (en) | A method of fabricating semiconductor memory | |
JP3172229B2 (en) | Method for manufacturing semiconductor device | |
US6277717B1 (en) | Fabrication method for a buried bit line | |
KR100477839B1 (en) | Self-aligned charge storage electrode contact hole formation method | |
KR100200740B1 (en) | Manufacturing method of semiconductor device in contact structure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |