US20020024065A1 - Single electron device using ultra-thin metal film and method for fabricating the same - Google Patents

Single electron device using ultra-thin metal film and method for fabricating the same Download PDF

Info

Publication number
US20020024065A1
US20020024065A1 US09/931,408 US93140801A US2002024065A1 US 20020024065 A1 US20020024065 A1 US 20020024065A1 US 93140801 A US93140801 A US 93140801A US 2002024065 A1 US2002024065 A1 US 2002024065A1
Authority
US
United States
Prior art keywords
metal film
island
electron
single electron
gate electrode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/931,408
Other versions
US6444546B1 (en
Inventor
Seongjae Lee
Kyoungwan Park
Mincheol Shin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Electronics and Telecommunications Research Institute ETRI
Original Assignee
Electronics and Telecommunications Research Institute ETRI
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Electronics and Telecommunications Research Institute ETRI filed Critical Electronics and Telecommunications Research Institute ETRI
Priority to US09/931,408 priority Critical patent/US6444546B1/en
Publication of US20020024065A1 publication Critical patent/US20020024065A1/en
Application granted granted Critical
Publication of US6444546B1 publication Critical patent/US6444546B1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/73Bipolar junction transistors
    • H01L29/732Vertical transistors
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y10/00Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/7613Single electron transistors; Coulomb blockade devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N99/00Subject matter not provided for in other groups of this subclass
    • H10N99/05Devices based on quantum mechanical effects, e.g. quantum interference devices or metal single-electron transistors
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2216/00Indexing scheme relating to G11C16/00 and subgroups, for features not directly covered by these groups
    • G11C2216/02Structural aspects of erasable programmable read-only memories
    • G11C2216/08Nonvolatile memory wherein data storage is accomplished by storing relatively few electrons in the storage layer, i.e. single electron memory
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/962Quantum dots and lines
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S977/00Nanotechnology
    • Y10S977/902Specified use of nanostructure
    • Y10S977/932Specified use of nanostructure for electronic or optoelectronic application
    • Y10S977/936Specified use of nanostructure for electronic or optoelectronic application in a transistor or 3-terminal device
    • Y10S977/937Single electron transistor

Definitions

  • the present invention relates to a single electron device; and, more particular, to a single electron transistor including weak links with bottleneck figure and etching damage, in the place of the conventional tunnel junctions of a single electron transistor, made from an ultra-thin metal film based on simple processes combined of lithography and etching processes.
  • the single electron transistor is promising to embody integrated single electron circuits.
  • the present invention also relates to a method for fabricating the same.
  • a single electron device is an ultimate scheme of electronic device in the purpose of controlling current with one electron.
  • Concept about a single electron transistor similar to the conventional field effect transistor (FET) had already been proposed and there have been proceeded the researches about the devices in order to embody ultra large scale integrated memories or ultra low power digital circuits. There have also been proceeded the researches about the other various new functional devices or circuits using the same principle.
  • FET field effect transistor
  • FIG. 1 schematically depicting it.
  • a very small electron island 120 is coupled with two nodes 110 and 130 through two tunnel junctions 115 and 125 , respectively, and coupled with an input node 140 through a capacitor 135 .
  • the tunnel junctions between the electron island and the respective two nodes 110 and 130 are characterized by the resistances and capacitances of (R 1 , C 1 ) and (R 2 , C 2 ), respectively.
  • a constant voltage, V 0 is biased at the node 110
  • a control voltage V g is input at the node 140 of the capacitor 135 to control the characteristics of the electron island.
  • Such a structure is very similar to the conventional MOSFET.
  • the two nodes 110 and 130 correspond to the source and drain respectively, and the input node 140 also corresponds to the gate.
  • FIG. 2 is a graph showing the characteristics of the single electron transistor as described above. The drawing shows the relation of the control voltage V g and the current I through the electron island via the tunnel junctions when a voltage V o is biased.
  • the current I is a dependent function of the voltage V g with peak patterns having a period of e/C g .
  • the peak corresponding to MAX is a conducting state released of the Coulomb blockade
  • the part of MIN is an insulating state derived from the Coulomb blockade.
  • the drawing shows that the current is a period function of the voltage V g with a period of e/C g and that the charge amount induced by the capacitor 135 can be detected with the sensitivity as little as an elementary charge e.
  • the source-drain current is modified by the induced charge amount of an elementary charge. Accordingly, this is called as a single electron transistor.
  • h is 6.63 ⁇ 10 ⁇ 34 J sec as Plank constant
  • e is 1.60 ⁇ 10 ⁇ 19 C as charge amount of electron
  • k B is 1.38 ⁇ 10 ⁇ 23 J/K as Boltsmann constant
  • T is Kelvin temperature with a unit of K.
  • the mathematical formula (1) is a required condition of single electron tunneling to discern each event of tunneling each electron from another event.
  • the formula (2) is a condition that the electron entered into the island blocks another electron with thermal fluctuations from entering into the island against Coulomb energy.
  • the essential features of the single electron device are the size of the island 120 and the good characteristic tunnel junctions 115 and 125 .
  • the good characteristic tunnel junctions mean that the tunnel junctions should have the resistance R i and capacitance C i according to the formulae (1) and (2).
  • the fabrication methods of the single electron devices to satisfy these conditions are classified as two groups in terms of the used material: metals and semiconductors.
  • Al or Nb is mainly used with double angle evaporation technique.
  • patterns are formed with a size less than several decade nm by electron beam lithography and metal is deposited to form the electron island and other electrodes ambient to the island.
  • the metal film is natural-oxidized to form a good oxide film on the surface.
  • another layer of metal film is again deposited with slightly different angle to form the tunnel junction.
  • This method is advantageous to fabricate a unit component.
  • the prior single electron device integration requires very difficult conditions in its fabrication. That is, it requires patterning technique of 10-nm level for operation at room temperature and tunnel junctions having a capacitance of about several aF and a resistance of about several decade k ⁇ . With the present technique, the fabrication of separate components can be proceeded to apply it to analog device such as sensor and detector, current standards and the like. However, the fabrication of the integrated digital circuit, which is more utilized and larger in demand, can not be proceeded with the prior material and processes.
  • the device has weak links with bottleneck figure in place of the tunnel junction of the prior device.
  • the weak links are easily formed on the same substrate by simple processes and thus the integration of the single electron device can be easily achieved.
  • a single electron device comprising: an insulating substrate; an ultra-thin metal film on the substrate; and a protecting insulating film on the metal film to protect the metal film, wherein the metal film comprises: a source region; an electron island coupled with the source region; a drain region coupled with the electron island; two weak links with bottleneck figure, through which the source and drain regions are coupled with the electron island, respectively, each of the weak links being inducible of the Coulomb blockade effect; and a gate electrode for providing a control voltage to control electric characteristics of the electron island.
  • the gate electrode may be capacitively coupled with the electron island laterally.
  • the gate electrode and the electron island may be formed from the same metal film by etching it.
  • the gate electrode may be formed on the insulating film capacitively to be coupled with the electron island vertically. The former is considered to be more preferable.
  • the gate electrode may be resistively coupled with the electron island.
  • the gate electrode may be coupled with the electron island by means of a weak link, which is inducible of the single electron phenomena such as Coulomb blockade and Coulomb oscillations.
  • the weak links used in place of the tunnel junctions as well as for coupling the gate electrode with the island in case of the resistively coupled gate may be formed together with the source, the drain, the island and the gate electrode from the metal film by etching. At this time, the etching damage in the almost entire parts of weak links and the outmost parts of the other metal regions increases the resistance of the parts to at least 100 times. The increased resistance in the weak links can play a role of the tunnel junctions.
  • a method for fabricating a single electron device comprising the steps of: providing an insulating substrate; forming an ultra-thin metal film on the substrate; forming a protecting insulating film on the metal film to protect the metal film; and selectively etching the protecting insulating film and the metal film, in turn, to form a pattern of the metal film, wherein the pattern of the metal film includes a source region, an electron island, a drain region, two weak regions with bottleneck figure and a gate electrode, wherein the source and drain regions are coupled with the electron island through the two weak links, respectively, each of the weak links is inducible of the Coulomb blockade effect, and the gate electrode is for providing a control voltage to control electric characteristics of the electron island.
  • FIG. 1 is a schematic diagram of general single electron transistor
  • FIG. 2 is a graph showing the I—V g characteristics of the single electron transistor according of FIG. 1;
  • FIG. 3 is a schematic diagram of capacitively-coupled single electron transistor of one embodiment according to the present invention.
  • FIG. 4 is a cross-sectional view showing the structure including the ultra-thin metal film of FIG. 3;
  • FIG. 5 is an enlarged plane view of the weak link with bottleneck figure of FIG. 3;
  • FIG. 6 is a schematic diagram of resistively-coupled single electron transistor of another embodiment according to the present invention.
  • the present invention relates to a technique apt practically to accomplish the integration of the single electron device by easy and simple processes using an ultra-thin metal film.
  • the single electron device may include a single electron transistor, a single electron memory, and the like.
  • the single electron transistors according to the present invention may be integrated on a substrate by using one lithography and etching, forming an electron island and weak links coupling the island with respective source and drain regions without separate align lithography or gate forming process.
  • FIG. 3 shows a schematic structure of capacitively-coupled single electron transistor (C-SET) according to one embodiment of the present invention.
  • C-SET capacitively-coupled single electron transistor
  • the weak links 215 and 225 is narrower than the other regions. Further, as shown in FIG. 5, etching results in the damage at the parts covered from the etching boundary surface to a certain distance in the weak links, substantially, at the almost whole parts of weak links. As a result, the diffusive scatterer for electron is generated at the damaged parts of the weak links, which is higher in its resistance than the undamaged parts of the other regions. Thus, electrons are confined within the electron island 220 . Accordingly, the weak links play a role of the tunnel junction.
  • FIG. 4 shows a cross-sectional view of the structure of the single electron transistor of FIG. 3 with the etching-damaged weak links having bottleneck figure.
  • the single electron transistor includes an insulating substrate, the ultra-thin film, and the protective insulating layer with the pattern including the weak links in FIG. 3.
  • the ultra-thin metal film is defined as a continuous metal film with a thickness less than 3 nm, in other words, with a thickness less than five layers of metal atom.
  • metal material may include transition metals (preferably, the transition metals of IIIb, IVb, Vb and VIb families in the periodic table, for example, Ti and Mo), alloys thereof (for example, Ti—Ni), and compounds containing transition metal (for example, Mo—C, Mo—Ge, Mo—Si, Ti—C).
  • the metal material is deposited on an appropriate substrate with suitable conditions to form a continuous ultra-thin film.
  • the sheet resistance of the metal film amounts to from several to several decade k ⁇ . Further, the resistances of the weak links 215 and 225 become to several M ⁇ by the etching damage. Thus, the weak links can play a role of the tunnel junction.
  • An ultra-thin film 203 is formed on an insulating substrate 201 with a thickness of several atomic layers.
  • the metal film is formed as a film of Mo—C under atmosphere of acetylene and Ar gases by reactive-sputtering method using Mo target.
  • a protective insulating film 205 is then formed on the metal film.
  • it is formed as a film of Si—C under the same atmosphere by reactive-sputtering method using Si target.
  • the material of the insulating substrate may include Si, SiO 2 , Al 2 O 3 , MgO and the like.
  • the material of the protecting insulating film 205 may include SiC, SiO 2 , Al 2 O 3 and the like.
  • the protective insulating film 205 plays a role of protecting the metal film from being oxidized.
  • the deposition method for the metal film 203 and the protective insulating film 205 may include thermal evaporation, sputter deposition, chemical vapor deposition (CVD), and molecular beam epitaxy (MBE).
  • a resist film for lithography is formed on the protective insulating film and patterned to obtain the pattern of FIG. 3.
  • PMMA solution is spin-coated with 7000 rpm to form the resist film with 70-nm thickness.
  • the protective insulating film and the metal film are then etched, in turn and the resist is removed.
  • the etching method may include both of dry and wet etching methods. However, it is preferable to use dry etching method to ensure the formation of the damaged weak link 215 as shown in FIG. 5.
  • the width of the bottlenecked part of weak links can be determined with the etching damage width.
  • the formed weak links may be preferably 5 to 20 nm in width and 10 to 50 nm in length. Then, the parts that the metal film is removed will be filled with an insulating film and subsequent processes including wiring process will be performed.
  • the weak links with bottleneck figure have very high resistance caused from etching damage and thus can play a role of the tunnel junction. Therefore, the weak links give the single electron effect such as the Coulomb blockade and the Coulomb oscillations for the electrons to enter into the electron island. As a result, the transistor fabricated by the present invention can be operated as a single electron transistor.
  • FIG. 6 shows the structure of resistively-coupled single electron transistor (R-SET) according to another embodiment of the present invention.
  • the R-SET of FIG. 6 is different from the capacitively-coupled single electron transistor (C-SET) in that a weak link is used in place of the capacitor between the gate electrode and the island. Since this structure can be easily fabricated by the processes described above, the detail description is not given.
  • the advantages of R-SET according to this embodiment are that the voltage gain is generally higher and the non-uniformity or fluctuation of the transistor characteristics by background charge can be eliminated.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Nanotechnology (AREA)
  • Chemical & Material Sciences (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Ceramic Engineering (AREA)
  • Mathematical Physics (AREA)
  • Theoretical Computer Science (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Semiconductor Memories (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Thin Film Transistor (AREA)

Abstract

There is provided a single electron device. The device has weak links with bottle-neck figure in place of the tunnel junction of the prior device. The weak links are easily formed on the same substrate by simple processes and thus the integration of the single electron device can be easily achieved.

Description

    FIELD OF THE INVENTION
  • The present invention relates to a single electron device; and, more particular, to a single electron transistor including weak links with bottleneck figure and etching damage, in the place of the conventional tunnel junctions of a single electron transistor, made from an ultra-thin metal film based on simple processes combined of lithography and etching processes. The single electron transistor is promising to embody integrated single electron circuits. The present invention also relates to a method for fabricating the same. [0001]
  • DESCRIPTION OF THE PRIOR ART
  • A single electron device is an ultimate scheme of electronic device in the purpose of controlling current with one electron. Concept about a single electron transistor similar to the conventional field effect transistor (FET) had already been proposed and there have been proceeded the researches about the devices in order to embody ultra large scale integrated memories or ultra low power digital circuits. There have also been proceeded the researches about the other various new functional devices or circuits using the same principle. [0002]
  • An example of the single electron device is a single electron transistor similar to the conventional FET, which will be described referring to FIG. 1 schematically depicting it. [0003]
  • A very [0004] small electron island 120 is coupled with two nodes 110 and 130 through two tunnel junctions 115 and 125, respectively, and coupled with an input node 140 through a capacitor 135. The tunnel junctions between the electron island and the respective two nodes 110 and 130 are characterized by the resistances and capacitances of (R1, C1) and (R2, C2), respectively. A constant voltage, V0, is biased at the node 110, and a control voltage Vg is input at the node 140 of the capacitor 135 to control the characteristics of the electron island.
  • Such a structure is very similar to the conventional MOSFET. The two [0005] nodes 110 and 130 correspond to the source and drain respectively, and the input node 140 also corresponds to the gate.
  • FIG. 2 is a graph showing the characteristics of the single electron transistor as described above. The drawing shows the relation of the control voltage V[0006] g and the current I through the electron island via the tunnel junctions when a voltage Vo is biased.
  • When the constant voltage V[0007] o is input at the node 110 and the voltage Vg is input at the input node, namely gate 140, the current I is a dependent function of the voltage Vg with peak patterns having a period of e/Cg. Here, the peak corresponding to MAX is a conducting state released of the Coulomb blockade, and the part of MIN is an insulating state derived from the Coulomb blockade. The drawing shows that the current is a period function of the voltage Vg with a period of e/Cg and that the charge amount induced by the capacitor 135 can be detected with the sensitivity as little as an elementary charge e. This means that the source-drain current is modified by the induced charge amount of an elementary charge. Accordingly, this is called as a single electron transistor.
  • The characteristics of the tunnel junctions are given with the resistors and capacitances of (R[0008] 1, C1) and (R2, C2). Assumed that the capacitance of the capacitor 135 is given as Cg, the conditions in which the phenomena shown in FIG. 2, namely, single electron tunnel phenomena occurs, are as follows.
  • R i >>h/e 2≈26 (i=1, 2)  (1)
  • e 2 /C t >>k B T, C t =C 1 +C 2 +C g  (2)
  • Here, h is 6.63×10[0009] −34 J sec as Plank constant, e is 1.60×10−19 C as charge amount of electron, kB is 1.38×10−23 J/K as Boltsmann constant, and T is Kelvin temperature with a unit of K.
  • The mathematical formula (1) is a required condition of single electron tunneling to discern each event of tunneling each electron from another event. The formula (2) is a condition that the electron entered into the island blocks another electron with thermal fluctuations from entering into the island against Coulomb energy. These requirements mean that the impedance of the single electron device itself should be several hundred kΩ as known in the formula (1), and that in order to operate the device at room temperature, the size of the island should be less than several decade nanometers and, as a result, the total capacitance C[0010] t of the island 120 should be an order of aF (10−18 Farad), as known in the formula (2).
  • As described above, the essential features of the single electron device are the size of the [0011] island 120 and the good characteristic tunnel junctions 115 and 125. Here, the good characteristic tunnel junctions mean that the tunnel junctions should have the resistance Ri and capacitance Ci according to the formulae (1) and (2). At the present time, the fabrication methods of the single electron devices to satisfy these conditions are classified as two groups in terms of the used material: metals and semiconductors.
  • In the case of the metal material, Al or Nb is mainly used with double angle evaporation technique. At first, patterns are formed with a size less than several decade nm by electron beam lithography and metal is deposited to form the electron island and other electrodes ambient to the island. After that, the metal film is natural-oxidized to form a good oxide film on the surface. Subsequently, another layer of metal film is again deposited with slightly different angle to form the tunnel junction. This method is advantageous to fabricate a unit component. However, it is impossible to apply the method to the integration of single electron elements for practicing the single electron device, because of the complication of processes including three-stage levels and the limitation of double angle evaporation technique. [0012]
  • In the case of semiconductor, gates are fabricated on channel, using electron beam lithography (oxidation and etching in case of silicon) and the tunnel junction is inducible by the gate voltage. However, this also requires such several levels of fabrication processes that it has many difficulties in the integration of single electron elements. [0013]
  • As described above, the prior single electron device integration requires very difficult conditions in its fabrication. That is, it requires patterning technique of 10-nm level for operation at room temperature and tunnel junctions having a capacitance of about several aF and a resistance of about several decade kΩ. With the present technique, the fabrication of separate components can be proceeded to apply it to analog device such as sensor and detector, current standards and the like. However, the fabrication of the integrated digital circuit, which is more utilized and larger in demand, can not be proceeded with the prior material and processes. [0014]
  • In order to obtain the digital signal treatment of the single electron device and the utility as memory device, the integration of the single electron elements is essential. Thus, to achieve such requirements, it is very important to develop the fabrication processes of the single electron device to be easy and simple. [0015]
  • SUMMARY OF THE INVENTION
  • It is, therefore, an object of the present invention to provide a single electron device able to solve the above-described problems of the prior arts. The device has weak links with bottleneck figure in place of the tunnel junction of the prior device. The weak links are easily formed on the same substrate by simple processes and thus the integration of the single electron device can be easily achieved. [0016]
  • In accordance with an aspect of the present invention, there is provided a single electron device comprising: an insulating substrate; an ultra-thin metal film on the substrate; and a protecting insulating film on the metal film to protect the metal film, wherein the metal film comprises: a source region; an electron island coupled with the source region; a drain region coupled with the electron island; two weak links with bottleneck figure, through which the source and drain regions are coupled with the electron island, respectively, each of the weak links being inducible of the Coulomb blockade effect; and a gate electrode for providing a control voltage to control electric characteristics of the electron island. [0017]
  • In the single electron device of the present invention, the gate electrode may be capacitively coupled with the electron island laterally. In that case, the gate electrode and the electron island may be formed from the same metal film by etching it. However, the gate electrode may be formed on the insulating film capacitively to be coupled with the electron island vertically. The former is considered to be more preferable. [0018]
  • Otherwise, the gate electrode may be resistively coupled with the electron island. In that case, the gate electrode may be coupled with the electron island by means of a weak link, which is inducible of the single electron phenomena such as Coulomb blockade and Coulomb oscillations. [0019]
  • The weak links used in place of the tunnel junctions as well as for coupling the gate electrode with the island in case of the resistively coupled gate may be formed together with the source, the drain, the island and the gate electrode from the metal film by etching. At this time, the etching damage in the almost entire parts of weak links and the outmost parts of the other metal regions increases the resistance of the parts to at least 100 times. The increased resistance in the weak links can play a role of the tunnel junctions. [0020]
  • In accordance with another aspect of the present invention, there is provided a method for fabricating a single electron device, comprising the steps of: providing an insulating substrate; forming an ultra-thin metal film on the substrate; forming a protecting insulating film on the metal film to protect the metal film; and selectively etching the protecting insulating film and the metal film, in turn, to form a pattern of the metal film, wherein the pattern of the metal film includes a source region, an electron island, a drain region, two weak regions with bottleneck figure and a gate electrode, wherein the source and drain regions are coupled with the electron island through the two weak links, respectively, each of the weak links is inducible of the Coulomb blockade effect, and the gate electrode is for providing a control voltage to control electric characteristics of the electron island.[0021]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objects and features of the present invention will become apparent from the following description of preferred embodiments given in conjunction with the accompanying drawings, in which: [0022]
  • FIG. 1 is a schematic diagram of general single electron transistor; [0023]
  • FIG. 2 is a graph showing the I—V[0024] g characteristics of the single electron transistor according of FIG. 1;
  • FIG. 3 is a schematic diagram of capacitively-coupled single electron transistor of one embodiment according to the present invention; [0025]
  • FIG. 4 is a cross-sectional view showing the structure including the ultra-thin metal film of FIG. 3; [0026]
  • FIG. 5 is an enlarged plane view of the weak link with bottleneck figure of FIG. 3; [0027]
  • FIG. 6 is a schematic diagram of resistively-coupled single electron transistor of another embodiment according to the present invention.[0028]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • The invention will be illustrated in detail by the following preferred embodiments with reference to the accompanying drawings. [0029]
  • The present invention relates to a technique apt practically to accomplish the integration of the single electron device by easy and simple processes using an ultra-thin metal film. The single electron device may include a single electron transistor, a single electron memory, and the like. [0030]
  • Now, there will be, in detail, described a single electron transistor as an example of the single electron device and a method for fabricating the same, hereinafter. [0031]
  • The single electron transistors according to the present invention may be integrated on a substrate by using one lithography and etching, forming an electron island and weak links coupling the island with respective source and drain regions without separate align lithography or gate forming process. [0032]
  • FIG. 3 shows a schematic structure of capacitively-coupled single electron transistor (C-SET) according to one embodiment of the present invention. In comparison with FIG. 1, an [0033] electron island 220 is coupled with a source electrode 210 and a drain electrode 230 through weak links with bottleneck figure in place of the tunnel junctions applied to the prior single electron transistor. There have been already confirmed in several researches (for example, in Yuli V. Nazarov, Phys. Rev. Lett. 82(6), pp. 1245-1248, (1999)), that the weak link used in the present invention in place of the tunnel junction of the prior single electron transistor is inducible of the single electron phenomena such as the Coulomb blockade and the Coulomb oscillations. However, the weak link has not yet been accomplished practically and also, the means to obtain the weak link have not yet been known.
  • The [0034] weak links 215 and 225 is narrower than the other regions. Further, as shown in FIG. 5, etching results in the damage at the parts covered from the etching boundary surface to a certain distance in the weak links, substantially, at the almost whole parts of weak links. As a result, the diffusive scatterer for electron is generated at the damaged parts of the weak links, which is higher in its resistance than the undamaged parts of the other regions. Thus, electrons are confined within the electron island 220. Accordingly, the weak links play a role of the tunnel junction.
  • FIG. 4 shows a cross-sectional view of the structure of the single electron transistor of FIG. 3 with the etching-damaged weak links having bottleneck figure. As shown in the drawing, the single electron transistor includes an insulating substrate, the ultra-thin film, and the protective insulating layer with the pattern including the weak links in FIG. 3. [0035]
  • In the present invention, the ultra-thin metal film is defined as a continuous metal film with a thickness less than 3 nm, in other words, with a thickness less than five layers of metal atom. Such metal material may include transition metals (preferably, the transition metals of IIIb, IVb, Vb and VIb families in the periodic table, for example, Ti and Mo), alloys thereof (for example, Ti—Ni), and compounds containing transition metal (for example, Mo—C, Mo—Ge, Mo—Si, Ti—C). The metal material is deposited on an appropriate substrate with suitable conditions to form a continuous ultra-thin film. The sheet resistance of the metal film amounts to from several to several decade kΩ. Further, the resistances of the [0036] weak links 215 and 225 become to several MΩ by the etching damage. Thus, the weak links can play a role of the tunnel junction.
  • Now, the method for fabricating the single electron transistor will be described with the reference of FIG. 4, in detail. An [0037] ultra-thin film 203 is formed on an insulating substrate 201 with a thickness of several atomic layers. For example, the metal film is formed as a film of Mo—C under atmosphere of acetylene and Ar gases by reactive-sputtering method using Mo target. A protective insulating film 205 is then formed on the metal film. For example, it is formed as a film of Si—C under the same atmosphere by reactive-sputtering method using Si target. The material of the insulating substrate may include Si, SiO2, Al2O3, MgO and the like. The material of the protecting insulating film 205 may include SiC, SiO2, Al2O3 and the like. The protective insulating film 205 plays a role of protecting the metal film from being oxidized. The deposition method for the metal film 203 and the protective insulating film 205 may include thermal evaporation, sputter deposition, chemical vapor deposition (CVD), and molecular beam epitaxy (MBE).
  • After the deposition of the protective insulating film, a resist film for lithography is formed on the protective insulating film and patterned to obtain the pattern of FIG. 3. For example, PMMA solution is spin-coated with 7000 rpm to form the resist film with 70-nm thickness. The protective insulating film and the metal film are then etched, in turn and the resist is removed. At this time, the etching method may include both of dry and wet etching methods. However, it is preferable to use dry etching method to ensure the formation of the damaged [0038] weak link 215 as shown in FIG. 5. The width of the bottlenecked part of weak links can be determined with the etching damage width. The formed weak links may be preferably 5 to 20 nm in width and 10 to 50 nm in length. Then, the parts that the metal film is removed will be filled with an insulating film and subsequent processes including wiring process will be performed.
  • In the single electron transistor fabricated by such processes, the weak links with bottleneck figure have very high resistance caused from etching damage and thus can play a role of the tunnel junction. Therefore, the weak links give the single electron effect such as the Coulomb blockade and the Coulomb oscillations for the electrons to enter into the electron island. As a result, the transistor fabricated by the present invention can be operated as a single electron transistor. [0039]
  • FIG. 6 shows the structure of resistively-coupled single electron transistor (R-SET) according to another embodiment of the present invention. [0040]
  • The R-SET of FIG. 6 is different from the capacitively-coupled single electron transistor (C-SET) in that a weak link is used in place of the capacitor between the gate electrode and the island. Since this structure can be easily fabricated by the processes described above, the detail description is not given. [0041]
  • In comparison with the C-SET, the advantages of R-SET according to this embodiment are that the voltage gain is generally higher and the non-uniformity or fluctuation of the transistor characteristics by background charge can be eliminated. [0042]
  • While the present invention has been described with respect to certain preferred embodiments only, other modifications and variations may be made without departing from the spirit and scope of the present invention as set forth in the following claims. [0043]

Claims (27)

What is claimed is:
1. A single electron device comprising:
an insulating substrate;
a ultra-thin metal film on the substrate; and
a protecting insulating film on the metal film to protect the metal film,
wherein the metal film comprises:
a source region;
an electron island coupled with the source region;
a drain region coupled with the electron island region;
two weak links with bottleneck figure, through which the source and drain regions are coupled with the electron island, respectively, each of the weak links being inducible of the Coulomb blockade effect.
2. The single electron device according to claim 1, wherein single or multiple gate electrodes are coupled with the electron island for providing a control voltage to control electric characteristics of the said device.
3. The single electron device according to claim 2, wherein the gate electrode is capacitively coupled with the electron island in such a way that the said gate electrode and the electron island are formed from etching the same metal film and the space between them is filled with an insulating material.
4. The single electron device according to claim 2, wherein the gate electrode is capacitively coupled with the electron island in such a way that the said gate electrode is deposited on the surface of the electron island with insulating material therebetween.
5. The single electron device according to claim 2, wherein the gate electrode is resistively coupled with the electron island.
6. The single electron device according to claim 5, wherein the gate electrode is coupled with the electron island through a weak link being inducible of the Coulomb blockade effect.
7. The single electron device according to claim 6, wherein the weak link is formed together with the gate electrode and the electron island from the metal film by etching and the damage by etching increases the resistance of the weak link's region to be higher at least 100 times than that of the other regions in the metal film.
8. The single electron device according to claim 1, wherein the substrate is formed with Si, SiO2, Al2O3 or MgO.
9. The single electron device according to claim 1, wherein the metal film is formed with at least one selected from the group consisting of transition metals of IIIb, IVb, Vb and VIb families in the periodic table, alloys thereof and compounds containing the transition metal, the transition metal being able to form the single atomic layers of the metal film continuously on the substrate.
10. The single electron device according to claim 1, wherein the protecting insulating film is formed with SiC, SiO2, or Al2O3.
11. The single electron device according to claim 1, wherein the metal film is etched with etching damage, by which the electron island region surrounded by the weak links is changed to the state to exhibit the Coulomb blockade effect.
12. The single electron device according to claim 11, wherein the etching damage increases the resistance of the weak links' region to be higher at least 100 times than that of the other regions in the metal film.
13. The single electron device according to claim 11, wherein the etching damage is formed by dry etching.
14. The single electron device according to claim 1, wherein the thickness of the metal film is 3 nm or less.
15. The single electron device according to claim 1, wherein the weak links are 5 to 20 nm in width and 10 to 50 nm in length.
16. A method for fabricating a single electron device, comprising the steps of:
providing an insulating substrate;
forming an ultra-thin metal film on the substrate;
forming a protecting insulating film on the metal film to protect the metal film; and
selectively etching the protecting insulating film and the metal film, in turn, to form a pattern of the metal film, wherein the pattern of the metal film includes a source region, an electron island, a drain region, two weak regions with bottleneck figure and a gate electrode, wherein the source and drain regions are coupled with the electron island through the two weak links, respectively, each of the weak links is inducible of the Coulomb blockade effect, and the gate electrode is for providing a control voltage to control electric characteristics of the electron island.
17. The method according to claim 16, wherein the gate electrode is capacitively coupled with the electron island through an insulating material, which is placed at the space between the gate electrode and the electron island.
18. The method according to claim 16, wherein the gate electrode resistively coupled with the electron island through a weak link being inducible of the Coulomb blockade effect.
19. The method according to claim 18, wherein the resistance of the weak link's region is increased by the damage by etching so as to be higher at least 100 times than that of the other regions in the metal film.
20. The method according to claim 16, wherein the substrate is formed with Si, SiO2, Al2O3 or MgO.
21. The method according to claim 16, wherein the metal film is formed at least one selected form the group consisting of transition metals of IIIb, IVb, Vb and VIb families in the periodic table, alloys thereof and compounds containing the transition metal, the transition metal being able to form the single atomic layers of the metal film continuously on the substrate.
22. The method according to claim 16, wherein the protecting insulating film is formed with SiC, SiO2, or Al2O3.
23. The method according to claim 16, wherein the metal film is etched with etching damage, by which the electron island region surrounded by the weak links is changed to the state to exhibit the coulomb blockade effect.
24. The method according to claim 16, wherein the etching damage increases the resistance of the weak links' region to be higher at least 100 times than that of the other regions in the metal films.
25. The method according to claim 16, wherein the etching damage is formed by dry etching.
26. The method according to claim 16, wherein the thickness of the metal film is 3 nm or less.
27. The method according to claim 16, wherein the weak links are 5 to 20 nm in width and 10 to 50 nm in length.
US09/931,408 1999-11-25 2001-08-17 Single electron device using ultra-thin metal film and method for fabricating the same Expired - Fee Related US6444546B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/931,408 US6444546B1 (en) 1999-11-25 2001-08-17 Single electron device using ultra-thin metal film and method for fabricating the same

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
KR1019990052682A KR100340929B1 (en) 1999-11-25 1999-11-25 Single Electron Transistors using Ultra-thin Metal Films
KR99-52682 1999-11-25
KR1999-52682 1999-11-25
US09/475,221 US6313478B1 (en) 1999-11-25 1999-12-30 Single electron device using ultra-thin metal film and method for fabricating the same
US09/931,408 US6444546B1 (en) 1999-11-25 2001-08-17 Single electron device using ultra-thin metal film and method for fabricating the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/475,221 Division US6313478B1 (en) 1999-11-25 1999-12-30 Single electron device using ultra-thin metal film and method for fabricating the same

Publications (2)

Publication Number Publication Date
US20020024065A1 true US20020024065A1 (en) 2002-02-28
US6444546B1 US6444546B1 (en) 2002-09-03

Family

ID=19621783

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/475,221 Expired - Fee Related US6313478B1 (en) 1999-11-25 1999-12-30 Single electron device using ultra-thin metal film and method for fabricating the same
US09/931,408 Expired - Fee Related US6444546B1 (en) 1999-11-25 2001-08-17 Single electron device using ultra-thin metal film and method for fabricating the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/475,221 Expired - Fee Related US6313478B1 (en) 1999-11-25 1999-12-30 Single electron device using ultra-thin metal film and method for fabricating the same

Country Status (2)

Country Link
US (2) US6313478B1 (en)
KR (1) KR100340929B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2003083928A2 (en) * 2002-03-22 2003-10-09 Hewlett-Packard Company A method for making nanoscale wires and gaps for switches and transistors

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100340929B1 (en) * 1999-11-25 2002-06-20 오길록 Single Electron Transistors using Ultra-thin Metal Films
US6607840B2 (en) * 2000-10-11 2003-08-19 The University Of Chicago Redundantly constrained laminar structure as weak-link mechanisms
KR100444270B1 (en) * 2002-07-06 2004-08-12 재단법인서울대학교산학협력재단 Method for manufacturing semiconductor device with negative differential conductance or transconductance
US7166858B2 (en) * 2003-05-30 2007-01-23 Texas Instruments Incorporated Variable capacitor single-electron device
US7749922B2 (en) * 2005-05-05 2010-07-06 The Board Of Trustees Of The University Of Illinois Nanowire structures and electrical devices
KR100844947B1 (en) * 2007-01-16 2008-07-09 주식회사 엑셀반도체 Multiple valued dynamic random access memory cell and thereof array using single electron transistor
KR100844946B1 (en) * 2007-01-16 2008-07-09 주식회사 엑셀반도체 Multiple valued dynamic random access memory cell and thereof array using single electron transistor
CN101783364B (en) * 2009-01-21 2011-12-07 中国科学院微电子研究所 Nano electronic part and production method thereof
EP3588239B1 (en) * 2018-06-29 2021-09-29 IMEC vzw Low-temperature voltage reference using coulomb blockade mechanism

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5677637A (en) * 1992-03-25 1997-10-14 Hitachi, Ltd. Logic device using single electron coulomb blockade techniques
JP3613594B2 (en) * 1993-08-19 2005-01-26 株式会社ルネサステクノロジ Semiconductor element and semiconductor memory device using the same
US5646559A (en) * 1994-03-15 1997-07-08 Kabushiki Kaisha Toshiba Single-electron tunnelling logic device
DE4409863C1 (en) 1994-03-22 1995-05-04 Siemens Ag Method for producing a single-electrode component
US5604154A (en) * 1994-10-27 1997-02-18 Nippon Telegraph And Telephone Corporation Method of manufacturing coulamb blockade element using thermal oxidation
US5754077A (en) * 1995-03-16 1998-05-19 Kabushiki Kaisha Toshiba Semiconductor integrated circuit having plural functional blocks, wherein one of the blocks comprises a small tunnel junction device and another block comprises a FET
US5731598A (en) 1995-06-23 1998-03-24 Matsushita Electric Industrial Co. Ltd. Single electron tunnel device and method for fabricating the same
KR0170472B1 (en) * 1995-12-21 1999-02-01 정선종 Fabrication of single electron transistor with low field evaporation by scanning tunneling microscopy
JP3320641B2 (en) * 1996-09-13 2002-09-03 株式会社東芝 Memory cell
US6204517B1 (en) * 1998-04-09 2001-03-20 Texas Instruments-Acer Incorporated Single electron transistor memory array
US6125062A (en) * 1998-08-26 2000-09-26 Micron Technology, Inc. Single electron MOSFET memory device and method
US6141260A (en) * 1998-08-27 2000-10-31 Micron Technology, Inc. Single electron resistor memory device and method for use thereof
JP3869572B2 (en) * 1999-02-10 2007-01-17 シャープ株式会社 Quantum wire manufacturing method
KR100340929B1 (en) * 1999-11-25 2002-06-20 오길록 Single Electron Transistors using Ultra-thin Metal Films

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2003083928A2 (en) * 2002-03-22 2003-10-09 Hewlett-Packard Company A method for making nanoscale wires and gaps for switches and transistors
WO2003083928A3 (en) * 2002-03-22 2004-08-19 Hewlett Packard Co A method for making nanoscale wires and gaps for switches and transistors
US20050093025A1 (en) * 2002-03-22 2005-05-05 Yong Chen Method for making nanoscale wires and gaps for switches and transistors
US6998333B2 (en) 2002-03-22 2006-02-14 Hewlett-Packard Development Company, L.P. Method for making nanoscale wires and gaps for switches and transistors

Also Published As

Publication number Publication date
KR20010048131A (en) 2001-06-15
US6444546B1 (en) 2002-09-03
KR100340929B1 (en) 2002-06-20
US6313478B1 (en) 2001-11-06

Similar Documents

Publication Publication Date Title
US8778716B2 (en) Integrated circuits based on aligned nanotubes
US7408217B2 (en) Metal-insulator transition switching transistor and method for manufacturing the same
US7001805B2 (en) Method for fabricating n-type carbon nanotube device
EP1173896B1 (en) Electrostatically controlled tunneling transistor
US6313478B1 (en) Single electron device using ultra-thin metal film and method for fabricating the same
Matsumoto et al. Application of scanning tunneling microscopy nanofabrication process to single electron transistor
US6933553B2 (en) Field effect transistor using vanadium dioxide layer as channel material and method of manufacturing the field effect transistor
CN102379042A (en) Field effect transistor, method for manufacturing same, and electronic device using same
Lee et al. Fabrication of a self-aligned superconducting nanotransistor based NOR logic gate
US6221720B1 (en) Method of making an electronic device and the same
Kim et al. Fabrication of mesoscopic superconducting Nb wires using conventional electron-beam lithographic techniques
Snow et al. A metal/oxide tunnelling transistor
KR20010105454A (en) Fabrication method of single electron tunelling device
US7098092B2 (en) Single electron device, method of manufacturing the same, and method of simultaneously manufacturing single electron device and MOS transistor
Murase et al. Transport properties of silicon nanostructures fabricated on SIMOX substrates
Bartolomé et al. Double-barrier junction based dc SQUID
Hagedorn et al. Properties of SNS Josephson junctions with HfTi interlayers
Born et al. Superconducting tunnel junction structures designed for qubit realizations
Matsumoto et al. Fabrication of single electron memory on atomically flat/spl alpha/-Al/sub 2/O/sub 3/substrate made by AFM nano-oxidation process
Ono et al. Fabrication method for IC-oriented Si twin island single electron transistors
JP2621819B2 (en) Semiconductor device and method of manufacturing the same
Haraichi et al. Using a Silicon-on-Insulator Substrate
Hofmann et al. In situ fabrication of vertical tunnel junctions for SET devices
Hutchinson et al. Fabrication of hot phonon controlled junction microSQUIDs
Yoshikawa et al. Electrical field effect in highly resistive NbN microbridge

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20100903