US20020021236A1 - CMOS DAC with high impedance differential current drivers - Google Patents
CMOS DAC with high impedance differential current drivers Download PDFInfo
- Publication number
- US20020021236A1 US20020021236A1 US09/837,928 US83792801A US2002021236A1 US 20020021236 A1 US20020021236 A1 US 20020021236A1 US 83792801 A US83792801 A US 83792801A US 2002021236 A1 US2002021236 A1 US 2002021236A1
- Authority
- US
- United States
- Prior art keywords
- current
- coupled
- source
- transistor
- cell
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/06—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M1/0602—Continuously compensating for, or preventing, undesired influence of physical parameters of deviations from the desired transfer characteristic
- H03M1/0604—Continuously compensating for, or preventing, undesired influence of physical parameters of deviations from the desired transfer characteristic at one point, i.e. by adjusting a single reference value, e.g. bias or gain error
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/06—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M1/0617—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
- H03M1/0634—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence by averaging out the errors, e.g. using sliding scale
- H03M1/0643—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence by averaging out the errors, e.g. using sliding scale in the spatial domain
- H03M1/0651—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence by averaging out the errors, e.g. using sliding scale in the spatial domain by selecting the quantisation value generators in a non-sequential order, e.g. symmetrical
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/66—Digital/analogue converters
- H03M1/68—Digital/analogue converters with conversions of different sensitivity, i.e. one conversion relating to the more significant digital bits and another conversion to the less significant bits
- H03M1/682—Digital/analogue converters with conversions of different sensitivity, i.e. one conversion relating to the more significant digital bits and another conversion to the less significant bits both converters being of the unary decoded type
- H03M1/685—Digital/analogue converters with conversions of different sensitivity, i.e. one conversion relating to the more significant digital bits and another conversion to the less significant bits both converters being of the unary decoded type the quantisation value generators of both converters being arranged in a common two-dimensional array
Definitions
- the invention relates to electronic devices and in particular, to those employing digital-to-analog conversion circuitry.
- Modem electronic systems are typically realized as a complete “system on a chip.” Such systems typically integrate analog and digital functionality onto the die of a single integrated circuit. Such systems offer lower cost, power, and size benefits to the customer.
- DSP digital signal processing
- DAC digital-to-analog converter
- DDS direct digital synthesis
- CMOS continues to be the dominant process used to fabricate integrated circuits that contain such systems-on-a-chip.
- advances in CMOS fabrication processes continue to lead to integrated circuits with lower and lower operating voltage and power specifications.
- digital circuit designs can readily be transported to a more advanced process, analog circuit designs often produce poorer results when transported, or cannot be transported at all.
- the invention may be employed to provide high-performance digital-to-analog conversion suitable for use in systems implemented with low-voltage, low-power integrated circuit fabrication processes.
- the digital-to-analog converter embodiment described herein includes encoder circuitry and analog conversion circuitry.
- the encoder circuitry receives a binary number for which an analog representation is sought. Segments of the binary number each feed into a binary-to-thermometer encoder. Each binary-to-thermometer encoder turns on the number of output signals that corresponds to the value represented at its inputs. Latch elements latch the output signals of each binary-to-thermometer encoder, and present each signal and its complement as outputs to the analog conversion circuitry.
- the analog conversion circuitry includes a set of current switching cells for each segment of the binary number fed to a binary-to-thermometer encoder. Each cell in a set contributes an equal amount to the analog output of the converter. Each cell is controlled by one of the output signals of the encoder circuitry latches and its complement, to contribute its total weight to one or the other of the complementary outputs of the converter.
- Each current cell is a fully differential current switch with charge canceling, fed by a regulated cascode current source.
- the regulated cascode current source receives its input current from a master current bias circuit through a pair of mirror transistors.
- the regulated cascode current source offers uncharacteristically high impedance that contributes to good circuit performance even in low-voltage, low-power implementations. Other design factors of the current cell contribute significantly to overall performance.
- Hierarchical gradient symmetry cancellation techniques are employed to assign switching order assignments to the cells within each set in order to reduce integral non-linearity attributable to process-related surface gradients.
- FIG. 1 is a block diagram of a digital-to-analog converter.
- FIG. 2 is a schematic diagram of a master current bias circuit.
- FIG. 3 is a schematic diagram of a current cell circuit.
- FIG. 4 illustrates the layout orientation of current cell matrices and the relative switching order among the cells in each matrix.
- the present invention provides improved circuit design for electronic devices requiring low-voltage digital-to-analog conversion.
- numerous details are set forth in order to enable a thorough understanding of the present invention. Many such details relate to an embodiment of the present invention using a 3.3 Volt CMOS fabrication process to implement digital-to-analog conversion for a 10-bit binary value.
- CMOS fabrication process to implement digital-to-analog conversion for a 10-bit binary value.
- these specific details are not required in order to practice the invention.
- well-known elements, devices, process steps and the like are not set forth in detail in order to avoid obscuring the present invention.
- FIG. 1 is a block diagram of a digital-to-analog converter (DAC).
- Digital-to-analog converter 100 comprises encoder circuitry 110 , and analog conversion circuitry 160 .
- Encoder circuitry 110 further comprises data register 120 , binary-to-thermometer encoders 130 , 132 , latches 140 , 142 , inverter 112 , and interconnecting signal pathways 122 , 124 , 134 , 136 , 150 , 152 , 154 , 156 .
- Analog conversion circuitry 160 further comprises external bias current connection 161 , master current bias circuitry 162 , current cell matrices 170 , 172 , signal pathways 180 , 182 , 184 , 186 , and current summing nodes 190 , 192 .
- Encoder circuitry 110 functions to receive a binary number at its input 101 and to present complementary signal pairs at its outputs 150 - 156 that are representative of the received binary number.
- the binary number is the digital value for which the DAC is to produce an analog counterpart.
- the complementary pairs will be used by the analog conversion circuitry to turn on and off individual cells that contribute to the complementary analog output of the DAC.
- Data register 120 temporarily stores the incoming binary number at the rising edge of the clock signal.
- data register 120 is a 10-bit register, permitting the binary number to have a maximum value of 2 10 ⁇ 1, or 1023 (i.e., 1024 possible values including zero).
- the MSB 140 and LSB 142 latch circuitry further produce a complementary pair of outputs for each bit of their inputs.
- the first output signal of the complementary pair is identical in value to the corresponding input bit.
- the second output signal of the complementary pair is the complement, or inverse, of the value of the corresponding input bit.
- MSB latch circuitry 140 communicates the non-inverted signals of the complementary pairs on signal pathway 150 , and the inverted signals of the complementary pairs on signal pathway 152 , to the MSB current cell matrix 170 .
- LSB latch circuitry 142 communicates the non-inverted signals of the complementary pairs on signal pathway 154 , and the inverted signals of the complementary pairs on signal pathway 156 , to the LSB current cell matrix 172 .
- One complementary output pair of MSB latch circuitry 140 corresponds to the single bit in the output of MSB unit encoder 130 that is always in the off state as described earlier.
- one complementary output pair of LSB latch circuitry 142 corresponds to the single bit in the output of LSB unit encoder 132 that is always in the off state.
- such an output pair corresponding to an always-off input is not communicated to the analog conversion circuitry.
- Other embodiments may communicate such an output pair to the analog conversion circuitry in modified form; i.e., the outputs are not complementary but are both fixed in the off state.
- FIG. 2 is a schematic diagram of the master current bias circuit used in the present embodiment.
- the master current bias circuit 162 uses a pair of low voltage, wide swing, high impedance current mirrors.
- the mirrors receive current from some stable current source at the external current bias connection point 161 .
- the stable current source may be, for example, a bandgap reference current tap.
- the mirrors take in the current source and translate it to a current sink for use by the individual current cells.
- the current mirror and the bandgap reference current tap are well known in the art.
- the presently described embodiment organizes the plurality of current cells into two sets of current cells, each physically configured as a matrix.
- MSB current cell matrix 170 is controlled by the complementary output signal pairs of MSB latch circuitry 140 .
- LSB current cell matrix 172 is controlled by the complementary output signal pairs of LSB latch circuitry 142 .
- the MSB current cell matrix 170 is a coarse conversion matrix.
- the MSB matrix 170 is fabricated on an integrated circuit die in an eight column by eight row matrix configuration, providing 64 cells.
- One of the 64 current cells remains unused.
- the unused one sixty-fourth of the full-scale current supplies all of the current cells in the LSB current cell matrix 172 .
- the full-scale current of the present embodiment is on the order of 20 milliamps.
- Each of the cells is controlled by one of the complementary output signal pairs of MSB latch circuitry 140 to deliver its portion of the full-scale current to one or the other of the current summing nodes 190 , 192 at the output of the DAC 100 .
- An exception in the present embodiment is the unused current cell. Its control input signals are not complementary, but rather are both fixed in the off state. This prevents the cell from making a contribution to either summing node.
- the LSB current cell matrix 172 is a fine conversion matrix.
- the LSB matrix 172 is fabricated on an integrated circuit die in an eight row by two column matrix configuration, providing 16 cells.
- One of the 16 current cells remains unused to accommodate a zero value. (The unused ⁇ fraction (1/1024) ⁇ (1 ⁇ 2 4+6 ) of the nominal full-scale current remains unused resulting in an operational full-scale current just slightly below the nominal value.)
- FIG. 3 is a schematic diagram of a current cell circuit.
- the MSB matrix ( 170 of FIG. 1) and the LSB matrix ( 172 of FIG. 1) both employ the current cell architecture represented in the schematic for their individual current cells. Because a current cell in the MSB matrix 170 conducts some multiple of the current conducted by an LSB matrix 172 current cell, however, transistor sizes are scaled accordingly.
- Each current cell 300 as depicted in FIG. 3 is a fully differential current switch, which takes in a pair of signals having complementary binary states, and passes a differential signal out to two loads having a common DC reference.
- Each current cell 300 comprises a differential current switch circuit 310 , a regulated cascode current source 320 , a master current bias slave circuit 325 , a DC reference voltage connection 370 , inputs for a complementary signal pair 350 , 352 , differential outputs 354 , 356 , electrical ground connection 378 , and master current bias connections 372 , 374 , 376 .
- the differential current switch 310 further comprises current source connection 312 , switching transistors 330 , 332 , and charge canceling transistors 334 , 336 .
- the regulated cascode current source 320 further comprises cascode transistors 340 , 342 , DC bias node 341 , impedance multiplier transistor 344 , and capacitance element 346 .
- the master current bias slave circuit 325 further comprises master current supply bias mirror transistors 360 , 362 .
- Differential current switch 310 receives current from the regulated cascode current source 320 at current source connection 312 .
- the source of each of PMOS switching transistors 330 , 332 is connected to current source connection 312 .
- the drain of switching transistor 330 is connected to the source of charge canceling transistor 334 .
- the source and drain of charge canceling transistor 334 are short-circuited, and the drain is further connected to one of the differential outputs 356 .
- Switching transistor 330 has its gate connected to an input 350 for one of the signals of a complementary pair.
- Charge canceling transistor 334 in contrast, has its gate connected to an input 352 for the complementary signal of the pair.
- the drain of switching transistor 332 is connected to the source of charge canceling transistor 336 .
- the source and drain of charge canceling transistor 336 are short-circuited, and the drain is further connected to the remaining differential output 354 .
- Switching transistor 332 has its gate connected to input 352 for one of the signals of the complementary pair.
- Charge canceling transistor 336 has its gate connected to an input 350 for the complementary signal of the pair.
- the gates of the switching transistors 330 , 332 are driven by complementary signals, as are the gates of the charge canceling transistors 334 , 336 .
- Each of charge canceling transistors 334 , 336 is roughly equal to one half the size of its corresponding switching transistor, i.e., 330 , 332 , respectively.
- the charge canceling transistors 334 , 336 cancel unwanted channel charge injection and minimize unwanted clock feed-through from the gate stimulus, by canceling charges between the switch transistor and the complementarily switched charge canceling transistor.
- This configuration achieves minimal unwanted feed-through to the loads coupled to the differential outputs 354 , 356 .
- the reduced feed-through minimizes harmonic distortion, improving spurious free dynamic range (SFDR). This represents a further advantage of the present invention.
- the stacked transistor area can be kept smaller than with a conventional stacked cascode configuration, while still maintaining high output impedance.
- the smaller area also serves to impair either active switching signal from feeding through the drain-source path of the cascode transistor 342 and ultimately to DC bias node 341 .
- This improves differential non-linearity (DNL) characteristics by reducing disturbance at DC bias node 341 .
- DNL differential non-linearity
- Impedance multiplier transistor 344 operates to effectively multiply the high impedance of the cascode output by a factor of the gain of the transistor 344 .
- Transistor 344 further adds an additional path for unwanted charge at connection 312 to travel, and so reduces unwanted signal injection to the common DC bias node 341 .
- Capacitance element 346 is connected in parallel with impedance multiplier transistor 344 , increasing transient stability while further minimizing unwanted signal feed-through to the DC bias node 341 . So increasing the stability of common DC bias node 341 reduces glitch energy transferred to the loads coupled to the differential outputs 354 , 356 , again reducing harmonic distortion, and improving SFDR.
- the higher impedance of the individual cells than seen in earlier DAC designs helps maintain a higher overall impedance as seen by the load when the differential outputs of all the current cells are connected in parallel to the current summing nodes.
- the higher impedance contributes to lower integral non-linearity (INL) characteristics, a further advantage of the present invention.
- FIG. 4 illustrates the layout orientation of current cell matrices and the relative switching order among the cells in each matrix.
- the MSB current cell circuitry 170 is configured as a matrix of 8 rows by 8 columns. The number appearing within each cell of the MSB matrix 170 in FIG. 3 indicates the switching order of the cell.
- all other cells within the MSB matrix 170 having a switching order number lower than that of the switched on cell will also be switched on.
- the complementary signal pairs communicated from encoder circuitry ( 110 of FIG. 1) via signal paths ( 150 , 152 of FIG. 1) are connected to the individual current cells of MSB matrix 170 to produce the switching order depicted in FIG. 4.
- Cell 410 is the unused cell of the matrix 170 as described above in reference to FIG. 1.
- the LSB current cell circuitry 172 is configured as a matrix of 8 rows by 2 columns. The number appearing within each cell of the LSB matrix 172 in FIG. 3, similarly, indicates the switching order of the cell. As with the MSB matrix 170 , for any cell switched on within the LSB matrix 172 , all other cells within the LSB matrix 172 having a switching order number lower than that of the switched on cell, will also be switched on.
- the complementary signal pairs communicated from encoder circuitry ( 110 of FIG. 1) via signal paths ( 154 , 156 of FIG. 1) are connected to the individual current cells of LSB matrix 172 to produce the switching order depicted in FIG. 4.
- Cell 412 is the unused cell of the matrix 172 as described above in reference to FIG. 1.
- the cell switching order assignments depicted in FIG. 4 utilize hierarchical gradient symmetry cancellation techniques. Such a layout orientation has the advantage of reducing INL attributable to process-related surface gradients. This represents a further advantage of the present invention.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Description
- 1. Field of the Invention
- The invention relates to electronic devices and in particular, to those employing digital-to-analog conversion circuitry.
- 2. Description of Related Art
- Modem electronic systems are typically realized as a complete “system on a chip.” Such systems typically integrate analog and digital functionality onto the die of a single integrated circuit. Such systems offer lower cost, power, and size benefits to the customer.
- Often a system will be based on a digital signal processing (DSP) core that implements system functionality through the use of discrete mathematical algorithms that are realized through hardware, firmware, or programmable means. In order for the system to interface to analog based continuous signals, such systems typically employ the use of a digital-to-analog converter (DAC). Examples of such systems include direct digital synthesis (DDS) products, TDMA/CDMA wireless communication systems, as well as audio and video devices.
- CMOS continues to be the dominant process used to fabricate integrated circuits that contain such systems-on-a-chip. Driven by the desire for further miniaturization, advances in CMOS fabrication processes continue to lead to integrated circuits with lower and lower operating voltage and power specifications. While digital circuit designs can readily be transported to a more advanced process, analog circuit designs often produce poorer results when transported, or cannot be transported at all.
- Traditional circuit designs for digital-to-analog converters suffer in this respect and generally perform poorly when moved to advanced CMOS fabrication processes. Consequently, there is a need in the art for a digital-to-analog converter providing both good AC and DC performance characteristics, and occupying minimal die space, when implemented using advanced integrated circuit fabrication processes.
- The invention may be employed to provide high-performance digital-to-analog conversion suitable for use in systems implemented with low-voltage, low-power integrated circuit fabrication processes. The digital-to-analog converter embodiment described herein includes encoder circuitry and analog conversion circuitry. The encoder circuitry receives a binary number for which an analog representation is sought. Segments of the binary number each feed into a binary-to-thermometer encoder. Each binary-to-thermometer encoder turns on the number of output signals that corresponds to the value represented at its inputs. Latch elements latch the output signals of each binary-to-thermometer encoder, and present each signal and its complement as outputs to the analog conversion circuitry.
- The analog conversion circuitry includes a set of current switching cells for each segment of the binary number fed to a binary-to-thermometer encoder. Each cell in a set contributes an equal amount to the analog output of the converter. Each cell is controlled by one of the output signals of the encoder circuitry latches and its complement, to contribute its total weight to one or the other of the complementary outputs of the converter.
- Each current cell is a fully differential current switch with charge canceling, fed by a regulated cascode current source. The regulated cascode current source receives its input current from a master current bias circuit through a pair of mirror transistors. The regulated cascode current source offers uncharacteristically high impedance that contributes to good circuit performance even in low-voltage, low-power implementations. Other design factors of the current cell contribute significantly to overall performance.
- Hierarchical gradient symmetry cancellation techniques are employed to assign switching order assignments to the cells within each set in order to reduce integral non-linearity attributable to process-related surface gradients.
- These and other purposes and advantages of the present invention will become more apparent to those skilled in the art from the following detailed description in conjunction with the appended drawings.
- FIG. 1 is a block diagram of a digital-to-analog converter.
- FIG. 2 is a schematic diagram of a master current bias circuit.
- FIG. 3 is a schematic diagram of a current cell circuit.
- FIG. 4 illustrates the layout orientation of current cell matrices and the relative switching order among the cells in each matrix.
- In the figures just described, like parts appearing in multiple figures are numbered the same in each figure.
- The present invention provides improved circuit design for electronic devices requiring low-voltage digital-to-analog conversion. In the following description, numerous details are set forth in order to enable a thorough understanding of the present invention. Many such details relate to an embodiment of the present invention using a 3.3 Volt CMOS fabrication process to implement digital-to-analog conversion for a 10-bit binary value. However, it will be understood by those of ordinary skill in the art that these specific details are not required in order to practice the invention. Further, well-known elements, devices, process steps and the like are not set forth in detail in order to avoid obscuring the present invention.
- FIG. 1 is a block diagram of a digital-to-analog converter (DAC). Digital-to-
analog converter 100 comprisesencoder circuitry 110, andanalog conversion circuitry 160.Encoder circuitry 110 further comprisesdata register 120, binary-to-thermometer encoders latches inverter 112, andinterconnecting signal pathways Analog conversion circuitry 160 further comprises external biascurrent connection 161, mastercurrent bias circuitry 162,current cell matrices signal pathways current summing nodes 190, 192. - Encoder Circuitry
-
Encoder circuitry 110 functions to receive a binary number at itsinput 101 and to present complementary signal pairs at its outputs 150-156 that are representative of the received binary number. The binary number is the digital value for which the DAC is to produce an analog counterpart. The complementary pairs will be used by the analog conversion circuitry to turn on and off individual cells that contribute to the complementary analog output of the DAC. - Operation of the various circuit elements within
encoder circuitry 110 are synchronized by means of a clock signal presented atinput 102.Data register 120 temporarily stores the incoming binary number at the rising edge of the clock signal. In the presently described embodiment,data register 120 is a 10-bit register, permitting the binary number to have a maximum value of 210−1, or 1023 (i.e., 1024 possible values including zero). - Upon storage by the
data register 120, the 10 bits representing the binary number are communicated oversignal pathways thermometer encoders thermometer encoders - A least significant segment of the binary number stored in
register 120, comprising the four least significant bits (LSB), are communicated toLSB unit encoder 132 oversignal pathway 124.Signal pathway 124 communicates four bits in parallel.LSB unit encoder 132 converts the 4-bit input to a 16-bit (24=16), unit coded output. Note that one of the 16 output bits will always be in the off state and is included for design convenience. While the 4-bit input can represent 16 possible values, one of those values is zero. Accordingly, the highest numeric value that can be represented is 15, so at most 15 unit coded outputs will be in the on state. - A most significant segment of the binary number stored in
register 120, comprising the six most significant bits (MSB), are communicated toMSB unit encoder 130 oversignal pathway 122.Signal pathway 122 communicates six bits in parallel.MSB unit encoder 130 converts the 6-bit input to a 64-bit (26=64), unit coded output. Note that one of the 64 output bits will always be in the off state and is included for design convenience. While the 6-bit input can represent 64 possible values, one of those values is zero. Accordingly, the highest numeric value that can be represented is 63, so at most 63 unit coded outputs will be in the on state. - Each of
unit encoders register 120. Completion of the encoding operation includes presenting outputs in a settled and static state. In the described embodiment,unit encoders -
Unit encoder 130 communicates its output toMSB latch circuitry 140 oversignal pathway 134.Signal pathway 134 communicates 64 bits in parallel.Unit encoder 132 communicates its output toLSB latch circuitry 142 oversignal pathway 136.Signal pathway 136 communicates 16 bits in parallel. -
MSB latch circuitry 140 andLSB latch circuitry 142 function as “slave” registers. The clock signal that drives these registers is an inverted version of the master clock signal that drivesregister 120. The inversion of the master clock signal is implemented throughsimple inverter 112.MSB latch circuitry 140 andLSB latch circuitry 142 store their input signals communicated oversignal pathways MSB 140 andLSB 142 latch circuitry present stable output values toanalog conversion circuitry 160 for a first binary number during the time a second binary number is being stored byregister 120 and encoded byunit encoders - The
MSB 140 andLSB 142 latch circuitry further produce a complementary pair of outputs for each bit of their inputs. The first output signal of the complementary pair is identical in value to the corresponding input bit. The second output signal of the complementary pair is the complement, or inverse, of the value of the corresponding input bit.MSB latch circuitry 140 communicates the non-inverted signals of the complementary pairs onsignal pathway 150, and the inverted signals of the complementary pairs onsignal pathway 152, to the MSBcurrent cell matrix 170.LSB latch circuitry 142 communicates the non-inverted signals of the complementary pairs onsignal pathway 154, and the inverted signals of the complementary pairs onsignal pathway 156, to the LSBcurrent cell matrix 172. - One complementary output pair of
MSB latch circuitry 140 corresponds to the single bit in the output ofMSB unit encoder 130 that is always in the off state as described earlier. Similarly, one complementary output pair ofLSB latch circuitry 142 corresponds to the single bit in the output ofLSB unit encoder 132 that is always in the off state. In some embodiments such an output pair corresponding to an always-off input is not communicated to the analog conversion circuitry. Other embodiments may communicate such an output pair to the analog conversion circuitry in modified form; i.e., the outputs are not complementary but are both fixed in the off state. One skilled in the art recognizes that these and other embodiments may be employed in the practice of the invention. - Analog Conversion Circuitry
- The
analog conversion circuitry 160 prominently contains a plurality of current cells. Differential outputs from each of the current cells are summed at current summingnodes 190, 192, and drive a pair of load resistors that are centered at ground (not shown). The current driving the load resistors is related to the full-scale current in almost identical proportion as the original binary number relates to the maximum binary number theDAC 100 accommodates, i.e., 1023. Thus, the current represents an analog approximation of the original number in binary (digital) form. - The individual current cells obtain current from master
current bias circuit 162. FIG. 2 is a schematic diagram of the master current bias circuit used in the present embodiment. The mastercurrent bias circuit 162 uses a pair of low voltage, wide swing, high impedance current mirrors. The mirrors receive current from some stable current source at the external currentbias connection point 161. The stable current source may be, for example, a bandgap reference current tap. The mirrors take in the current source and translate it to a current sink for use by the individual current cells. The current mirror and the bandgap reference current tap are well known in the art. - The presently described embodiment organizes the plurality of current cells into two sets of current cells, each physically configured as a matrix. MSB
current cell matrix 170 is controlled by the complementary output signal pairs ofMSB latch circuitry 140. LSBcurrent cell matrix 172 is controlled by the complementary output signal pairs ofLSB latch circuitry 142. - The MSB
current cell matrix 170 is a coarse conversion matrix. In the presently described embodiment theMSB matrix 170 is fabricated on an integrated circuit die in an eight column by eight row matrix configuration, providing 64 cells. One sixty-fourth ({fraction (1/64)}=½6) of the nominal full-scale DAC output current is distributed equally to each of 63 of the 64 current cells inMSB matrix 170. One of the 64 current cells remains unused. The unused one sixty-fourth of the full-scale current supplies all of the current cells in the LSBcurrent cell matrix 172. The full-scale current of the present embodiment is on the order of 20 milliamps. - Each of the cells is controlled by one of the complementary output signal pairs of
MSB latch circuitry 140 to deliver its portion of the full-scale current to one or the other of the current summingnodes 190, 192 at the output of theDAC 100. An exception in the present embodiment is the unused current cell. Its control input signals are not complementary, but rather are both fixed in the off state. This prevents the cell from making a contribution to either summing node. - The LSB
current cell matrix 172 is a fine conversion matrix. In the presently described embodiment theLSB matrix 172 is fabricated on an integrated circuit die in an eight row by two column matrix configuration, providing 16 cells. One sixteenth ({fraction (1/16)}=½4) of the one sixty-fourth of the nominal full-scale current unused by the MSBcurrent cell matrix 170 is distributed equally to each of 15 of the 16 current cells inLSB matrix 172. One of the 16 current cells remains unused to accommodate a zero value. (The unused {fraction (1/1024)} (½4+6) of the nominal full-scale current remains unused resulting in an operational full-scale current just slightly below the nominal value.) - In similar fashion to the
MSB cell matrix 170, each of the cells in the LSBcurrent cell matrix 172 is controlled by one of the complementary output signal pairs ofLSB latch circuitry 142 to deliver its portion of the full-scale current to one or the other of the current summingnodes 190, 192 at the output of theDAC 100. As above, an exception is the unused current cell. Its control input signals are not complementary, but rather are both fixed in the off state. This prevents the cell from making a contribution to either summing node. - Employing such equal current-based weighting to each current cell in a matrix provides faster settling time than with, for example, voltage divider DAC designs. This improves AC and DC performance and represents an advantage of the present invention.
- Current Cell Detail
- FIG. 3 is a schematic diagram of a current cell circuit. The MSB matrix (170 of FIG. 1) and the LSB matrix (172 of FIG. 1) both employ the current cell architecture represented in the schematic for their individual current cells. Because a current cell in the
MSB matrix 170 conducts some multiple of the current conducted by anLSB matrix 172 current cell, however, transistor sizes are scaled accordingly. - Each
current cell 300 as depicted in FIG. 3 is a fully differential current switch, which takes in a pair of signals having complementary binary states, and passes a differential signal out to two loads having a common DC reference. - Each
current cell 300 comprises a differentialcurrent switch circuit 310, a regulated cascodecurrent source 320, a master currentbias slave circuit 325, a DCreference voltage connection 370, inputs for acomplementary signal pair differential outputs electrical ground connection 378, and mastercurrent bias connections current switch 310 further comprisescurrent source connection 312, switchingtransistors transistors current source 320 further comprisescascode transistors node 341,impedance multiplier transistor 344, andcapacitance element 346. The master currentbias slave circuit 325 further comprises master current supplybias mirror transistors - Differential
current switch 310 receives current from the regulated cascodecurrent source 320 atcurrent source connection 312. The source of each ofPMOS switching transistors current source connection 312. The drain of switchingtransistor 330 is connected to the source ofcharge canceling transistor 334. The source and drain ofcharge canceling transistor 334 are short-circuited, and the drain is further connected to one of the differential outputs 356.Switching transistor 330 has its gate connected to aninput 350 for one of the signals of a complementary pair.Charge canceling transistor 334, in contrast, has its gate connected to aninput 352 for the complementary signal of the pair. - In similar, but complementary, fashion, the drain of switching
transistor 332 is connected to the source ofcharge canceling transistor 336. The source and drain ofcharge canceling transistor 336 are short-circuited, and the drain is further connected to the remainingdifferential output 354.Switching transistor 332 has its gate connected to input 352 for one of the signals of the complementary pair.Charge canceling transistor 336 has its gate connected to aninput 350 for the complementary signal of the pair. - Accordingly, it can be seen that the gates of the switching
transistors charge canceling transistors - Each of
charge canceling transistors charge canceling transistors differential outputs - Regulated cascode
current source 320 delivers current to the differentialcurrent switch 310 atcurrent source connection 312. Regulated cascodecurrent source 320 uses a very high impedance cascode configuration (e.g., 100 Megaohms) to source up to the full value of the current through either leg of the differentialcurrent switch 310 depending on the value of the complementary input code. The cascode configuration employs two series cascodedtransistors cascode transistor 340 is connected to a common DCreference voltage connection 370. The drain ofcascode transistor 340 is connected to the source ofcascode transistor 342 atDC bias node 341. The drain ofcascode transistor 342 is connected tocurrent source connection 312. - By utilizing a regulated cascode current source configuration the stacked transistor area can be kept smaller than with a conventional stacked cascode configuration, while still maintaining high output impedance. The smaller area also serves to impair either active switching signal from feeding through the drain-source path of the
cascode transistor 342 and ultimately toDC bias node 341. This improves differential non-linearity (DNL) characteristics by reducing disturbance atDC bias node 341. This represents a further advantage of the present invention. - The
DC bias node 341 at which both cascodetransistors impedance multiplier transistor 344. The drain oftransistor 344 is fed back to the gate ofcascode transistor 342. The source oftransistor 344 is connected to a common DCreference voltage connection 370. -
Impedance multiplier transistor 344 operates to effectively multiply the high impedance of the cascode output by a factor of the gain of thetransistor 344.Transistor 344 further adds an additional path for unwanted charge atconnection 312 to travel, and so reduces unwanted signal injection to the commonDC bias node 341.Capacitance element 346 is connected in parallel withimpedance multiplier transistor 344, increasing transient stability while further minimizing unwanted signal feed-through to theDC bias node 341. So increasing the stability of commonDC bias node 341 reduces glitch energy transferred to the loads coupled to thedifferential outputs - Further, the higher impedance of the individual cells than seen in earlier DAC designs helps maintain a higher overall impedance as seen by the load when the differential outputs of all the current cells are connected in parallel to the current summing nodes. The higher impedance contributes to lower integral non-linearity (INL) characteristics, a further advantage of the present invention.
- FIG. 4 illustrates the layout orientation of current cell matrices and the relative switching order among the cells in each matrix. As described earlier, the MSB
current cell circuitry 170 is configured as a matrix of 8 rows by 8 columns. The number appearing within each cell of theMSB matrix 170 in FIG. 3 indicates the switching order of the cell. In accordance with the unit encoding described earlier in relation to the encoder circuitry (110 of FIG. 1), for any cell switched on within theMSB matrix 170, all other cells within theMSB matrix 170 having a switching order number lower than that of the switched on cell, will also be switched on. The complementary signal pairs communicated from encoder circuitry (110 of FIG. 1) via signal paths (150, 152 of FIG. 1) are connected to the individual current cells ofMSB matrix 170 to produce the switching order depicted in FIG. 4. Cell 410 is the unused cell of thematrix 170 as described above in reference to FIG. 1. - The LSB
current cell circuitry 172 is configured as a matrix of 8 rows by 2 columns. The number appearing within each cell of theLSB matrix 172 in FIG. 3, similarly, indicates the switching order of the cell. As with theMSB matrix 170, for any cell switched on within theLSB matrix 172, all other cells within theLSB matrix 172 having a switching order number lower than that of the switched on cell, will also be switched on. The complementary signal pairs communicated from encoder circuitry (110 of FIG. 1) via signal paths (154, 156 of FIG. 1) are connected to the individual current cells ofLSB matrix 172 to produce the switching order depicted in FIG. 4.Cell 412 is the unused cell of thematrix 172 as described above in reference to FIG. 1. - The cell switching order assignments depicted in FIG. 4 utilize hierarchical gradient symmetry cancellation techniques. Such a layout orientation has the advantage of reducing INL attributable to process-related surface gradients. This represents a further advantage of the present invention.
- Various modifications to the preferred embodiment can be made without departing from the spirit and scope of the invention. For example, the design could be extended or contracted to accommodate a binary input number having more or fewer than 10 bits. Thus, the foregoing description is not intended to limit the invention which is described in the appended claims in which:
Claims (16)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/837,928 US6407688B1 (en) | 1999-08-25 | 2001-04-19 | CMOS DAC with high impedance differential current drivers |
US10/124,551 US6603417B2 (en) | 1999-08-25 | 2002-04-17 | CMOS DAC with high impedance differential current drivers |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/383,068 US6295012B1 (en) | 1999-08-25 | 1999-08-25 | CMOS DAC with high impedance differential current drivers |
US09/837,928 US6407688B1 (en) | 1999-08-25 | 2001-04-19 | CMOS DAC with high impedance differential current drivers |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/383,068 Continuation US6295012B1 (en) | 1999-08-25 | 1999-08-25 | CMOS DAC with high impedance differential current drivers |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/124,551 Continuation US6603417B2 (en) | 1999-08-25 | 2002-04-17 | CMOS DAC with high impedance differential current drivers |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020021236A1 true US20020021236A1 (en) | 2002-02-21 |
US6407688B1 US6407688B1 (en) | 2002-06-18 |
Family
ID=23511578
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/383,068 Expired - Fee Related US6295012B1 (en) | 1999-08-25 | 1999-08-25 | CMOS DAC with high impedance differential current drivers |
US09/837,928 Expired - Fee Related US6407688B1 (en) | 1999-08-25 | 2001-04-19 | CMOS DAC with high impedance differential current drivers |
US10/124,551 Expired - Fee Related US6603417B2 (en) | 1999-08-25 | 2002-04-17 | CMOS DAC with high impedance differential current drivers |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/383,068 Expired - Fee Related US6295012B1 (en) | 1999-08-25 | 1999-08-25 | CMOS DAC with high impedance differential current drivers |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/124,551 Expired - Fee Related US6603417B2 (en) | 1999-08-25 | 2002-04-17 | CMOS DAC with high impedance differential current drivers |
Country Status (1)
Country | Link |
---|---|
US (3) | US6295012B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110148681A1 (en) * | 2009-12-18 | 2011-06-23 | Power Integrations, Inc. | Digital-to-analog converter to produce paired control signals in a power supply controller |
US20120250587A1 (en) * | 2011-03-30 | 2012-10-04 | Sujan Pandey | Full duplex communication circuit and method therefor |
US9143306B2 (en) | 2011-10-12 | 2015-09-22 | Nxp B.V. | Device and method for encoding bits to symbols for a communication system |
Families Citing this family (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6775529B1 (en) | 2000-07-31 | 2004-08-10 | Marvell International Ltd. | Active resistive summer for a transformer hybrid |
USRE41831E1 (en) | 2000-05-23 | 2010-10-19 | Marvell International Ltd. | Class B driver |
US7194037B1 (en) | 2000-05-23 | 2007-03-20 | Marvell International Ltd. | Active replica transformer hybrid |
US7433665B1 (en) | 2000-07-31 | 2008-10-07 | Marvell International Ltd. | Apparatus and method for converting single-ended signals to a differential signal, and transceiver employing same |
US7312739B1 (en) | 2000-05-23 | 2007-12-25 | Marvell International Ltd. | Communication driver |
US7280060B1 (en) | 2000-05-23 | 2007-10-09 | Marvell International Ltd. | Communication driver |
US7606547B1 (en) | 2000-07-31 | 2009-10-20 | Marvell International Ltd. | Active resistance summer for a transformer hybrid |
US6809673B2 (en) * | 2001-10-10 | 2004-10-26 | Analog Devices, Inc. | Multi-channel circuit with current steering digital to analogue converters with minimized crosstalk |
KR100429077B1 (en) | 2001-11-16 | 2004-04-29 | 한국전자통신연구원 | Digital to analog converter and voltage limiter |
US6593869B1 (en) | 2002-03-28 | 2003-07-15 | Hrl Laboratories, Llc | High efficiency, high output drive current switch with application to digital to analog conversion |
US6741195B1 (en) | 2002-12-11 | 2004-05-25 | Micron Technology, Inc. | Low glitch current steering digital to analog converter and method |
JP2004208060A (en) * | 2002-12-25 | 2004-07-22 | Renesas Technology Corp | D/a converter |
EP1465348B1 (en) * | 2003-03-31 | 2007-04-11 | AMI Semiconductor Belgium BVBA | Current DAC with a two-dimensional matrix decoder |
KR100520299B1 (en) * | 2003-09-09 | 2005-10-13 | 삼성전자주식회사 | Current-added-type digital to analog converter and digital to analog converting method thereof |
US6970339B2 (en) * | 2004-04-27 | 2005-11-29 | Texas Instruments Incorporated | Current limit protection scheme for PWM buck converter with synchronous rectifier |
US6853323B1 (en) * | 2004-05-04 | 2005-02-08 | Integrated Programmable Communications, Inc. | Differential voltage output digital-to-analog converter |
US7225951B2 (en) * | 2004-12-15 | 2007-06-05 | Wempe Patrick L | Portable fluid delivery system |
US20060138161A1 (en) * | 2004-12-23 | 2006-06-29 | Wempe Patrick L | Golf club transport and delivery system |
US7423569B2 (en) * | 2005-04-22 | 2008-09-09 | Broadcom Corporation | Method and system for a control scheme on power and common-mode voltage reduction for a transmitter |
US7312662B1 (en) | 2005-08-09 | 2007-12-25 | Marvell International Ltd. | Cascode gain boosting system and method for a transmitter |
US7577892B1 (en) | 2005-08-25 | 2009-08-18 | Marvell International Ltd | High speed iterative decoder |
TWI287698B (en) * | 2006-03-08 | 2007-10-01 | Novatek Microelectronics Corp | Apparatus for error compensation of self calibrating current source |
US7629909B1 (en) | 2006-08-09 | 2009-12-08 | Marvell International Ltd. | Circuit for converting a voltage range of a logic signal |
US7705635B1 (en) | 2006-08-09 | 2010-04-27 | Marvell International Ltd. | Circuit for converting a voltage range of a logic signal |
US7609186B1 (en) | 2006-08-09 | 2009-10-27 | Marvell International Ltd. | Circuit for converting a voltage range of a logic signal |
US7605608B1 (en) | 2006-08-09 | 2009-10-20 | Marvell International Ltd. | Circuit for converting a voltage range of a logic signal |
US7595745B1 (en) | 2006-08-09 | 2009-09-29 | Marvell International Ltd. | Circuit for converting a voltage range of a logic signal |
US7511649B1 (en) * | 2006-08-29 | 2009-03-31 | Marvell International Ltd. | Circuit for converting a voltage range of a logic signal |
US7525381B2 (en) * | 2007-03-09 | 2009-04-28 | Analog Devices, Inc. | Amplifier structures that enhance transient currents and signal swing |
JP4570662B2 (en) * | 2008-01-16 | 2010-10-27 | Okiセミコンダクタ株式会社 | Digital / analog converter |
TWI385618B (en) * | 2008-09-16 | 2013-02-11 | Novatek Microelectronics Corp | Transmission device with enhanced signals |
JP5161944B2 (en) * | 2010-09-21 | 2013-03-13 | 株式会社東芝 | Digital-analog converter and wireless communication device |
KR101705159B1 (en) | 2010-12-16 | 2017-02-10 | 한국전자통신연구원 | Current switch driving circuit and digital to analog converter |
US8581760B2 (en) * | 2011-10-03 | 2013-11-12 | Blackberry Limited | Digital to analog converter |
US8624766B2 (en) * | 2011-11-30 | 2014-01-07 | Standard Microsystems Corporation | Method and system for auto-ranging analog-to-digital converter for current sensing |
US8643521B1 (en) | 2012-11-28 | 2014-02-04 | United Microelectronics Corp. | Digital-to-analog converter with greater output resistance |
CN104052490B (en) * | 2014-06-17 | 2017-08-08 | 中国电子科技集团公司第五十五研究所 | A kind of adjustable Segmented electrical flow pattern DAC-circuit |
US9991901B2 (en) | 2015-09-03 | 2018-06-05 | International Business Machines Corporation | Method of optimizing CMOS IDAC linearity performance using golden ratio |
US9584151B1 (en) * | 2016-03-01 | 2017-02-28 | Analog Devices, Inc. | Randomized quad switching |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2861843B2 (en) | 1994-12-28 | 1999-02-24 | 日本電気株式会社 | D / A converter |
FR2733650B1 (en) | 1995-04-28 | 1997-07-18 | Sgs Thomson Microelectronics | PRECISION DIGITAL / ANALOG CONVERTER |
GB2333191A (en) | 1998-01-08 | 1999-07-14 | Fujitsu Microelectronics Ltd | DAC current switch with reduced crossover noise |
-
1999
- 1999-08-25 US US09/383,068 patent/US6295012B1/en not_active Expired - Fee Related
-
2001
- 2001-04-19 US US09/837,928 patent/US6407688B1/en not_active Expired - Fee Related
-
2002
- 2002-04-17 US US10/124,551 patent/US6603417B2/en not_active Expired - Fee Related
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110148681A1 (en) * | 2009-12-18 | 2011-06-23 | Power Integrations, Inc. | Digital-to-analog converter to produce paired control signals in a power supply controller |
US7978107B1 (en) * | 2009-12-18 | 2011-07-12 | Power Integrations, Inc. | Digital-to-analog converter to produce paired control signals in a power supply controller |
US20110228567A1 (en) * | 2009-12-18 | 2011-09-22 | Power Integrations, Inc | Digital-to-analog converter to produce paired control signals in a power supply controller |
US8599052B2 (en) * | 2009-12-18 | 2013-12-03 | Power Integrations, Inc. | Digital-to-analog converter to produce paired control signals in a power supply controller |
US20120250587A1 (en) * | 2011-03-30 | 2012-10-04 | Sujan Pandey | Full duplex communication circuit and method therefor |
US8817670B2 (en) * | 2011-03-30 | 2014-08-26 | Nxp B.V. | Full duplex communication circuit and method therefor |
US9143306B2 (en) | 2011-10-12 | 2015-09-22 | Nxp B.V. | Device and method for encoding bits to symbols for a communication system |
US9548864B2 (en) | 2011-10-12 | 2017-01-17 | Nxp B.V. | Device and method for encoding bits to symbols for a communication system |
Also Published As
Publication number | Publication date |
---|---|
US6603417B2 (en) | 2003-08-05 |
US6295012B1 (en) | 2001-09-25 |
US6407688B1 (en) | 2002-06-18 |
US20020113723A1 (en) | 2002-08-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6295012B1 (en) | CMOS DAC with high impedance differential current drivers | |
Bastiaansen et al. | A 10-b 40-mhz 0.8-mu m cmos current-output d/a converter | |
US6703956B1 (en) | Technique for improved linearity of high-precision, low-current digital-to-analog converters | |
US7283082B1 (en) | High-speed, high-resolution voltage output digital-to-analog converter and method | |
US5646619A (en) | Self-calibrating high speed D/A converter | |
Schouwenaars et al. | A low-power stereo 16-bit CMOS D/A converter for digital audio | |
US5760726A (en) | Digital-to-analog converter with dynamic matching and bit splitting | |
CN106209108B (en) | Segmented DAC | |
US5017919A (en) | Digital-to-analog converter with bit weight segmented arrays | |
EP1257060B1 (en) | Digital-to-analogue converter using an array of current sources | |
US6163289A (en) | Differential voltage digital-to-analog converter | |
US6329941B1 (en) | Digital-to-analog converting device and method | |
US7425913B2 (en) | Bit-adjacency capacitor-switched DAC, method, driver and display device | |
EP1465347B9 (en) | Monotonic precise current DAC | |
Van den Bosch et al. | A 12 bit 200 MHz low glitch CMOS D/A converter | |
US11303294B2 (en) | Digital to analog converters | |
US9143156B1 (en) | High-resolution digital to analog converter | |
Boiocchi et al. | Self-calibration in high speed current steering CMOS D/A converters | |
CN109586726B (en) | Segmented digital-to-analog converter | |
US20030201924A1 (en) | Digital-to-analog converter | |
EP0914717B1 (en) | Digital to analogue and analogue to digital converters | |
Nairn et al. | Algorithmic analogue-to-digital convertors using current-mode techniques | |
KR100792708B1 (en) | Digital analog converter | |
Park et al. | A 3.3 V-110 MHz 10-bit CMOS current-mode DAC | |
US7068194B1 (en) | High-density MOS-decoded unary DAC |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140618 |
|
AS | Assignment |
Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001 Effective date: 20160201 Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001 Effective date: 20160201 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 |
|
AS | Assignment |
Owner name: BROADCOM CORPORATION, CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041712/0001 Effective date: 20170119 |