US20020000846A1 - Method and circuit for reducing power and/or current consumption - Google Patents

Method and circuit for reducing power and/or current consumption Download PDF

Info

Publication number
US20020000846A1
US20020000846A1 US09/391,135 US39113599A US2002000846A1 US 20020000846 A1 US20020000846 A1 US 20020000846A1 US 39113599 A US39113599 A US 39113599A US 2002000846 A1 US2002000846 A1 US 2002000846A1
Authority
US
United States
Prior art keywords
input signal
signal
frequency
device input
function
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/391,135
Inventor
Dean L. Field
Larry Lynn Hinton
John Kizziar
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
RPX Corp
Original Assignee
Cypress Semiconductor Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=25080526&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=US20020000846(A1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Cypress Semiconductor Corp filed Critical Cypress Semiconductor Corp
Priority to US09/391,135 priority Critical patent/US20020000846A1/en
Publication of US20020000846A1 publication Critical patent/US20020000846A1/en
Priority to US10/133,851 priority patent/US6593785B1/en
Assigned to CYPRESS SEMICONDUCTOR CORPORATION reassignment CYPRESS SEMICONDUCTOR CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FIELD, DEAN L., HINTON, LARRY LYNN, KIZZIAR, JOHN, III
Assigned to RPX CORPORATION reassignment RPX CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CYPRESS SEMICONDUCTOR CORPORATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L3/00Starting of generators
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S331/00Oscillators
    • Y10S331/02Phase locked loop having lock indicating or detecting means

Definitions

  • the present invention relates to semiconductor devices, and, more particularly, to a method and circuit for automatically reducing power consumption in a semiconductor device without the use of external logic or a dedicated pin.
  • One approach taken in the art to power down a semiconductor device is to pass a signal to the device over a dedicated pin or combination of dedicated pins, which signal directs the device to power down.
  • a second approach taken in the art is to use a dedicated serial port or other communication scheme to direct a power down command word to the semiconductor device. The power down command word is then decoded, wherein the device is powered down.
  • a significant problem with both of these approaches is that they require the use of at least one dedicated pin of the semiconductor device to accomplish the power down function. Oftentimes, a dedicated pin is unavailable because all of the pins on the semiconductor device are used to perform other functions. Thus, a “power down” mode cannot be implemented on such devices using prior technology.
  • the present invention provides a method and an apparatus for controlling a semiconductor device without the use of a dedicated pin.
  • An advantage of such a system is that one may reduce current or power consumption in a semiconductor device that does not have a spare, dedicated pin, as may be required by conventional approaches.
  • a method in accordance with this invention includes two main steps. The first step involves determining whether a detector input signal, corresponding to or derived from a device input signal, is invalid according to a predetermined parameter. The device is configured to perform a first predefined function, responsive to the device input signal, during normal operation. The second step involves generating, in response to the above determination, a function control signal configured to direct the semiconductor device to perform a second predefined function. The second predefined function is different from the first function.
  • the detector input signal may be derived directly from the device input signal, or it may be derived indirectly therefrom (e.g., by passing the device input signal through a buffer, PLL, or other structure).
  • the above-mentioned predetermined parameter is a minimum frequency associated with the detector input signal
  • the second predefined function comprises reducing the power or current consumed by the semiconductor device (e.g., entering a “power down” mode).
  • the function control signal thus may comprise a power down signal in a preferred embodiment.
  • the power down signal is generated which directs the semiconductor device to “power down,” or reduce current consumption in, at least one of its component circuits.
  • an apparatus which includes means for receiving a device input signal that performs a first predefined function during normal operation of the semiconductor device, and means for determining whether a detector input signal corresponding to the device input signal is invalid according to a predetermined parameter and generating in response thereto a function control signal to direct the semiconductor device to perform a second predefined function, wherein the second predefined function is different from the first predefined function.
  • the predetermined parameter is a minimum frequency associated with the detector input signal
  • the second predefined function comprises reducing the power or current consumed by the zero-delay buffer (e.g., entering a “power down” mode).
  • the function control signal may thus comprise a power down signal.
  • the receiving means includes a pin on the buffer that is used for receiving an input signal as the device input signal.
  • the device input signal is a signal already being used by the buffer to perform the first predefined function.
  • the device input signal may be an input clock signal. This input clock signal is used during normal operation, and is not dedicated exclusively for use in powering down the device.
  • the input clock signal is characterized by a minimum operating frequency, below which frequency the input clock signal may be considered to be invalid.
  • the detector input signal is preferably directly derived from the device input (clock) signal, although, in alternative embodiments, the detector input signal is indirectly derived from the device input signal.
  • the determining means includes a frequency detector in a preferred embodiment.
  • the frequency detector determines whether the frequency of the detector input signal is less than the minimum frequency. If so, the frequency detector may generate the power down signal.
  • the frequency detector may define a signal validity detector in a broader aspect of the present invention.
  • the means or circuit for determining signal invalidity of the detector input signal may alternately make such a determination based on such parameters as jitter, or phase lock (for PLL-based embodiments), or the like.
  • FIG. 1 is a simplified block diagram view of one embodiment of a semiconductor device—a zero-delay buffer—according to the present invention.
  • FIG. 2 is a simplified block and schematic diagram view showing, in greater detail, a frequency detector shown in block diagram form in FIG. 1.
  • FIGS. 3 A- 3 E are simplified, timing diagram views illustrating the relative transitions of various signals at various nodes during the operation of the frequency detector illustrated in FIG. 2.
  • FIG. 4 is a block and schematic diagram view of an alternate, PLL-based embodiment according to the present invention.
  • FIG. 1 shows a first, preferred embodiment of a semiconductor device according to the present invention, in particular a zero-delay buffer 10 .
  • Buffer 10 is generally capable of receiving an input signal S IN , and generating one or more output signals S OUT in response thereto that are substantially synchronized with the input signal S IN (i.e., no or “zero delay”).
  • Buffer 10 includes a terminal or pin 12 IN for receiving the input signal S IN and a terminal or pin 12 OUT for outputting the output signal S OUT , from and to, external circuitry or devices, respectively.
  • the present invention overcomes these limitations by providing a means or structure that monitors an input signal to the device.
  • This input signal is provided to the device for an operational first function other than reducing power or current (e.g., input clock).
  • the input signal monitoring structure is configured to determine when the input signal is in an “invalid” state according to one or more predetermined parameters.
  • an embodiment of the present invention automatically performs a second predefined function (e.g., enters a reduced power/current-consuming, or “power down,” state).
  • the first and second functions are different.
  • a semiconductor device is provided that overcomes the above-mentioned limitations of conventional pin-limited packages.
  • the predefined function may be a power down mode
  • the predetermined parameter may be a minimum frequency of the detector input signal
  • the monitoring structure or means may comprise a signal invalidity detector (specifically a frequency detector).
  • the predetermined parameter upon which invalidity may be based may include a lock state of a PLL, a jitter parameter (e.g., expressed in percentage of nominal period of a signal), and/or a voltage parameter of a PLL (e.g., the control voltage input to a voltage controlled oscillator portion of the PLL).
  • the predetermined function may alternatively comprise a suspend mode of operation (wherein preprogrammed subparts of the semiconductor device are powered down), or other reduced power mode(s)of operation.
  • buffer 10 may include a phase frequency detector (PFD) 14 , a filter 16 , a voltage controlled oscillator (VCO) 18 , a plurality of output buffers 20 for outputting a corresponding plurality of output signals 22 , and a signal invalidity detector 24 , such as a frequency detector 26 , for first determining when a detector input signal 32 , which corresponds to or is derived from a device input signal 28 , is invalid according to a predetermined parameter, and second, generating in response thereto a function control signal.
  • the buffer 10 is configured to perform a first predefined function responsive to the device input signal.
  • the function control signal may comprise a power down signal 34 to direct buffer 10 to perform a second function that is different from the first function.
  • the predetermined parameter may comprise a minimum frequency value associated with detector input signal 32
  • the second function may be to reduce power or current consumption in, or “power down,” one or more component circuits of or coupled to buffer 10 .
  • the minimum frequency value may be from 0.1 to 8 MHz, preferably from 1 to 5 MHz, more preferably about 2 MHz, while the normal operating frequency range is generally from about 10 MHz to about 100 MHz.
  • Buffer 10 may receive the input signal S IN on input pin 12 IN , and provide it as device input signal 28 to PFD 14 and frequency detector 26 .
  • device input signal 28 has a frequency associated therewith that is greater than the minimum frequency (e.g., 2 MHZ), and preferably is within a normal operating range.
  • PFD 14 , filter 16 and VCO 18 may operate in combination to provide a VCO output signal 30 to output buffers 20 such that the output signals 22 are substantially synchronized with device input signal 28 .
  • PFD 14 is conventional in the art and is responsive to device input signal 28 and one of output signals 22 (as a feedback signal).
  • PFD 14 may be configured to generate a lock signal to filter 16 indicative of whether, and to what extent, output signal 22 (as fed back to PFD 14 ) is phase-locked (or conversely, is out-of-lock) with device input signal 28 .
  • this signal may comprise the well-known UP or DOWN signal, HIGH or LOW signal, or other signal representing a digital logic state (e.g., “0” [or below a threshold voltage], or “1” [or above the threshold voltage]).
  • Filter 16 may be coupled to PFD 14 and may be provided for amplifying and/or shaping the transfer characteristic of the lock signal generated by PFD 14 .
  • Filter 16 generally may take the form of a low-pass filter and may, in one embodiment, output a modified control signal having a voltage corresponding to a phase error between device input signal 28 and output signal 22 .
  • VCO 18 may be coupled to filter 16 and may be provided for generating VCO output signal 30 , which corresponds to device input signal 28 in a manner described above (e.g., phase locked thereto).
  • VCO 18 is conventional and may take any one of a plurality of forms well known in the art.
  • the frequency of VCO output signal 30 may be proportional to the applied modified control signal.
  • signal 30 which, as noted above, may also correspond to device input signal 28 , may be substantially synchronized relative to device input signal 28 (subject to a small offset introduced by output buffer 22 ).
  • the output signal 22 may be synchronized relative to device input signal 28 , at least to within a predetermined and/or acceptable phase error margin.
  • Frequency detector 26 may be provided for determining whether a detector input signal 32 , which corresponds to device input signal 28 , has a frequency less than a minimum frequency. Frequency detector 26 may subsequently generate, in response to a determination that the detector input signal 32 is less than the minimum frequency, a power down signal 34 capable of directing buffer 10 to power down one or more of its component circuits.
  • detector input signal 32 is derived directly from device input signal 28 , as shown by the solid line connection in FIG. 1.
  • the detector input signal may comprise a signal 32 ′, which may be derived from device input signal 28 indirectly by passing device input signal 28 through PFD 14 and/or filter 16 .
  • the potential of detector input signal 32 ′ may be the voltage associated with a control node 36 provided to VCO 18 .
  • the magnitude of the control voltage applied to VCO 18 may control the frequency of the generated VCO output signal 30 .
  • the detector input signal may comprise a signal 32 ′′, which may be the VCO output signal 30 itself.
  • the detector input signal may be derived indirectly from device input signal 28 by passing device input signal 28 through PFD 14 , filter 16 , and/or VCO 18 .
  • the detector input signal may comprise a signal 32 ′′′ which may be one of the output signals 22 .
  • the detector input signal may be derived from device input signal 28 by tapping one of the output terminals of buffers 20 .
  • any one of signal 32 , signal 32 ′, signal 32 ′′, and signal 32 ′′′ may be passed through one or more buffers prior to being received at frequency detector 26 .
  • the detector input signal may therefore comprise a buffered version of the device input signal.
  • frequency detector 26 may generate signal 34 , which is configured to power down one or more component circuits on or off of the chip in which buffer 10 is embodied.
  • This power down function i.e., a method of reducing power or current consumption in a circuit
  • Signal 34 may be generated, for example, when detector input signal 32 , 32 ′, 32 ′′, or 32 ′′′, is less than a predetermined parameter value (e.g., minimum frequency), indicating that the signal is in an invalid state and activating or initiating (preferably automatically) a power down mode of operation for one or more circuits.
  • a predetermined parameter value e.g., minimum frequency
  • FIG. 2 shows an exemplary frequency detector 26 in greater detail.
  • This illustrative embodiment of detector 26 may determine whether the frequency of detector input signal 32 is less than a minimum frequency (e.g., 2 MHz).
  • Frequency detector 26 may include means, such as a one-shot circuit 40 , for producing a frequency indicator signal 42 indicative of the frequency of detector input signal 32 , and means, such as power down signal output circuit 44 , for outputting power down signal 34 when signal 42 indicates that the frequency of detector input signal 32 is less than the minimum frequency.
  • One-shot circuit 40 may include a delay circuit 46 and an exclusive-or (XOR) gate 48 .
  • Delay circuit 46 may receive detector input signal 32 and output a delayed signal 47 .
  • Delay circuit 46 is conventional in the art and may take any one of the plurality of forms well-known in the art.
  • XOR gate 48 may receive input signal 32 , and the delayed signal 47 , and output frequency indicator signal 42 .
  • Frequency indicator signal 42 is characterized by a signal transition edge for every edge (either rising or falling, and as best shown in FIG. 3C) of both detector input signal 32 and delayed signal 47 . Therefore, as the frequency of signal 32 increases, so does the frequency of signal 42 .
  • Power down signal output circuit 44 may include a resistor 50 , a capacitor 52 , a buffer 54 , and a switch 56 (optional, but preferred).
  • One end of resistor 50 may be connected to a voltage supply source.
  • a second end of resistor 50 may be connected to a common node 58 .
  • One terminal of capacitor 52 may be connected to common node 58 while a second terminal of capacitor 52 may be connected to ground.
  • Buffer 54 may have an input terminal connected to common node 58 and an output terminal for outputting power down signal 34 .
  • switch 56 may be connected at one terminal to common node 58 and at a second terminal to ground, and is responsive to frequency indicator signal 42 for selectively connecting common node 58 to ground.
  • Buffer 54 switches the power down signal 34 from a first state (e.g., a logic low) to a second state (e.g. a logic high) when the voltage on its input terminal exceeds a predetermined threshold level.
  • This threshold level is adjustable on a per-design basis to meet preselected design criteria.
  • Switch 56 may take any one of the plurality of forms well-known to those of ordinary skill in the art. In one embodiment, for example, switch 56 comprises an n-channel field effect transistor (FET).
  • FET n-channel field effect transistor
  • Resistor 50 and capacitor 52 may comprise, respectively, any resistive device and any capacitive device, and may take any of the plurality of forms well-known in the art.
  • resistor 50 may comprise a conventional polysilicon load resistor or a conventional transistor with its power supply terminal electrically connected to its gate.
  • capacitor 52 may comprise a conventional conductor-insulator-conductor or conductor-insulator-semiconductor (e.g. MOS) capacitor, or may comprise a conventional transistor with its source and drain coupled to each other.
  • MOS conductor-insulator-conductor or conductor-insulator-semiconductor
  • circuit 44 may be modified such that detector input signal 32 is applied to the terminal of resistor 50 opposite common node 58 .
  • one-shot circuit 40 and switch 56 may be eliminated altogether.
  • resistor 50 and capacitor 52 form an RC filter whose output is provided to buffer 54 , which outputs power down signal 34 when detector input signal 32 is below a preselected threshold frequency.
  • This threshold frequency may be adjustable, having a value determined by the resistance value of resistor 50 , the capacitance value of capacitor 52 , and the input level threshold of buffer 54 .
  • FIG. 3A illustrates the timing of detector input signal 32 .
  • input signal 32 is derived directly from device input signal 28 . Therefore, FIG. 3A also serves to illustrate the timing of device input signal 28 .
  • detector input signal 32 has a relatively high frequency. In a preferred zero-delay buffer embodiment, this relatively high frequency value (i.e., above the minimum frequency) indicates that operation of buffer 10 is proceeding normally.
  • time period t 2 During time period t 2 , however, detector input signal 32 transitions to a relatively low frequency, below the minimum frequency, thus indicating that a reduced power mode of operation should begin.
  • FIG. 3B illustrates the timing of delayed signal 47 that results from the passage of detector input signal 32 through delay circuit 46 .
  • Delayed signal 47 retains the same frequency and pulse width as signal 32 , but is phase-shifted relative to signal 32 , as indicated by the dashed lines between FIG. 3A and FIG. 3B.
  • FIG. 3C illustrates the time variation of frequency indicator signal 42 , which is output from XOR gate 48 .
  • Frequency indicator signal 42 attains a high logic state on the rising edge of detector input signal 32 . It then falls to a low logic state on the rising edge of delay signal 47 .
  • Frequency indicator signal 42 once again attains a high logic state on the falling edge of detector input signal 32 and subsequently falls to a low logic state on the falling edge of delayed signal 47 .
  • frequency indicator signal 42 attains a high logic state more often during periods of relatively high frequency, such as during time period t 1 , than in periods of relatively low frequency, such as during time period t 2 .
  • switch 56 is ON, thereby discharging capacitor 52 . Therefore, in general, switch 56 is in a conductive state in proportion to the frequency of signal 32 .
  • FIG. 3D illustrates a voltage level at common node 58 as a function of time.
  • the voltage level at common node 58 is a measurement of the voltage level across capacitor 52 , when the other terminal of capacitor 52 is grounded, which is preferred.
  • switch 56 is closed (i.e., ON) more often than during time period t 2 because frequency indicator signal 42 is in a high logic state a relatively greater amount of the time.
  • switch 56 is closed (i.e. ON)
  • a conductive channel is formed thereacross which effectively “shorts” the terminal of capacitor 52 to ground, thus inhibiting capacitor 52 from attaining a high voltage level. Consequently, the voltage level at common node 58 , as illustrated in FIG. 3D, remains low. This configuration maintains a voltage level at common node 58 which is insufficient for buffer 54 to change its output state to a logic high.
  • switch 56 is closed less often than during time period t 1 because frequency indicator signal 42 attains a high logic state less often.
  • capacitor 52 is subject to a charging current from the power supply through resistor 50 .
  • This configuration enables charge to accumulate on capacitor 52 , thereby raising the voltage at common node 58 .
  • the voltage level at common node 58 passes a threshold voltage level (i.e., the level associated with buffer 54 indicated in FIG. 3D as V THRESH ). As illustrated in FIG.
  • the voltage level at common node 58 will decrease when frequency indicator signal 42 has a high logic state (preferably by an amount proportional to the time during interval t 2 that signal 42 is in a high logic state), but the voltage level at common node 58 will not drop below the threshold voltage level unless detector input signal 32 once again attains a frequency value higher than the predetermined minimum frequency. It may take a few cycles (e.g. from 1 to 10, preferably from 2 to 6) of high-frequency input for the voltage at common node 58 to decrease below V THRESH .
  • FIG. 3E illustrates the state of “power down” signal 34 , generated at the output terminal of buffer 54 , as a function of time.
  • Power down signal 34 remains in a low logic state until the voltage level at common node 58 reaches the threshold voltage level V THRESH of buffer 54 .
  • time period t 1 when detector input signal 32 has a relatively high frequency, power down signal 34 will remain in a logic low state because the voltage level at common node 58 remains below threshold voltage level V THRESH .
  • power down signal 34 will attain a high logic state as soon as the voltage level on capacitor 52 , and thus on common node 58 , reaches the threshold voltage level V THRESH .
  • the present invention may be able to save, in one constructed zero-delay buffer embodiment 10 , about 15-20 mA of current at a minimum operating frequency level (e.g., 10 MHz), and about 120 mA at a maximum operation frequency level (e.g., 100 MHz), in a circuit and/or chip configured to operate at normal supply voltages.
  • Current consumption in such an embodiment may be as low as 50 ⁇ A, or lower in the power down mode.
  • the illustrated frequency detector 26 may be used directly as illustrated for signal 32 when signals 32 ′′ and 32 ′′′ are employed, since these signals are periodic in nature. However, when signal 32 ′ is used, which may be defined in terms of its variable magnitude (rather than frequency per se), an alternate circuit, such as a conventional comparator, may be used to determine when the corresponding minimum frequency threshold has been passed.
  • FIG. 4 shows a second, Phase-Locked-Loop (PLL)-based embodiment of the present invention.
  • This PLL-based embodiment may comprise a clock generator 10 ′.
  • Generator 10 ′ may process a periodic input signal SIN and generate one or more output signals S OUT .
  • Generator 10 ′ may include means, such as a terminal or pin 12 IN , for receiving device input signal 28 , which performs a first function during normal operation of generator 10 ′, and means, such as frequency detector 26 , for determining when a detector input signal 33 , which may correspond to or be derived from device input signal 28 , is invalid according to a predetermined parameter.
  • Detector 26 may also perform the function of generating, in response to the determination, a function control signal 74 configured to direct generator 10 ′ and/or core circuitry 66 to perform a second function that is different from the first function.
  • the predetermined parameter may comprise a minimum frequency associated with signal 33
  • the function control signal 74 may comprise a power down signal
  • the second function may comprise reducing current and/or power (e.g. “powering down”) to one or more component circuits of generator 10 ′ and/or external devices (e.g. through output pad 12 ′ OUT ).
  • Clock generator 10 ′ may further include a Phase Locked Loop (PLL) circuit 62 , a power down circuit 64 , and/or core circuitry 66 .
  • PLL Phase Locked Loop
  • Terminals 12 OUT and 12 ′ OUT are provided for interfacing generator 10 ′ with external circuitry and devices.
  • generator 10 ′ receives input signal S IN as device input signal 28 through terminal 12 IN .
  • Device input signal 28 may be provided to both PLL 62 and core circuitry 66 .
  • Device input signal 28 may also be coupled directly to frequency detector 26 as detector input signal 33 (as is the case in the illustrated embodiment). In an alternate embodiment, however, device input signal 28 may be coupled indirectly to frequency detector 26 by passing device input signal 28 through a buffer prior to reaching detector 26 .
  • PLL 62 may generate an output signal 30 that is substantially synchronized with device input signal 28 .
  • PLL 62 may comprise a conventional PLL, and further include a PFD 14 , a charge pump 68 , a filter 16 , a VCO 18 and/or a PLL lock detector 70 .
  • PFD 14 is conventional in the art and may be responsive to device input signal 28 and output signal 30 . PFD 14 may generate at least one signal indicative of whether, and to what extent, output signal 30 is phase-locked (or out-of-lock) relative to device input signal 28 .
  • this signal may comprise the well-known UP or DOWN signal, HIGH or LOW signal, or other signal representing a digital logic state (e.g., “0” [or below a threshold voltage] or “1” [or above a threshold voltage]).
  • Charge pump 68 is also conventional and may take any one of a plurality of forms well-known in the art.
  • Charge pump 68 may be responsive to the signals generated by PFD 14 and is configured to generate a control signal the voltage of which corresponds to a phase error between output signal 30 and device input signal 28 , as indicated by the signal(s) generated by PFD 14 (e.g., UP and DOWN).
  • Filter 16 may be coupled to charge pump 68 and may amplify and/or shape the transfer characteristic of the control signal generated by charge pump 68 .
  • Filter 16 generally may take the form of a low-pass filter and may output a modified control signal having a voltage potential corresponding to a phase error between output signal 30 and input signal 28 .
  • VCO 18 is conventional and may take any one of a plurality of forms well known in the art. VCO 18 may receive the modified control signal from filter 16 , and may generate in response thereto output signal 30 . Signal 30 may have associated therewith a frequency that corresponds to the magnitude of the modified control signal. Output signal 30 is substantially synchronized with respect to input signal 28 when PLL 62 is “locked”—that is, when output signal 30 occupies or is within a predetermined phase error window with regard to device input signal 28 .
  • lock detector 70 may generate a logical lock signal 72 indicative of whether output signal 30 and input signal 28 are phase-locked relative to each other (e.g., within a predetermined phase error margin for a predetermined time).
  • Lock detector 70 may comprise any one of a plurality of conventional lock detectors known in the art.
  • Power down circuit 64 (shown enclosed by a dashed-line box) may optionally be included in generator 10 ′ to translate power down signal 74 into correlative power down signals, configured for reception by the particular hardware design of core circuitry 66 .
  • Core circuitry 66 may perform other operations or functions commonly found in generator 10 ′, and is simply illustrated as an example of a component circuit thereof. Core circuitry 66 may take any one of a plurality of forms well known in the art. In the illustrated embodiment, core circuitry 66 may receive input signal S IN as well as generate output signal S OUT . general terms, depends on a signal invalidity detector responsive to the input signal. The input signal also performs or controls a function other than reducing power (e.g. to providing timing, to enable a function such as writing to or reading from a memory, or to input or output a signal to or from a circuit or the device,. etc.). Those skilled in the art will appreciate that other embodiments may be constructed to detect when such input signal is invalid.
  • PLL lock detector 70 may act as a signal invalidity detector by using the signals output by PFD 14 to determine when first input signal 28 is phase-locked with VCO output signal 30 . If not, the input signal 28 may be considered “invalid” for purposes of entering a shutdown or power down mode.
  • the illustrated structure for frequency detector 26 may be used in an alternative embodiment where signal 33 ′′ is used (since it is periodic in nature). However, when signal 33 ′ is used, a substitute structure, for example, a comparator, may be used to compare a threshold and/or minimum voltage level with the control voltage.

Abstract

An apparatus comprising a first circuit and a second circuit. The first circuit may be configured to receive a device input signal. The apparatus may be configured to perform a predefined function in response to the device input signal during normal operation. The second circuit may be configured to determine when the device input signal is invalid according to a predetermined parameter. The second circuit may be configured to generate a function control signal in response to the predetermined parameter. The function control signal may be configured to direct the apparatus to perform a second predetermined function. The second predetermined function may be different than the first predetermined function.

Description

  • This is a divisional application of U.S. Ser. No. 08/767,767, filed Dec. 17, 1996, now U.S. Pat. No. 5,949,261.[0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • The present invention relates to semiconductor devices, and, more particularly, to a method and circuit for automatically reducing power consumption in a semiconductor device without the use of external logic or a dedicated pin. [0003]
  • 2. Discussion of Related Art [0004]
  • Electrical products of today quite often incorporate semiconductor devices due to their many advantages. The use of such devices has enabled electrical products to accomplish tasks more quickly and efficiently than was previously possible. In an effort to continually improve such products, a desired goal has been to reduce the amount of power consumed during the operation of the products. Towards this end, it is desirable to reduce the power consumption of a product's component parts, including any semiconductor devices. One way to accomplish this goal is to “power down” the semiconductor device when the device is in a predefined state, such as an inactive state, so that the semiconductor device draws a reduced amount of current, and therefore, consumes less power. [0005]
  • One approach taken in the art to power down a semiconductor device is to pass a signal to the device over a dedicated pin or combination of dedicated pins, which signal directs the device to power down. A second approach taken in the art is to use a dedicated serial port or other communication scheme to direct a power down command word to the semiconductor device. The power down command word is then decoded, wherein the device is powered down. A significant problem with both of these approaches is that they require the use of at least one dedicated pin of the semiconductor device to accomplish the power down function. Oftentimes, a dedicated pin is unavailable because all of the pins on the semiconductor device are used to perform other functions. Thus, a “power down” mode cannot be implemented on such devices using prior technology. In addition, there are often situations where all existing input states of a semiconductor device are reserved for other functions. The effect of this situation is the same—no power down mode can be implemented on such devices using prior technology. [0006]
  • Accordingly, there is a need to provide a system for powering down a semiconductor device that minimizes or eliminates one or more of the problems set forth above. [0007]
  • SUMMARY OF THE INVENTION
  • The present invention provides a method and an apparatus for controlling a semiconductor device without the use of a dedicated pin. An advantage of such a system is that one may reduce current or power consumption in a semiconductor device that does not have a spare, dedicated pin, as may be required by conventional approaches. A method in accordance with this invention includes two main steps. The first step involves determining whether a detector input signal, corresponding to or derived from a device input signal, is invalid according to a predetermined parameter. The device is configured to perform a first predefined function, responsive to the device input signal, during normal operation. The second step involves generating, in response to the above determination, a function control signal configured to direct the semiconductor device to perform a second predefined function. The second predefined function is different from the first function. That is, an existing input signal used for one purpose in effect, is used for a second purpose. No dedicated signals, or terminals are required. The detector input signal may be derived directly from the device input signal, or it may be derived indirectly therefrom (e.g., by passing the device input signal through a buffer, PLL, or other structure). [0008]
  • In a preferred embodiment, the above-mentioned predetermined parameter is a minimum frequency associated with the detector input signal, and the second predefined function comprises reducing the power or current consumed by the semiconductor device (e.g., entering a “power down” mode). The function control signal thus may comprise a power down signal in a preferred embodiment. In operation, when the frequency of the detector input signal is less than the minimum frequency, the power down signal is generated which directs the semiconductor device to “power down,” or reduce current consumption in, at least one of its component circuits. By determining when the semiconductor device should be powered down based on a preexisting input signal to the device, rather than by using a dedicated pin to receive a dedicated “power down” input signal, a pin on the device may be preserved for other functions. Alternatively, the power down function may be implemented on a device which was previously incapable of such a function (due to pin limitations). [0009]
  • In another aspect of the present invention, an apparatus is provided which includes means for receiving a device input signal that performs a first predefined function during normal operation of the semiconductor device, and means for determining whether a detector input signal corresponding to the device input signal is invalid according to a predetermined parameter and generating in response thereto a function control signal to direct the semiconductor device to perform a second predefined function, wherein the second predefined function is different from the first predefined function. In a preferred, zero-delay buffer embodiment, the predetermined parameter is a minimum frequency associated with the detector input signal, and the second predefined function comprises reducing the power or current consumed by the zero-delay buffer (e.g., entering a “power down” mode). The function control signal may thus comprise a power down signal. [0010]
  • In a zero-delay buffer embodiment, the receiving means includes a pin on the buffer that is used for receiving an input signal as the device input signal. The device input signal is a signal already being used by the buffer to perform the first predefined function. For example, the device input signal may be an input clock signal. This input clock signal is used during normal operation, and is not dedicated exclusively for use in powering down the device. Also, the input clock signal is characterized by a minimum operating frequency, below which frequency the input clock signal may be considered to be invalid. The detector input signal is preferably directly derived from the device input (clock) signal, although, in alternative embodiments, the detector input signal is indirectly derived from the device input signal. The determining means includes a frequency detector in a preferred embodiment. The frequency detector determines whether the frequency of the detector input signal is less than the minimum frequency. If so, the frequency detector may generate the power down signal. In effect, the frequency detector may define a signal validity detector in a broader aspect of the present invention. For example, in other embodiments of the present invention, the means or circuit for determining signal invalidity of the detector input signal may alternately make such a determination based on such parameters as jitter, or phase lock (for PLL-based embodiments), or the like. An apparatus according to the present invention thus enables a semiconductor device to be powered down without the need for a dedicated pin. [0011]
  • These and other features and objects of this invention will become apparent to one skilled in the art from the following detailed description and the accompanying drawings illustrating features of this invention by way of example.[0012]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a simplified block diagram view of one embodiment of a semiconductor device—a zero-delay buffer—according to the present invention. [0013]
  • FIG. 2 is a simplified block and schematic diagram view showing, in greater detail, a frequency detector shown in block diagram form in FIG. 1. [0014]
  • FIGS. [0015] 3A-3E are simplified, timing diagram views illustrating the relative transitions of various signals at various nodes during the operation of the frequency detector illustrated in FIG. 2.
  • FIG. 4 is a block and schematic diagram view of an alternate, PLL-based embodiment according to the present invention.[0016]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Referring now to the drawings wherein like reference numerals are used to identify identical components in the various views, FIG. 1 shows a first, preferred embodiment of a semiconductor device according to the present invention, in particular a zero-delay buffer [0017] 10. Buffer 10 is generally capable of receiving an input signal SIN, and generating one or more output signals SOUT in response thereto that are substantially synchronized with the input signal SIN (i.e., no or “zero delay”). Buffer 10 includes a terminal or pin 12 IN for receiving the input signal SIN and a terminal or pin 12 OUT for outputting the output signal SOUT, from and to, external circuitry or devices, respectively.
  • Before proceeding to a detailed description of zero-delay buffer [0018] 10, as well as other embodiments according to the present invention, a brief description of the broad device control established by the present invention will be set forth. A basic problem in the art, as set forth in the Background, involves an inability to implement a reduced power mode of operation in a pin limited semiconductor device package. This problem stems from the need for a dedicated pin in order to implement the reduced power mode when following the teachings of conventional approaches.
  • The present invention overcomes these limitations by providing a means or structure that monitors an input signal to the device. This input signal is provided to the device for an operational first function other than reducing power or current (e.g., input clock). Thus, no dedicated “power down” pins are required. Further, the input signal monitoring structure is configured to determine when the input signal is in an “invalid” state according to one or more predetermined parameters. When this state is detected, an embodiment of the present invention automatically performs a second predefined function (e.g., enters a reduced power/current-consuming, or “power down,” state). The first and second functions are different. In view of the foregoing, a semiconductor device is provided that overcomes the above-mentioned limitations of conventional pin-limited packages. [0019]
  • The scope and underlying principles of the present invention are much broader than the specific and preferred embodiments described in detail hereinafter. For example, the predefined function may be a power down mode, the predetermined parameter may be a minimum frequency of the detector input signal, and the monitoring structure or means may comprise a signal invalidity detector (specifically a frequency detector). Alternative embodiments are contemplated, however, wherein the predetermined parameter upon which invalidity may be based may include a lock state of a PLL, a jitter parameter (e.g., expressed in percentage of nominal period of a signal), and/or a voltage parameter of a PLL (e.g., the control voltage input to a voltage controlled oscillator portion of the PLL). Further, the predetermined function may alternatively comprise a suspend mode of operation (wherein preprogrammed subparts of the semiconductor device are powered down), or other reduced power mode(s)of operation. Thus, the scope of the present invention may be limited only by the appended claims, rather than the detailed description of the preferred embodiments. [0020]
  • Referring to FIG. 1, buffer [0021] 10 may include a phase frequency detector (PFD) 14, a filter 16, a voltage controlled oscillator (VCO) 18, a plurality of output buffers 20 for outputting a corresponding plurality of output signals 22, and a signal invalidity detector 24, such as a frequency detector 26, for first determining when a detector input signal 32, which corresponds to or is derived from a device input signal 28, is invalid according to a predetermined parameter, and second, generating in response thereto a function control signal. The buffer 10 is configured to perform a first predefined function responsive to the device input signal. The function control signal may comprise a power down signal 34 to direct buffer 10 to perform a second function that is different from the first function. In the illustrative embodiment of buffer 10, the predetermined parameter may comprise a minimum frequency value associated with detector input signal 32, while the second function may be to reduce power or current consumption in, or “power down,” one or more component circuits of or coupled to buffer 10. In one embodiment of buffer 10, the minimum frequency value may be from 0.1 to 8 MHz, preferably from 1 to 5 MHz, more preferably about 2 MHz, while the normal operating frequency range is generally from about 10 MHz to about 100 MHz.
  • Buffer [0022] 10 may receive the input signal SIN on input pin 12 IN, and provide it as device input signal 28 to PFD 14 and frequency detector 26. During normal operation of buffer 10, device input signal 28 has a frequency associated therewith that is greater than the minimum frequency (e.g., 2 MHZ), and preferably is within a normal operating range.
  • PFD [0023] 14, filter 16 and VCO 18 may operate in combination to provide a VCO output signal 30 to output buffers 20 such that the output signals 22 are substantially synchronized with device input signal 28. PFD 14 is conventional in the art and is responsive to device input signal 28 and one of output signals 22 (as a feedback signal). PFD 14 may be configured to generate a lock signal to filter 16 indicative of whether, and to what extent, output signal 22 (as fed back to PFD 14) is phase-locked (or conversely, is out-of-lock) with device input signal 28. For example, this signal may comprise the well-known UP or DOWN signal, HIGH or LOW signal, or other signal representing a digital logic state (e.g., “0” [or below a threshold voltage], or “1” [or above the threshold voltage]).
  • Filter [0024] 16 may be coupled to PFD 14 and may be provided for amplifying and/or shaping the transfer characteristic of the lock signal generated by PFD 14. Filter 16 generally may take the form of a low-pass filter and may, in one embodiment, output a modified control signal having a voltage corresponding to a phase error between device input signal 28 and output signal 22.
  • VCO [0025] 18 may be coupled to filter 16 and may be provided for generating VCO output signal 30, which corresponds to device input signal 28 in a manner described above (e.g., phase locked thereto). VCO 18 is conventional and may take any one of a plurality of forms well known in the art. The frequency of VCO output signal 30 may be proportional to the applied modified control signal. Further, signal 30, which, as noted above, may also correspond to device input signal 28, may be substantially synchronized relative to device input signal 28 (subject to a small offset introduced by output buffer 22). In the illustrated configuration, the output signal 22 may be synchronized relative to device input signal 28, at least to within a predetermined and/or acceptable phase error margin.
  • Frequency detector [0026] 26 may be provided for determining whether a detector input signal 32, which corresponds to device input signal 28, has a frequency less than a minimum frequency. Frequency detector 26 may subsequently generate, in response to a determination that the detector input signal 32 is less than the minimum frequency, a power down signal 34 capable of directing buffer 10 to power down one or more of its component circuits. Preferably, detector input signal 32 is derived directly from device input signal 28, as shown by the solid line connection in FIG. 1. However, in an alternate zero-delay buffer embodiment, the detector input signal may comprise a signal 32′, which may be derived from device input signal 28 indirectly by passing device input signal 28 through PFD 14 and/or filter 16. The potential of detector input signal 32′ may be the voltage associated with a control node 36 provided to VCO 18. The magnitude of the control voltage applied to VCO 18 may control the frequency of the generated VCO output signal 30.
  • In yet another embodiment, the detector input signal may comprise a signal [0027] 32″, which may be the VCO output signal 30 itself. Thus, the detector input signal may be derived indirectly from device input signal 28 by passing device input signal 28 through PFD 14, filter 16, and/or VCO 18. In still yet another embodiment, the detector input signal may comprise a signal 32′″ which may be one of the output signals 22. Thus, the detector input signal may be derived from device input signal 28 by tapping one of the output terminals of buffers 20. Alternatively, any one of signal 32, signal 32′, signal 32″, and signal 32′″ may be passed through one or more buffers prior to being received at frequency detector 26. The detector input signal may therefore comprise a buffered version of the device input signal.
  • As noted above, frequency detector [0028] 26 may generate signal 34, which is configured to power down one or more component circuits on or off of the chip in which buffer 10 is embodied. This power down function (i.e., a method of reducing power or current consumption in a circuit) occurs either by directly inputting power down signal 34 to a component circuit, or by inputting signal 34 into a power down circuit 38 which in turn generates control signals to power down component circuits on or off the chip containing buffer 10. Signal 34 may be generated, for example, when detector input signal 32, 32′, 32″, or 32′″, is less than a predetermined parameter value (e.g., minimum frequency), indicating that the signal is in an invalid state and activating or initiating (preferably automatically) a power down mode of operation for one or more circuits.
  • FIG. 2 shows an exemplary frequency detector [0029] 26 in greater detail. This illustrative embodiment of detector 26 may determine whether the frequency of detector input signal 32 is less than a minimum frequency (e.g., 2 MHz). Frequency detector 26 may include means, such as a one-shot circuit 40, for producing a frequency indicator signal 42 indicative of the frequency of detector input signal 32, and means, such as power down signal output circuit 44, for outputting power down signal 34 when signal 42 indicates that the frequency of detector input signal 32 is less than the minimum frequency.
  • One-shot circuit [0030] 40 may include a delay circuit 46 and an exclusive-or (XOR) gate 48. Delay circuit 46 may receive detector input signal 32 and output a delayed signal 47. Delay circuit 46 is conventional in the art and may take any one of the plurality of forms well-known in the art. XOR gate 48 may receive input signal 32, and the delayed signal 47, and output frequency indicator signal 42. Frequency indicator signal 42 is characterized by a signal transition edge for every edge (either rising or falling, and as best shown in FIG. 3C) of both detector input signal 32 and delayed signal 47. Therefore, as the frequency of signal 32 increases, so does the frequency of signal 42.
  • Power down signal output circuit [0031] 44 may include a resistor 50, a capacitor 52, a buffer 54, and a switch 56 (optional, but preferred). One end of resistor 50 may be connected to a voltage supply source. A second end of resistor 50 may be connected to a common node 58. One terminal of capacitor 52 may be connected to common node 58 while a second terminal of capacitor 52 may be connected to ground. Buffer 54 may have an input terminal connected to common node 58 and an output terminal for outputting power down signal 34. Finally, switch 56 may be connected at one terminal to common node 58 and at a second terminal to ground, and is responsive to frequency indicator signal 42 for selectively connecting common node 58 to ground. Buffer 54 switches the power down signal 34 from a first state (e.g., a logic low) to a second state (e.g. a logic high) when the voltage on its input terminal exceeds a predetermined threshold level. This threshold level is adjustable on a per-design basis to meet preselected design criteria. Switch 56 may take any one of the plurality of forms well-known to those of ordinary skill in the art. In one embodiment, for example, switch 56 comprises an n-channel field effect transistor (FET). Resistor 50 and capacitor 52 may comprise, respectively, any resistive device and any capacitive device, and may take any of the plurality of forms well-known in the art. For example, resistor 50 may comprise a conventional polysilicon load resistor or a conventional transistor with its power supply terminal electrically connected to its gate. Further, capacitor 52 may comprise a conventional conductor-insulator-conductor or conductor-insulator-semiconductor (e.g. MOS) capacitor, or may comprise a conventional transistor with its source and drain coupled to each other.
  • Although a particular circuit structure is disclosed for the frequency detector embodiment shown in FIG. 2, there are a plurality of structures well known and conventional in the art that are substantial equivalents for purposes of the present invention. For example, conventional passive RC filters can detect when an input signal has a frequency value below (or above) a threshold frequency. [0032]
  • In another embodiment, and with continued reference to FIG. 2, circuit [0033] 44 may be modified such that detector input signal 32 is applied to the terminal of resistor 50 opposite common node 58. In this embodiment, one-shot circuit 40 and switch 56 may be eliminated altogether. In such a configuration, resistor 50 and capacitor 52 form an RC filter whose output is provided to buffer 54, which outputs power down signal 34 when detector input signal 32 is below a preselected threshold frequency. This threshold frequency may be adjustable, having a value determined by the resistance value of resistor 50, the capacitance value of capacitor 52, and the input level threshold of buffer 54.
  • Referring now to FIGS. [0034] 3A-3E, the operation of frequency detector 26 will now be set forth. FIG. 3A illustrates the timing of detector input signal 32. In the preferred embodiment, input signal 32 is derived directly from device input signal 28. Therefore, FIG. 3A also serves to illustrate the timing of device input signal 28. During time period t1, detector input signal 32 has a relatively high frequency. In a preferred zero-delay buffer embodiment, this relatively high frequency value (i.e., above the minimum frequency) indicates that operation of buffer 10 is proceeding normally. During time period t2, however, detector input signal 32 transitions to a relatively low frequency, below the minimum frequency, thus indicating that a reduced power mode of operation should begin.
  • FIG. 3B illustrates the timing of delayed signal [0035] 47 that results from the passage of detector input signal 32 through delay circuit 46. Delayed signal 47 retains the same frequency and pulse width as signal 32, but is phase-shifted relative to signal 32, as indicated by the dashed lines between FIG. 3A and FIG. 3B.
  • FIG. 3C illustrates the time variation of frequency indicator signal [0036] 42, which is output from XOR gate 48. Frequency indicator signal 42 attains a high logic state on the rising edge of detector input signal 32. It then falls to a low logic state on the rising edge of delay signal 47. Frequency indicator signal 42 once again attains a high logic state on the falling edge of detector input signal 32 and subsequently falls to a low logic state on the falling edge of delayed signal 47. As shown in FIG. 3C, frequency indicator signal 42 attains a high logic state more often during periods of relatively high frequency, such as during time period t1, than in periods of relatively low frequency, such as during time period t2. When signal 42 is in a logic high state, switch 56 is ON, thereby discharging capacitor 52. Therefore, in general, switch 56 is in a conductive state in proportion to the frequency of signal 32.
  • FIG. 3D illustrates a voltage level at common node [0037] 58 as a function of time. The voltage level at common node 58 is a measurement of the voltage level across capacitor 52, when the other terminal of capacitor 52 is grounded, which is preferred. During time period t1, switch 56 is closed (i.e., ON) more often than during time period t2 because frequency indicator signal 42 is in a high logic state a relatively greater amount of the time. When switch 56 is closed (i.e. ON), a conductive channel is formed thereacross which effectively “shorts” the terminal of capacitor 52 to ground, thus inhibiting capacitor 52 from attaining a high voltage level. Consequently, the voltage level at common node 58, as illustrated in FIG. 3D, remains low. This configuration maintains a voltage level at common node 58 which is insufficient for buffer 54 to change its output state to a logic high.
  • During time period t[0038] 2, however, switch 56 is closed less often than during time period t1 because frequency indicator signal 42 attains a high logic state less often. When switch 56 is opened, capacitor 52 is subject to a charging current from the power supply through resistor 50. This configuration enables charge to accumulate on capacitor 52, thereby raising the voltage at common node 58. Eventually, the voltage level at common node 58 passes a threshold voltage level (i.e., the level associated with buffer 54 indicated in FIG. 3D as VTHRESH). As illustrated in FIG. 3D, the voltage level at common node 58 will decrease when frequency indicator signal 42 has a high logic state (preferably by an amount proportional to the time during interval t2 that signal 42 is in a high logic state), but the voltage level at common node 58 will not drop below the threshold voltage level unless detector input signal 32 once again attains a frequency value higher than the predetermined minimum frequency. It may take a few cycles (e.g. from 1 to 10, preferably from 2 to 6) of high-frequency input for the voltage at common node 58 to decrease below VTHRESH.
  • FIG. 3E illustrates the state of “power down” signal [0039] 34, generated at the output terminal of buffer 54, as a function of time. Power down signal 34 remains in a low logic state until the voltage level at common node 58 reaches the threshold voltage level VTHRESH of buffer 54. During time period t1, when detector input signal 32 has a relatively high frequency, power down signal 34 will remain in a logic low state because the voltage level at common node 58 remains below threshold voltage level VTHRESH. During time period t2, however, when signal 32 has a relatively low frequency, power down signal 34 will attain a high logic state as soon as the voltage level on capacitor 52, and thus on common node 58, reaches the threshold voltage level VTHRESH.
  • The present invention may be able to save, in one constructed zero-delay buffer embodiment [0040] 10, about 15-20 mA of current at a minimum operating frequency level (e.g., 10 MHz), and about 120 mA at a maximum operation frequency level (e.g., 100 MHz), in a circuit and/or chip configured to operate at normal supply voltages. Current consumption in such an embodiment may be as low as 50 μA, or lower in the power down mode.
  • The illustrated frequency detector [0041] 26 may be used directly as illustrated for signal 32 when signals 32″ and 32′″ are employed, since these signals are periodic in nature. However, when signal 32′ is used, which may be defined in terms of its variable magnitude (rather than frequency per se), an alternate circuit, such as a conventional comparator, may be used to determine when the corresponding minimum frequency threshold has been passed.
  • FIG. 4 shows a second, Phase-Locked-Loop (PLL)-based embodiment of the present invention. This PLL-based embodiment may comprise a clock generator [0042] 10′. Generator 10′ may process a periodic input signal SIN and generate one or more output signals SOUT. Generator 10′ may include means, such as a terminal or pin 12 IN, for receiving device input signal 28, which performs a first function during normal operation of generator 10′, and means, such as frequency detector 26, for determining when a detector input signal 33, which may correspond to or be derived from device input signal 28, is invalid according to a predetermined parameter. Detector 26 may also perform the function of generating, in response to the determination, a function control signal 74 configured to direct generator 10′ and/or core circuitry 66 to perform a second function that is different from the first function.
  • In the clock generator embodiment [0043] 10′, the predetermined parameter may comprise a minimum frequency associated with signal 33, the function control signal 74 may comprise a power down signal, and the second function may comprise reducing current and/or power (e.g. “powering down”) to one or more component circuits of generator 10′ and/or external devices (e.g. through output pad 12OUT). Alternate structures for performing the invalidity detection function are described above, at the beginning of the Description section. Clock generator 10′ may further include a Phase Locked Loop (PLL) circuit 62, a power down circuit 64, and/or core circuitry 66.
  • Terminals [0044] 12 OUT and 12OUT are provided for interfacing generator 10′ with external circuitry and devices. In the illustrated embodiment, generator 10′ receives input signal SIN as device input signal 28 through terminal 12 IN. Device input signal 28 may be provided to both PLL 62 and core circuitry 66. Device input signal 28 may also be coupled directly to frequency detector 26 as detector input signal 33 (as is the case in the illustrated embodiment). In an alternate embodiment, however, device input signal 28 may be coupled indirectly to frequency detector 26 by passing device input signal 28 through a buffer prior to reaching detector 26.
  • PLL [0045] 62 may generate an output signal 30 that is substantially synchronized with device input signal 28. PLL 62 may comprise a conventional PLL, and further include a PFD 14, a charge pump 68, a filter 16, a VCO 18 and/or a PLL lock detector 70.
  • PFD [0046] 14 is conventional in the art and may be responsive to device input signal 28 and output signal 30. PFD 14 may generate at least one signal indicative of whether, and to what extent, output signal 30 is phase-locked (or out-of-lock) relative to device input signal 28. For example, this signal may comprise the well-known UP or DOWN signal, HIGH or LOW signal, or other signal representing a digital logic state (e.g., “0” [or below a threshold voltage] or “1” [or above a threshold voltage]).
  • Charge pump [0047] 68 is also conventional and may take any one of a plurality of forms well-known in the art. Charge pump 68 may be responsive to the signals generated by PFD 14 and is configured to generate a control signal the voltage of which corresponds to a phase error between output signal 30 and device input signal 28, as indicated by the signal(s) generated by PFD 14 (e.g., UP and DOWN).
  • Filter [0048] 16 may be coupled to charge pump 68 and may amplify and/or shape the transfer characteristic of the control signal generated by charge pump 68. Filter 16 generally may take the form of a low-pass filter and may output a modified control signal having a voltage potential corresponding to a phase error between output signal 30 and input signal 28.
  • VCO [0049] 18 is conventional and may take any one of a plurality of forms well known in the art. VCO 18 may receive the modified control signal from filter 16, and may generate in response thereto output signal 30. Signal 30 may have associated therewith a frequency that corresponds to the magnitude of the modified control signal. Output signal 30 is substantially synchronized with respect to input signal 28 when PLL 62 is “locked”—that is, when output signal 30 occupies or is within a predetermined phase error window with regard to device input signal 28.
  • Finally, lock detector [0050] 70 may generate a logical lock signal 72 indicative of whether output signal 30 and input signal 28 are phase-locked relative to each other (e.g., within a predetermined phase error margin for a predetermined time). Lock detector 70 may comprise any one of a plurality of conventional lock detectors known in the art.
  • Power down circuit [0051] 64 (shown enclosed by a dashed-line box) may optionally be included in generator 10′ to translate power down signal 74 into correlative power down signals, configured for reception by the particular hardware design of core circuitry 66.
  • Core circuitry [0052] 66 may perform other operations or functions commonly found in generator 10′, and is simply illustrated as an example of a component circuit thereof. Core circuitry 66 may take any one of a plurality of forms well known in the art. In the illustrated embodiment, core circuitry 66 may receive input signal SIN as well as generate output signal SOUT. general terms, depends on a signal invalidity detector responsive to the input signal. The input signal also performs or controls a function other than reducing power (e.g. to providing timing, to enable a function such as writing to or reading from a memory, or to input or output a signal to or from a circuit or the device,. etc.). Those skilled in the art will appreciate that other embodiments may be constructed to detect when such input signal is invalid. For example, other predetermined parameters which may be associated with PLLs, such as loss of phase lock, excessive jitter, or the voltage threshold on a control node, may be used to define the manner in which an “invalid” signal is defined. For example, PLL lock detector 70 may act as a signal invalidity detector by using the signals output by PFD 14 to determine when first input signal 28 is phase-locked with VCO output signal 30. If not, the input signal 28 may be considered “invalid” for purposes of entering a shutdown or power down mode.
  • The illustrated structure for frequency detector [0053] 26 may be used in an alternative embodiment where signal 33″ is used (since it is periodic in nature). However, when signal 33′ is used, a substitute structure, for example, a comparator, may be used to compare a threshold and/or minimum voltage level with the control voltage.
  • In addition, other structures for detecting low frequencies, including a state machine and/or latching logic, are within the spirit and scope of the present invention. [0054]
  • While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it is well understood by those skilled in the art that various changes and modifications can be made in the invention without departing from the spirit and scope of the invention. [0055]

Claims (8)

1. A semiconductor device comprising:
means for receiving a device input signal wherein said semiconductor device is configured to perform a predefined function responsive to said device input signal during normal operation of said semiconductor device; and
means for (i) determining when said device input signal is invalid according to a predetermined parameter and (ii) generating in response thereto a function control signal configured to direct said semiconductor device to perform a second predetermined function, wherein said second predetermined function is different than said first predetermined function.
2. The semiconductor device according to claim 1, wherein said predetermined parameter comprises a preselected jitter value associated with said device input signal.
3. The semiconductor device according to claim 1, further comprising:
a phase-locked loop (PLL) circuit having an input terminal for receiving said device input signal and an output terminal for generating a PLL output signal wherein said device input signal comprises said PLL output signal.
4. The semiconductor device according to claim 3, wherein said minimum threshold frequency comprises a voltage on a control node associated with a voltage controlled oscillator portion of said PLL.
5. An apparatus comprising:
a first circuit configured to receive a device input signal, wherein, said apparatus is configured to perform a predefined function in response to said device input signal during normal operation; and
a second circuit configured to generate a function control signal when said device input signal is invalid according to a predetermined parameter, wherein said second circuit is configured to direct said apparatus to perform an second predetermined function, wherein said second predetermined function is different than said first predetermined function.
6. The apparatus according to claim 5, wherein said predetermined parameter comprises a preselected jitter value associated with said device input signal.
7. The apparatus according to claim 5, further comprising:
a phase-locked loop (PLL) circuit having (i) an input terminal configured to receive said device input signal and (ii) an output terminal configured to generate said device input signal.
8. The apparatus according to claim 7, wherein said minimum threshold frequency comprises a voltage on a control node associated with a voltage controlled oscillator portion of said PLL.
US09/391,135 1996-12-17 1999-09-07 Method and circuit for reducing power and/or current consumption Abandoned US20020000846A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/391,135 US20020000846A1 (en) 1996-12-17 1999-09-07 Method and circuit for reducing power and/or current consumption
US10/133,851 US6593785B1 (en) 1996-12-17 2002-04-26 Method and circuit for reducing power and/or current consumption

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/767,767 US5949261A (en) 1996-12-17 1996-12-17 Method and circuit for reducing power and/or current consumption
US09/391,135 US20020000846A1 (en) 1996-12-17 1999-09-07 Method and circuit for reducing power and/or current consumption

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/767,767 Division US5949261A (en) 1996-12-17 1996-12-17 Method and circuit for reducing power and/or current consumption

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/133,851 Continuation US6593785B1 (en) 1996-12-17 2002-04-26 Method and circuit for reducing power and/or current consumption

Publications (1)

Publication Number Publication Date
US20020000846A1 true US20020000846A1 (en) 2002-01-03

Family

ID=25080526

Family Applications (3)

Application Number Title Priority Date Filing Date
US08/767,767 Expired - Lifetime US5949261A (en) 1996-12-17 1996-12-17 Method and circuit for reducing power and/or current consumption
US09/391,135 Abandoned US20020000846A1 (en) 1996-12-17 1999-09-07 Method and circuit for reducing power and/or current consumption
US10/133,851 Expired - Lifetime US6593785B1 (en) 1996-12-17 2002-04-26 Method and circuit for reducing power and/or current consumption

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US08/767,767 Expired - Lifetime US5949261A (en) 1996-12-17 1996-12-17 Method and circuit for reducing power and/or current consumption

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/133,851 Expired - Lifetime US6593785B1 (en) 1996-12-17 2002-04-26 Method and circuit for reducing power and/or current consumption

Country Status (1)

Country Link
US (3) US5949261A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101820272A (en) * 2009-02-27 2010-09-01 恩益禧电子股份有限公司 Level displacement circuit and the commutation circuit that comprises this level displacement circuit

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6330679B1 (en) * 1997-12-31 2001-12-11 Intel Corporation Input buffer circuit with dual power down functions
US6188257B1 (en) * 1999-02-01 2001-02-13 Vlsi Technology, Inc. Power-on-reset logic with secure power down capability
JP2002043906A (en) * 2000-07-24 2002-02-08 Oki Electric Ind Co Ltd Oscillation stop detection circuit
KR100411394B1 (en) * 2001-06-29 2003-12-18 주식회사 하이닉스반도체 Data output circuit of memory device
US7139017B2 (en) * 2002-01-29 2006-11-21 Koninklijke Philips Electronics N.V. Method and system for obtaining the best picture quality in a scarce-power device
US6552578B1 (en) 2002-06-10 2003-04-22 Pericom Semiconductor Corp. Power down circuit detecting duty cycle of input signal
US6882195B2 (en) * 2002-07-12 2005-04-19 Ics Technologies, Inc. Signal timing adjustment circuit with external resistor
US20060050871A1 (en) * 2004-09-07 2006-03-09 Ohad Ranen Method and apparatus for securing data stored within a non-volatile memory
KR100837268B1 (en) 2005-02-03 2008-06-11 삼성전자주식회사 Apparatus and method for controlling the power down mode in memory card
WO2006117859A1 (en) * 2005-04-28 2006-11-09 Thine Electronics, Inc. Phase locked loop circuit
US20070153949A1 (en) * 2005-12-29 2007-07-05 Mediatek Incorporation PLL apparatus with power saving mode and method for implementing the same
KR100849224B1 (en) 2007-02-01 2008-07-31 삼성전자주식회사 Method and memory card system for supplying power with a memory card of the memory card system
CN102812720B (en) * 2010-01-15 2016-04-20 汤姆森特许公司 System and method energy-conservation in digital home's networked devices
KR101796116B1 (en) 2010-10-20 2017-11-10 삼성전자 주식회사 Semiconductor device, memory module and memory system having the same and operating method thereof
FR3079374B1 (en) * 2018-03-21 2020-04-17 Stmicroelectronics (Rousset) Sas METHOD FOR MANAGING THE OPERATION OF A PHASE LOCKED LOOP, AND CORRESPONDING INTEGRATED CIRCUIT

Family Cites Families (62)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3720841A (en) 1970-12-29 1973-03-13 Tokyo Shibaura Electric Co Logical circuit arrangement
US3749936A (en) 1971-08-19 1973-07-31 Texas Instruments Inc Fault protected output buffer
US3922526A (en) 1973-02-02 1975-11-25 Texas Instruments Inc Driver means for lsi calculator to reduce power consumption
US3906258A (en) 1974-03-04 1975-09-16 Rca Corp Failure detecting and inhibiting circuit
DE2558287C2 (en) 1974-12-23 1983-07-28 Casio Computer Co., Ltd., Tokyo Information store
US3971920A (en) 1975-05-05 1976-07-27 The Bendix Corporation Digital time-off-event encoding system
US4144448A (en) 1977-11-29 1979-03-13 International Business Machines Corporation Asynchronous validity checking system and method for monitoring clock signals on separate electrical conductors
US4293927A (en) 1979-12-12 1981-10-06 Casio Computer Co., Ltd. Power consumption control system for electronic digital data processing devices
US4341950A (en) 1980-01-24 1982-07-27 Ncr Corporation Method and circuitry for synchronizing the read and update functions of a timer/counter circuit
JPS5775335A (en) 1980-10-27 1982-05-11 Hitachi Ltd Data processor
US4404972B1 (en) 1981-05-18 2000-07-11 Intermedics Inc Implantable device with microprocessor control
US4467285A (en) 1981-12-21 1984-08-21 Gte Automatic Electric Labs Inc. Pulse monitor circuit
US4472821A (en) 1982-05-03 1984-09-18 General Electric Company Dynamic shift register utilizing CMOS dual gate transistors
US4598214A (en) 1983-10-31 1986-07-01 Texas Instruments Incorporated Low power shift register latch
US4633097A (en) 1983-11-17 1986-12-30 Motorola, Inc. Clock monitor circuit and method
JPS60198618A (en) 1984-03-21 1985-10-08 Oki Electric Ind Co Ltd Dynamic logical circuit
US4747057A (en) 1985-03-12 1988-05-24 Pitney Bowes Inc. Electronic postage meter having power up and power down protection circuitry
US4851987A (en) 1986-01-17 1989-07-25 International Business Machines Corporation System for reducing processor power consumption by stopping processor clock supply if a desired event does not occur
JPS62203420A (en) 1986-03-03 1987-09-08 Fanuc Ltd Counter circuit
JP2739958B2 (en) 1988-06-28 1998-04-15 株式会社東芝 Standard cell
CA1290407C (en) * 1986-12-23 1991-10-08 Shigeki Saito Frequency synthesizer
US4787097A (en) * 1987-02-11 1988-11-22 International Business Machines Corporation NRZ phase-locked loop circuit with associated monitor and recovery circuitry
US4920282A (en) 1987-06-23 1990-04-24 Kabushiki Kaisha Toshiba Dynamic latch circuit for preventing short-circuit current from flowing during absence of clock pulses when under test
JP2583521B2 (en) 1987-08-28 1997-02-19 株式会社東芝 Semiconductor integrated circuit
JPH01251496A (en) 1988-03-31 1989-10-06 Toshiba Corp Static type random access memory
JP2648840B2 (en) * 1988-11-22 1997-09-03 株式会社日立製作所 Semiconductor storage device
US5175845A (en) 1988-12-09 1992-12-29 Dallas Semiconductor Corp. Integrated circuit with watchdog timer and sleep control logic which places IC and watchdog timer into sleep mode
US5754462A (en) 1988-12-09 1998-05-19 Dallas Semiconductor Corporation Microprocessor auxiliary with ability to be queried re power history
US5065047A (en) 1989-03-27 1991-11-12 Nissan Motor Co., Ltd. Digital circuit including fail-safe circuit
US5079666A (en) * 1989-08-31 1992-01-07 International Business Machines Corporation Power supply shutdown through loss of sync
US5396635A (en) 1990-06-01 1995-03-07 Vadem Corporation Power conservation apparatus having multiple power reduction levels dependent upon the activity of the computer system
JP3157151B2 (en) 1990-10-23 2001-04-16 沖電気工業株式会社 Semiconductor integrated circuit
US5136180A (en) 1991-02-12 1992-08-04 Vlsi Technology, Inc. Variable frequency clock for a computer system
US5203003A (en) 1991-03-28 1993-04-13 Echelon Corporation Computer architecture for conserving power by using shared resources and method for suspending processor execution in pipeline
US5260979A (en) * 1991-05-28 1993-11-09 Codex Corp. Circuit and method of switching between redundant clocks for a phase lock loop
US5935253A (en) 1991-10-17 1999-08-10 Intel Corporation Method and apparatus for powering down an integrated circuit having a core that operates at a speed greater than the bus frequency
US5842029A (en) 1991-10-17 1998-11-24 Intel Corporation Method and apparatus for powering down an integrated circuit transparently and its phase locked loop
GB2264794B (en) * 1992-03-06 1995-09-20 Intel Corp Method and apparatus for automatic power management in a high integration floppy disk controller
US5369311A (en) * 1992-03-06 1994-11-29 Intel Corporation Clock generator control circuit
US6193422B1 (en) 1992-04-03 2001-02-27 Nec Corporation Implementation of idle mode in a suspend/resume microprocessor system
US5343096A (en) 1992-05-19 1994-08-30 Hewlett-Packard Company System and method for tolerating dynamic circuit decay
JP3742839B2 (en) * 1992-07-21 2006-02-08 レジェリティ・インコーポレイテッド Clock generator that can be put into shutdown mode
US5294894A (en) 1992-10-02 1994-03-15 Compaq Computer Corporation Method of and apparatus for startup of a digital computer system clock
US5473767A (en) 1992-11-03 1995-12-05 Intel Corporation Method and apparatus for asynchronously stopping the clock in a processor
US5392437A (en) 1992-11-06 1995-02-21 Intel Corporation Method and apparatus for independently stopping and restarting functional units
JPH06187063A (en) 1992-12-18 1994-07-08 Kawasaki Steel Corp Semiconductor device
JPH06197014A (en) * 1992-12-25 1994-07-15 Mitsubishi Electric Corp Phase locked loop circuit
CA2118624A1 (en) * 1993-03-09 1994-09-10 David R. Pacholok Load fault detector for high frequency luminous tube power supplies
JP3232351B2 (en) * 1993-10-06 2001-11-26 三菱電機株式会社 Digital circuit device
CA2130871C (en) * 1993-11-05 1999-09-28 John M. Alder Method and apparatus for a phase-locked loop circuit with holdover mode
JPH07202690A (en) * 1993-12-28 1995-08-04 Toshiba Corp Clock signal generation circuit
US5489902A (en) 1994-04-28 1996-02-06 Sierra Semiconductor Corporation Dynamic power saving video DAC
US5555032A (en) 1994-05-09 1996-09-10 Weltrend Semiconductor, Inc. Integrated circuit for economizing power consumption of a monitor by using two reference values for discrminating the input signal
US5530879A (en) 1994-09-07 1996-06-25 International Business Machines Corporation Computer system having power management processor for switching power supply from one state to another responsive to a closure of a switch, a detected ring or an expiration of a timer
US5541943A (en) 1994-12-02 1996-07-30 At&T Corp. Watchdog timer lock-up prevention circuit
US5598156A (en) * 1995-01-13 1997-01-28 Micron Display Technology, Inc. Serial to parallel conversion with phase locked loop
EP0724209A1 (en) 1995-01-25 1996-07-31 International Business Machines Corporation Power management system for integrated circuits
US5649098A (en) 1995-11-14 1997-07-15 Maxim Integrated Products Methods and apparatus for disabling a watchdog function
US5692202A (en) 1995-12-29 1997-11-25 Intel Corporation System, apparatus, and method for managing power in a computer system
JP2924773B2 (en) * 1996-03-28 1999-07-26 日本電気株式会社 Phase synchronization system
US5699020A (en) * 1996-04-11 1997-12-16 Altera Corporation Phase latched differential charge pump circuit and method
US5978425A (en) 1997-05-23 1999-11-02 Hitachi Micro Systems, Inc. Hybrid phase-locked loop employing analog and digital loop filters

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101820272A (en) * 2009-02-27 2010-09-01 恩益禧电子股份有限公司 Level displacement circuit and the commutation circuit that comprises this level displacement circuit
US20100219874A1 (en) * 2009-02-27 2010-09-02 Nec Electronics Corporation Level shift circuit and switching circuit including the same
US8093939B2 (en) * 2009-02-27 2012-01-10 Renesas Electronics Corporation Level shift circuit and switching circuit including the same

Also Published As

Publication number Publication date
US6593785B1 (en) 2003-07-15
US5949261A (en) 1999-09-07

Similar Documents

Publication Publication Date Title
US6593785B1 (en) Method and circuit for reducing power and/or current consumption
US5724007A (en) Adjustable lock detector for a phase-locked loop circuit
US5699020A (en) Phase latched differential charge pump circuit and method
US5577086A (en) Clock signal generation circuit capable of operating at high speed with high frequency
US6201424B1 (en) Synchronous clock generator including a delay-locked loop signal loss detector
US5642082A (en) Loop filter level detection circuit and method
US5294894A (en) Method of and apparatus for startup of a digital computer system clock
US7439816B1 (en) Phase-locked loop fast lock circuit and method
US5870002A (en) Phase-frequency lock detector
US5631591A (en) Method and apparatus for synchronizing timing signals of two integrated circuit chips
US6407601B1 (en) Delay cell
US6411142B1 (en) Common bias and differential structure based DLL with fast lockup circuit and current range calibration for process variation
US6252466B1 (en) Power-up detector for a phase-locked loop circuit
US20100156482A1 (en) Means to detect a missing pulse and reduce the associated pll phase bump
US6927635B2 (en) Lock detectors having a narrow sensitivity range
JP2004007588A (en) Phase-locked loop circuit and semiconductor integrated circuit device
JPH10207580A (en) Power on reset generation circuit, semiconductor integrated circuit and ic card
US5864572A (en) Oscillator runaway detect and reset circuit for PLL clock generator
US8022738B2 (en) Apparatus and method for detecting the loss of an input clock signal for a phase-locked loop
US6121849A (en) Oscillator amplifier with frequency based digital multi-discrete-level gain control and method of operation
JP2000134092A (en) Phase locked loop circuit and voltage controlled oscillator
US6954510B2 (en) Phase-locked loop lock detector circuit and method of lock detection
US6900701B2 (en) Automatic detection, selection and configuration of clock oscillator circuitry
US6794919B1 (en) Devices and methods for automatically producing a clock signal that follows the master clock signal
JPH10242848A (en) Semiconductor integrated circuit

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FIELD, DEAN L.;HINTON, LARRY LYNN;KIZZIAR, JOHN, III;REEL/FRAME:032962/0103

Effective date: 19961216

AS Assignment

Owner name: RPX CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CYPRESS SEMICONDUCTOR CORPORATION;REEL/FRAME:033119/0615

Effective date: 20140604