US20020000604A1 - Method to fabricate a floating gate with a sloping sidewall for a flash memory - Google Patents

Method to fabricate a floating gate with a sloping sidewall for a flash memory Download PDF

Info

Publication number
US20020000604A1
US20020000604A1 US09/920,603 US92060301A US2002000604A1 US 20020000604 A1 US20020000604 A1 US 20020000604A1 US 92060301 A US92060301 A US 92060301A US 2002000604 A1 US2002000604 A1 US 2002000604A1
Authority
US
United States
Prior art keywords
layer
overlying
sccm
thickness
angstroms
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/920,603
Inventor
Vijai Chhagan
Yelehanka Pradeep
Zhou Sheng
Henry Gerung
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Singapore Pte Ltd
Original Assignee
Chartered Semiconductor Manufacturing Pte Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Chartered Semiconductor Manufacturing Pte Ltd filed Critical Chartered Semiconductor Manufacturing Pte Ltd
Priority to US09/920,603 priority Critical patent/US20020000604A1/en
Publication of US20020000604A1 publication Critical patent/US20020000604A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7881Programmable transistors with only two possible levels of programmation
    • H01L29/7883Programmable transistors with only two possible levels of programmation charging by tunnelling of carriers, e.g. Fowler-Nordheim tunnelling
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40114Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure

Definitions

  • the invention relates to a method of fabricating semiconductor memory structures, and more particularly, to the formation of a floating gate with a sloping sidewall for a Flash Memory Cell.
  • Flash EEPROMs are a well-known class of semiconductor devices in the art. These devices are used in many digital circuit applications where binary data must be retained even if the application system power is removed. Further, these devices allow the data to be altered, or re-written, during normal operations.
  • EEPROM memory devices employ floating gates; that is Field Effect Transistor (FET) gates completely surrounded by an isolating layer such as silicon oxide. The presence of charge on these floating gates effectively shifts the threshold voltage of the FET. This effect can be detected by additional circuitry such that the charge state of the floating gate can be used to represent binary information.
  • FLASH EEPROM memories employ EEPROM cells in a configuration that allows for the bulk erasing, or flashing, of large blocks of memory cells in a normal circuit application without using any external data erasing source, such as ultra-violet light.
  • FIG. 1 shows a cross sectional view of a partially completed prior art EEPROM memory cell.
  • the cell contains a substrate 11 typically composed of lightly P- doped monocrystalline silicon. Isolation regions 12 extend above and below the substrate surface to effectively isolate this memory cell from surrounding cells. The region defined along the substrate surface between the two isolation regions 12 is called the active region.
  • a tunneling oxide layer 13 overlays the substrate 11 and the isolation regions 12 .
  • a polysilicon floating gate 14 overlays the tunneling oxide 13 .
  • the tunneling oxide 13 serves as an isolator between the floating gate 14 and the substrate 11 .
  • An interpoly dielectric film 15 typically comprised of oxide-nitride-oxide, or ONO, overlays the floating gate 14 .
  • control gate 16 of the memory cell Another layer of polysilicon forms the control gate 16 of the memory cell.
  • the interpoly dielectric film 15 serves as an isolator between the control gate 16 and the floating gate 14 .
  • the overlaying layers of control gate 16 , interpoly dielectric 15 , floating gate 14 , and tunneling oxide 13 over substrate 11 form a stacking gate structure.
  • Data is stored in the EEPROM cells by the storage of a charge on the floating gate 14 . Because this gate 14 is electrically isolated from both the substrate 11 and the control gate 16 , a charge can be stored for indefinite periods without any voltage applied to the gate 14 . To charge or write data to the floating gate 14 , a voltage must be applied from the control gate 16 to the substrate 11 . This voltage is divided across the capacitor formed by the control gate 16 , the interpoly dielectric 15 , and the floating gate 14 , and the capacitor formed by the floating gate 14 , the tunneling oxide 13 , and the substrate 11 .
  • a prominent feature of the prior art cell shown in FIG. 1 is severe topology introduced by the field oxide 12 isolation. Because the polysilicon floating gate 14 overlaps this isolation 12 , as well as the tunneling oxide layer 13 , all of the subsequent layers of material reflect this topology. Notably, a sharp corner exists at the polysilicon floating gate edge 18 . This sharp corner causes problems with the integrity of the interpoly dielectric 15 . The effective breakdown probability of the interpoly dielectric is increased, as is the amount of charge leakage between the floating gate 14 and the control gate 16 . The effect of this charge leakage is the performance of the Flash memory cell is deteriorated. As charge leaks off the floating gate 14 , the effective threshold voltage of the memory cell FET is altered, compromising the data held on the cell.
  • U.S. Pat. No. 5,635,416 to Chen et al teaches the formation of tunnel oxide and the first part of the floating gate polysilicon prior to the formation of the isolation oxide. The second part of the floating gate extends on to the isolation oxide.
  • U.S. Pat. No. 5,573,979 to Tsu et al shows a sloped polysilicon sidewall for a memory device. However, Tsu is directed at capacitor electrodes and teaches a sloping sidewall method for what are termed unreactive and barrier layers such as platinum and titanium nitride, respectively, in the formation of three-dimensional capacitor nodes for DRAM.
  • U.S. Pat. No. 5,554,564 to Nishioka et al shows a method of rounding the bottom capacitor electrode through the oxidation of the noble metals used.
  • a principal object of the present invention is to provide an effective and very manufacturable method of fabricating a floating gate structure for a Flash EEPROM cell.
  • Another object of the present invention is to provide an effective and very manufacturable method of fabricating a floating gate structure for a Flash EEPROM device having an improved profile and performance.
  • Yet another object of the present invention is to provide an effective and manufacturable floating gate structure for a Flash EEPROM device.
  • a new method of fabricating floating gates for Flash EEPROM devices having an improved profile and performance is achieved.
  • a semiconductor substrate is provided. Field oxide regions are formed in this substrate.
  • a tunneling oxide layer is provided overlying both the substrate and the field oxide regions.
  • a first polysilicon layer is deposited overlying the tunneling oxide layer.
  • a photoresist layer is deposited overlying the first polysilicon layer. The photoresist layer is patterned and etched leaving the photoresist layer where the floating gates are to be defined.
  • the photoresist layer, the first polysilicon layer and the tunneling oxide are specially etched to both define the floating gate structures and to create non-vertical, sloping sidewalls. The remaining photoresist layer is removed.
  • An interpoly dielectric is deposited overlying the floating gates and the rest of the wafer.
  • a second polysilicon layer is deposited overlying the interpoly dielectric completing the fabrication of the floating gates for the Flash/EEPROM devices.
  • a floating gate for a Flash EEPROM device having an improved profile and performance is achieved.
  • Field oxide isolations define active areas in the semiconductor substrate.
  • a tunneling oxide overlies the semiconductor substrate.
  • a polysilicon floating gate with non-vertical, sloping sidewalls overlies the tunneling oxide.
  • An interpoly dielectric overlies the polysilicon layer.
  • a control gate of polysilicon overlies the interpoly dielectric to complete the floating gate structure for the Flash EEPROM device.
  • FIG. 1 schematically illustrates in cross-sectional representation a partially completed Flash EEPROM structure in accordance with prior art.
  • FIGS. 2 through 6 schematically illustrate in cross-sectional representation a preferred embodiment of the present invention.
  • Semiconductor substrate 21 is preferably composed of monocrystalline silicon. Isolation regions are formed in or on the semiconductor substrate 21 to isolate active regions from one another. For example, as shown in FIG. 2, field oxidation regions 22 are formed through the method known as local oxidation of silicon (LOCOS).
  • LOCOS local oxidation of silicon
  • the surface of the substrate is oxidized to form the tunneling oxide layer 23 to a thickness of between about 30 and 80 Angstroms.
  • a first polysilicon layer 24 is deposited conventionally overlying the tunneling oxide preferably to a thickness of between about 1000 and 2500 Angstroms.
  • a layer of photoresist 25 is deposited overlying the first polysilicon layer 24 to a thickness of between about 6 and 8 microns.
  • the photoresist layer 25 is exposed to a conventional photolithographic masking operation.
  • the photoresist layer 25 is developed conventionally to open areas where the first polysilicon layer 24 also must be etched away.
  • the first polysilicon layer is now preferably etched using a reactive ion etching (RIE) process.
  • RIE reactive ion etching
  • the polysilicon is etched using an anisotropic etch that results in very steep, ideally vertical, edges.
  • the polysilicon is etched using an isotropic etch that removes material in both the vertical as well as the horizontal directions.
  • the resulting structural profile is shown in FIG. 5.
  • the sidewalls of the floating gate 24 formed an obtuse angle with respect to the surface of the isolation region 22 as indicated by 27 .
  • the angle 27 formed by the sloped sidewall edges and the isolation region 22 is between about 95 and 105 degrees.
  • the interpoly dielectric layer is preferably an oxide-nitride-oxide, or ONO, stack.
  • the interpoly dielectric is comprised of a first layer of silicon oxide having a thickness of between about 30 and 160 Angstroms, a second layer of silicon nitride having a thickness of between about 30 and 160 Angstroms, and a topmost layer of silicon oxide having a thickness of between about 30 and 100 Angstroms.
  • a second polysilicon layer 29 is deposited overlying the interpoly dielectric. This layer will form the control gate of the completed Flash EEPROM device.
  • the process of the present invention provides a very manufacturable process for fabricating a floating gate having sloping sidewalls for a Flash EEPROM.
  • the device improves on the prior art as described above and represents a new approach to Flash EEPROM device processing.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Non-Volatile Memory (AREA)
  • Semiconductor Memories (AREA)

Abstract

A method to fabricate a floating gate with a sloping sidewall for a Flash Memory is described. Field oxide isolation regions are provided in the substrate. A silicon oxide layer is provided overlying the isolation regions and the substrate. A first polysilicon layer is deposited overlying the silicon oxide layer. A photoresist layer is deposited overlying the first polysilicon layer. The photoresist layer is etched to remove sections of the photoresist as defined by photolithographic process. The photoresist layer, the first polysilicon layer, and the silicon oxide layer are etched in areas uncovered by the photoresist layer to create structures with sloping sidewall edges. The photoresist layer is etched away. An interpoly dielectric layer is deposited overlying the structures, the sloping sidewall edges, and the isolation regions. A second polysilicon layer is deposited overlying the interpoly dielectric and the fabrication of the integrated circuit device is completed.

Description

    BACKGROUND OF THE INVENTION
  • (1) Field of the Invention [0001]
  • The invention relates to a method of fabricating semiconductor memory structures, and more particularly, to the formation of a floating gate with a sloping sidewall for a Flash Memory Cell. [0002]
  • (2) Description of the Prior Art [0003]
  • Flash EEPROMs are a well-known class of semiconductor devices in the art. These devices are used in many digital circuit applications where binary data must be retained even if the application system power is removed. Further, these devices allow the data to be altered, or re-written, during normal operations. [0004]
  • EEPROM memory devices employ floating gates; that is Field Effect Transistor (FET) gates completely surrounded by an isolating layer such as silicon oxide. The presence of charge on these floating gates effectively shifts the threshold voltage of the FET. This effect can be detected by additional circuitry such that the charge state of the floating gate can be used to represent binary information. Specifically, FLASH EEPROM memories employ EEPROM cells in a configuration that allows for the bulk erasing, or flashing, of large blocks of memory cells in a normal circuit application without using any external data erasing source, such as ultra-violet light. [0005]
  • FIG. 1 shows a cross sectional view of a partially completed prior art EEPROM memory cell. The cell contains a [0006] substrate 11 typically composed of lightly P- doped monocrystalline silicon. Isolation regions 12 extend above and below the substrate surface to effectively isolate this memory cell from surrounding cells. The region defined along the substrate surface between the two isolation regions 12 is called the active region. A tunneling oxide layer 13 overlays the substrate 11 and the isolation regions 12. A polysilicon floating gate 14 overlays the tunneling oxide 13. The tunneling oxide 13 serves as an isolator between the floating gate 14 and the substrate 11. An interpoly dielectric film 15, typically comprised of oxide-nitride-oxide, or ONO, overlays the floating gate 14. Another layer of polysilicon forms the control gate 16 of the memory cell. The interpoly dielectric film 15 serves as an isolator between the control gate 16 and the floating gate 14. The overlaying layers of control gate 16, interpoly dielectric 15, floating gate 14, and tunneling oxide 13 over substrate 11 form a stacking gate structure.
  • Data is stored in the EEPROM cells by the storage of a charge on the [0007] floating gate 14. Because this gate 14 is electrically isolated from both the substrate 11 and the control gate 16, a charge can be stored for indefinite periods without any voltage applied to the gate 14. To charge or write data to the floating gate 14, a voltage must be applied from the control gate 16 to the substrate 11. This voltage is divided across the capacitor formed by the control gate 16, the interpoly dielectric 15, and the floating gate 14, and the capacitor formed by the floating gate 14, the tunneling oxide 13, and the substrate 11. If the voltage from the floating gate 14 to the substrate 11 is large enough, charge movement will occur as electrons tunnel from the substrate 11 to the floating gate 14 through the tunneling oxide layer 13. When the voltage from control gate 16 to substrate 11 is reduced or removed, the charge is trapped on the floating gate 14 and the data is retained in the memory cell. The presence of this charge increases the threshold voltage of the memory cell FET, and this can be detected by a cell sense circuit.
  • A prominent feature of the prior art cell shown in FIG. 1 is severe topology introduced by the [0008] field oxide 12 isolation. Because the polysilicon floating gate 14 overlaps this isolation 12, as well as the tunneling oxide layer 13, all of the subsequent layers of material reflect this topology. Notably, a sharp corner exists at the polysilicon floating gate edge 18. This sharp corner causes problems with the integrity of the interpoly dielectric 15. The effective breakdown probability of the interpoly dielectric is increased, as is the amount of charge leakage between the floating gate 14 and the control gate 16. The effect of this charge leakage is the performance of the Flash memory cell is deteriorated. As charge leaks off the floating gate 14, the effective threshold voltage of the memory cell FET is altered, compromising the data held on the cell.
  • A prior art attempt to reduce the sharpness of the floating gate edge is taught in U.S. Pat. No. 5,635,416 to Chen et al. Chen et al teaches the formation of tunnel oxide and the first part of the floating gate polysilicon prior to the formation of the isolation oxide. The second part of the floating gate extends on to the isolation oxide. U.S. Pat. No. 5,573,979 to Tsu et al shows a sloped polysilicon sidewall for a memory device. However, Tsu is directed at capacitor electrodes and teaches a sloping sidewall method for what are termed unreactive and barrier layers such as platinum and titanium nitride, respectively, in the formation of three-dimensional capacitor nodes for DRAM. U.S. Pat. No. 5,554,564 to Nishioka et al shows a method of rounding the bottom capacitor electrode through the oxidation of the noble metals used. [0009]
  • SUMMARY OF THE INVENTION
  • A principal object of the present invention is to provide an effective and very manufacturable method of fabricating a floating gate structure for a Flash EEPROM cell. [0010]
  • Another object of the present invention is to provide an effective and very manufacturable method of fabricating a floating gate structure for a Flash EEPROM device having an improved profile and performance. [0011]
  • Yet another object of the present invention is to provide an effective and manufacturable floating gate structure for a Flash EEPROM device. [0012]
  • In accordance with the objects of this invention, a new method of fabricating floating gates for Flash EEPROM devices having an improved profile and performance is achieved. A semiconductor substrate is provided. Field oxide regions are formed in this substrate. A tunneling oxide layer is provided overlying both the substrate and the field oxide regions. A first polysilicon layer is deposited overlying the tunneling oxide layer. A photoresist layer is deposited overlying the first polysilicon layer. The photoresist layer is patterned and etched leaving the photoresist layer where the floating gates are to be defined. The photoresist layer, the first polysilicon layer and the tunneling oxide are specially etched to both define the floating gate structures and to create non-vertical, sloping sidewalls. The remaining photoresist layer is removed. An interpoly dielectric is deposited overlying the floating gates and the rest of the wafer. A second polysilicon layer is deposited overlying the interpoly dielectric completing the fabrication of the floating gates for the Flash/EEPROM devices. [0013]
  • Also in accordance with the objects of this invention, a floating gate for a Flash EEPROM device having an improved profile and performance is achieved. Field oxide isolations define active areas in the semiconductor substrate. A tunneling oxide overlies the semiconductor substrate. A polysilicon floating gate with non-vertical, sloping sidewalls overlies the tunneling oxide. An interpoly dielectric overlies the polysilicon layer. A control gate of polysilicon overlies the interpoly dielectric to complete the floating gate structure for the Flash EEPROM device.[0014]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • In the accompanying drawings forming a material part of this description, there is shown: [0015]
  • FIG. 1 schematically illustrates in cross-sectional representation a partially completed Flash EEPROM structure in accordance with prior art. [0016]
  • FIGS. 2 through 6 schematically illustrate in cross-sectional representation a preferred embodiment of the present invention.[0017]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Without unduly limiting the scope of the invention, a preferred embodiment will be described herein. Referring now more particularly to FIG. 2, there is illustrated a portion of a partially completed memory cell. [0018] Semiconductor substrate 21 is preferably composed of monocrystalline silicon. Isolation regions are formed in or on the semiconductor substrate 21 to isolate active regions from one another. For example, as shown in FIG. 2, field oxidation regions 22 are formed through the method known as local oxidation of silicon (LOCOS).
  • The surface of the substrate is oxidized to form the [0019] tunneling oxide layer 23 to a thickness of between about 30 and 80 Angstroms.
  • Referring now to FIG. 3, a [0020] first polysilicon layer 24 is deposited conventionally overlying the tunneling oxide preferably to a thickness of between about 1000 and 2500 Angstroms.
  • Referring to FIG. 4, a layer of [0021] photoresist 25 is deposited overlying the first polysilicon layer 24 to a thickness of between about 6 and 8 microns. The photoresist layer 25 is exposed to a conventional photolithographic masking operation. The photoresist layer 25 is developed conventionally to open areas where the first polysilicon layer 24 also must be etched away.
  • Referring now to FIG. 5, the first polysilicon layer is now preferably etched using a reactive ion etching (RIE) process. This is the key feature of the invention method. In the conventional art, the polysilicon is etched using an anisotropic etch that results in very steep, ideally vertical, edges. In the invention, the polysilicon is etched using an isotropic etch that removes material in both the vertical as well as the horizontal directions. The resulting structural profile is shown in FIG. 5. The sidewalls of the floating [0022] gate 24 formed an obtuse angle with respect to the surface of the isolation region 22 as indicated by 27. The angle 27 formed by the sloped sidewall edges and the isolation region 22 is between about 95 and 105 degrees.
  • The process composition, gas flow, pressure, and plasma potential for the RIE etch were carefully developed to achieve the desired etching profile. Specifically, Cl[0023] 2 gas is flowed at between about 50 SCCM and 150 SCCM, CF4 gas is flowed at between about 50 SCCM and 150 SCCM, HBr gas is flowed at between about 50 SCCM and 150 SCCM, and O2 gas is flowed at between about 1 SCCM and 5 SCCM. A pressure of between about 5 milliTorr and 20 milliTorr is maintained during etching. Finally a plasma is generated using Tcp coil with a top coil power range between about 100 watts and 250 watts and a bottom bias power range of between about 50 watts and 150 watts.
  • Following the polysilicon etch, the remaining [0024] photoresist layer 25 is now removed. Referring now to FIG. 6, a layer of interpoly dielectric 28 is deposited overlying the floating gate 24. The interpoly dielectric layer is preferably an oxide-nitride-oxide, or ONO, stack. The interpoly dielectric is comprised of a first layer of silicon oxide having a thickness of between about 30 and 160 Angstroms, a second layer of silicon nitride having a thickness of between about 30 and 160 Angstroms, and a topmost layer of silicon oxide having a thickness of between about 30 and 100 Angstroms.
  • A [0025] second polysilicon layer 29 is deposited overlying the interpoly dielectric. This layer will form the control gate of the completed Flash EEPROM device.
  • It can now be demonstrated how the process features positively impact the performance and manufacturability of the floating gate structure. Compare the cross section of the preferred embodiment version of the floating gate depicted in FIG. 6 with the cross section of the prior art floating gate of FIG. 1. The edges of the floating gates of the preferred embodiment have sloping sidewalls. This sloping translates into a likewise sloped corner of the overlying interpoly dielectric. Because of this profile, there are fewer points of leakage in the dielectric and, therefore, the floating gate of the preferred embodiment holds charge better than that of the prior art. [0026]
  • The process of the present invention provides a very manufacturable process for fabricating a floating gate having sloping sidewalls for a Flash EEPROM. The device improves on the prior art as described above and represents a new approach to Flash EEPROM device processing. [0027]
  • While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention. [0028]
  • What is claimed is: [0029]

Claims (20)

1. A method for fabrication of an integrated circuit device comprising:
providing a semiconductor substrate;
providing field oxide isolation regions in said substrate;
providing a silicon oxide layer overlying said isolation regions and said substrate;
depositing a first polysilicon layer overlying said silicon oxide layer;
forming a photoresist mask overlying said first polysilicon layer;
etching away said first polysilicon layer and said silicon oxide layer in areas not covered by said photoresist mask to create structures with outwardly sloping sidewall edges;
removing said photoresist mask;
depositing an interpoly dielectric layer overlying said structures, said sloping sidewall edges, and said isolation regions;
depositing a second polysilicon layer overlying said interpoly dielectric; and
completing said fabrication of said integrated circuit device.
2. The method according to claim 1 wherein said first polysilicon layer is deposited to a thickness of between about 1000 and 2500 Angstroms.
3. The method according to claim 1 wherein said etching away to create said structures with outwardly sloping sidewall edges uses an isotropic etching process.
4. The method according to claim 1 wherein said step of etching away to create said structures with outwardly sloping sidewall edges uses a reactive ion etch process comprising Cl2 gas flowed at between about 50 SCC. and 150 SCCN, CF4 gas flowed at between about 50 SCCM and 150 SCCM, HBr gas flowed at between about 50 SCCM and 150 SCCM, and O2 gas flowed at between about 1 SCCM and 5 SCCM, a pressure of between about 5 milliTorr and 20 milliTorr, and plasma generation using Tcp coil with a top coil power range between about 100 watts and 250 watts and a bottom bias power range of between about 50 watts and 150 watts.
5. The method according to claim 1 wherein said etching to create said structures with outwardly sloping sidewall edges forms said sloping sidewall edges that intersect said isolation regions at an obtuse angle of between about 95 and 105 degrees.
6. The method according to claim 1 wherein said photoresist layer is deposited to a thickness of between about 6 and 8 microns.
7. The method according to claim 1 wherein said step of depositing said interpoly dielectric layer comprises:
depositing a first layer of silicon oxide overlying said first polysilicon layer to a thickness of between about 30 and 100 Angstroms;
deposition a layer of silicon nitride overlying said first layer of silicon oxide to a thickness of between about 30 and 100 Angstroms; and
forming a second layer of silicon oxide overlying said layer of silicon nitride to a thickness of between about 30 and 100 Angstroms.
8. A method for fabrication of stacked gate structure for a Flash EEPROM cell:
providing a semiconductor substrate;
providing field oxide isolation regions in said substrate;
providing a tunneling oxide layer overlying said isolation regions and said substrate;
depositing a first polysilicon layer overlying said tunneling oxide layer;
forming a photoresist mask overlying said first polysilicon layer;
isotropically etching away said first polysilicon layer and said tunneling oxide layer in areas not covered by said photoresist mask to create said floating gates with outwardly sloping sidewall edges;
etching away said photoresist layer;
depositing an interpoly dielectric layer overlying said floating gates, said sloping sidewall edges, and said isolation regions;
depositing a second polysilicon layer overlying said interpoly dielectric; and
completing said fabrication of stacked gate structures in said Flash EEPROM cells.
9. The method according to claim 8 wherein said first polysilicon layer is deposited to a thickness of between about 1000 and 2500 Angstroms.
10. The method according to claim 8 wherein said step of isotropically etching away to create said floating gates with outwardly sloping sidewall edges uses a reactive ion etch process comprising Cl2 gas flowed at between about 50 SCCM and 150 SCCM, CF4 gas flowed at between about 50 SCCM and 150 SCCM, HBr gas flowed at between about 50 SCCM and 150 SCCM, and O2 gas flowed at between about 1 SCCM and 5 SCCM, a pressure of between about 5 milliTorr and 20 milliTorr, and plasma generation using Tcp coil with a top coil power range between about 100 watts and 250 watts and a bottom bias power range of between about 50 watts and 150 watts.
11. The method according to claim 8 wherein said etching to create said floating gates with sloping sidewall edges forms said sloping sidewall edges that intersect said isolation regions at an obtuse angle of between about 95 and 105 degrees.
12. The method according to claim 8 wherein tunneling oxide is provided to a thickness of between about 30 and 100 Angstroms.
13. The method according to claim 8 wherein said step of depositing said interpoly dielectric layer comprises:
depositing a first layer of silicon oxide overlying said first polysilicon layer to a thickness of between about 50 and 200 Angstroms;
deposition a layer of silicon nitride overlying said first layer of silicon oxide to a thickness of between about 30 and 200 Angstroms; and
depositing a second layer of silicon oxide overlying said layer of silicon nitride to a thickness of between about 30 and 100 Angstroms.
14. A stacked gate for a Flash EEPROM device comprising:
field oxide isolation regions on and in a semiconductor substrate to isolate the active device area;
a tunneling oxide layer overlying said semiconductor substrate;
a first polysilicon layer overlying said tunneling oxide layer wherein said polysilicon layer and said tunneling oxide form a floating gate and wherein the sidewall edges of said floating gate are outwardly sloped;
an interpoly dielectric layer overlying said floating gate; and
a second polysilicon layer overlying said interpoly dielectric layer wherein said second polysilicon layer forms a control gate overlying said floating gate completing the stacked gate for a Flash EEPROM device.
15. The device according to claim 14 wherein said tunneling oxide has a thickness of between about 30 and 200 Angstroms.
16. The device according to claim 14 wherein said first polysilicon has a thickness of between about 1000 and 2500 Angstroms.
17. The device according to claim 14 wherein at least one of said sidewall edges of said floating gate extends over said isolation region.
18. The device according to claim 14 wherein said sidewall edges of said floating gate are sloped such that said sidewall edges intersect said isolation regions at an obtuse angle of between about 95 and 105 degrees.
19. The device according to claim 14 wherein said interpoly dielectric layer comprises:
a first layer of silicon oxide overlying said first polysilicon layer having a thickness of between about 30 and 100 Angstroms;
a layer of silicon nitride overlying said first layer of silicon oxide having a thickness of between about 30 and 100 Angstroms; and
a second layer of silicon oxide overlying said layer of silicon nitride having a thickness of between about 30 and 100 Angstroms.
20. The device according to claim 14 wherein said semiconductor substrate is comprised of monocrystalline silicon.
US09/920,603 1999-03-29 2001-08-02 Method to fabricate a floating gate with a sloping sidewall for a flash memory Abandoned US20020000604A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/920,603 US20020000604A1 (en) 1999-03-29 2001-08-02 Method to fabricate a floating gate with a sloping sidewall for a flash memory

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/280,023 US6284637B1 (en) 1999-03-29 1999-03-29 Method to fabricate a floating gate with a sloping sidewall for a flash memory
US09/920,603 US20020000604A1 (en) 1999-03-29 2001-08-02 Method to fabricate a floating gate with a sloping sidewall for a flash memory

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/280,023 Division US6284637B1 (en) 1999-03-29 1999-03-29 Method to fabricate a floating gate with a sloping sidewall for a flash memory

Publications (1)

Publication Number Publication Date
US20020000604A1 true US20020000604A1 (en) 2002-01-03

Family

ID=23071305

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/280,023 Expired - Fee Related US6284637B1 (en) 1999-03-29 1999-03-29 Method to fabricate a floating gate with a sloping sidewall for a flash memory
US09/920,603 Abandoned US20020000604A1 (en) 1999-03-29 2001-08-02 Method to fabricate a floating gate with a sloping sidewall for a flash memory

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/280,023 Expired - Fee Related US6284637B1 (en) 1999-03-29 1999-03-29 Method to fabricate a floating gate with a sloping sidewall for a flash memory

Country Status (3)

Country Link
US (2) US6284637B1 (en)
EP (1) EP1041642A1 (en)
SG (1) SG104917A1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100466192B1 (en) * 2002-07-18 2005-01-13 주식회사 하이닉스반도체 Method for manufacturing semiconductor device
US20080001208A1 (en) * 2006-06-30 2008-01-03 Henry Chao Managing floating gate-to-floating gate spacing to support scalability
US20080073700A1 (en) * 2006-09-22 2008-03-27 Lee Joo-Hyeon Manufacturing method of flash memory device
CN110828307A (en) * 2019-10-16 2020-02-21 中芯集成电路制造(绍兴)有限公司 Method for forming material layer with inclined side wall and semiconductor device

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001035808A (en) * 1999-07-22 2001-02-09 Semiconductor Energy Lab Co Ltd Wiring and its creating method, semiconductor device having this wiring, and dry-etching method therefor
KR100317488B1 (en) * 1999-12-28 2001-12-24 박종섭 Method of manufacturing a flash memory device
EP1113500B1 (en) * 1999-12-31 2008-05-07 STMicroelectronics S.r.l. Process for manufacturing non-volatile memory cells
US6521544B1 (en) * 2000-08-31 2003-02-18 Micron Technology, Inc. Method of forming an ultra thin dielectric film
KR100357692B1 (en) * 2000-10-27 2002-10-25 삼성전자 주식회사 Non-volatile memory device and method of fabricating the same
KR100439025B1 (en) * 2001-01-18 2004-07-03 삼성전자주식회사 A method for forming a floating electrode of flash memory
US6551883B1 (en) * 2001-12-27 2003-04-22 Silicon Integrated Systems Corp. MOS device with dual gate insulators and method of forming the same
TW527652B (en) * 2002-02-06 2003-04-11 Taiwan Semiconductor Mfg Manufacturing method of selection gate for the split gate flash memory cell and its structure
KR100523839B1 (en) * 2002-10-07 2005-10-27 한국전자통신연구원 Dry lithography process and method of forming gate pattern using the same
KR100707169B1 (en) * 2003-12-12 2007-04-13 삼성전자주식회사 Memory Device and Manufacturing Method thereof
KR100655289B1 (en) * 2005-01-13 2006-12-08 삼성전자주식회사 Method of fabricating flash memory
KR100647001B1 (en) * 2005-03-09 2006-11-23 주식회사 하이닉스반도체 Method of forming a floating gate electrode in flash memory device
US20070037386A1 (en) * 2005-08-13 2007-02-15 Williams John L Sloped thin film substrate edges
KR100632651B1 (en) * 2005-09-15 2006-10-11 주식회사 하이닉스반도체 Method of manufacturing a flash memory device
KR100885791B1 (en) * 2005-11-18 2009-02-26 주식회사 하이닉스반도체 Method of manufacturing a NAND flash memory device
KR100661221B1 (en) * 2005-12-30 2006-12-22 동부일렉트로닉스 주식회사 Manufacturing method of flash memory cell
KR101226974B1 (en) * 2006-05-03 2013-01-28 엘지디스플레이 주식회사 Array substrate for liquid crystal display device and method of fabricating the same
US7863124B2 (en) * 2007-05-10 2011-01-04 International Business Machines Corporation Residue free patterned layer formation method applicable to CMOS structures
DE102014005879B4 (en) * 2014-04-16 2021-12-16 Infineon Technologies Ag Vertical semiconductor device

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5957479A (en) * 1982-09-27 1984-04-03 Mitsubishi Electric Corp Manufacture of mos type semiconductor nonvolatile memory
US4830974A (en) * 1988-01-11 1989-05-16 Atmel Corporation EPROM fabrication process
JPH01216577A (en) * 1988-02-24 1989-08-30 Ricoh Co Ltd Manufacture of semiconductor device
JPH0316181A (en) * 1988-10-14 1991-01-24 Ricoh Co Ltd Floating-gate type semiconductor memory device
JPH07263415A (en) * 1994-03-18 1995-10-13 Fujitsu Ltd Method of manufacturing semiconductor device
TW318961B (en) 1994-05-04 1997-11-01 Nippon Precision Circuits
US5554564A (en) 1994-08-01 1996-09-10 Texas Instruments Incorporated Pre-oxidizing high-dielectric-constant material electrodes
US5550072A (en) * 1994-08-30 1996-08-27 National Semiconductor Corporation Method of fabrication of integrated circuit chip containing EEPROM and capacitor
US5573979A (en) 1995-02-13 1996-11-12 Texas Instruments Incorporated Sloped storage node for a 3-D dram cell structure
JP3484023B2 (en) * 1996-10-24 2004-01-06 株式会社東芝 Semiconductor device and manufacturing method thereof
DE19652547C2 (en) * 1996-12-17 2002-04-25 Infineon Technologies Ag Memory cell arrangement with a trench structure and a gate dielectric, which contains a material with charge carrier adhesion points, and method for the production thereof
US6063668A (en) * 1997-12-18 2000-05-16 Advanced Micro Devices, Inc. Poly I spacer manufacturing process to eliminate polystringers in high density nand-type flash memory devices
US5973353A (en) * 1997-12-18 1999-10-26 Advanced Micro Devices, Inc. Methods and arrangements for forming a tapered floating gate in non-volatile memory semiconductor devices
US6051451A (en) * 1998-04-21 2000-04-18 Advanced Micro Devices, Inc. Heavy ion implant process to eliminate polystringers in high density type flash memory devices

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100466192B1 (en) * 2002-07-18 2005-01-13 주식회사 하이닉스반도체 Method for manufacturing semiconductor device
US20080001208A1 (en) * 2006-06-30 2008-01-03 Henry Chao Managing floating gate-to-floating gate spacing to support scalability
US7582530B2 (en) * 2006-06-30 2009-09-01 Intel Corporation Managing floating gate-to-floating gate spacing to support scalability
US20080073700A1 (en) * 2006-09-22 2008-03-27 Lee Joo-Hyeon Manufacturing method of flash memory device
CN110828307A (en) * 2019-10-16 2020-02-21 中芯集成电路制造(绍兴)有限公司 Method for forming material layer with inclined side wall and semiconductor device

Also Published As

Publication number Publication date
US6284637B1 (en) 2001-09-04
EP1041642A1 (en) 2000-10-04
SG104917A1 (en) 2004-07-30

Similar Documents

Publication Publication Date Title
US6284637B1 (en) Method to fabricate a floating gate with a sloping sidewall for a flash memory
US5610091A (en) Method for manufacturing a non-volatile memory cell
JPH05267250A (en) Semiconductor device and its manufacture
US6482728B2 (en) Method for fabricating floating gate
US5352618A (en) Method for forming thin tunneling windows in EEPROMs
US5756384A (en) Method of fabricating an EPROM cell with a high coupling ratio
RU2168797C2 (en) Process of manufacture of elements of structures of very small size on semiconductor substrate
US5646059A (en) Process for fabricating non-volatile memory cells having improved voltage coupling ratio by utilizing liquid phase
JP3494458B2 (en) Semiconductor nonvolatile memory device and method of manufacturing the same
US6849514B2 (en) Method of manufacturing SONOS flash memory device
US7535050B2 (en) Memory structure with high coupling ratio
US6924220B1 (en) Self-aligned gate formation using polysilicon polish with peripheral protective layer
KR100325698B1 (en) Method of manufacturing a flash memory device
US6887756B2 (en) Method of forming flash memory with protruded floating gate
JPH0590610A (en) Nonvolatile semiconductor memory and manufacture thereof
US6495880B2 (en) Method to fabricate a flash memory cell with a planar stacked gate
KR100211765B1 (en) Method for manufacturing non-volatile semiconductor device
KR100751661B1 (en) Method of manufacturing a flash memory cell
US6995063B2 (en) Method of fabricating memory cell in semiconductor device
KR20010004963A (en) Method of manufacturing a stack gate flash EEPROM cell
KR20050070802A (en) Method for fabricating flash memory
US20050230718A1 (en) Method of manufacturing a semiconductor device
KR20050031299A (en) Method for manufacturing control gate of the flash memory device
KR100489517B1 (en) Method for manufacturing non-volatile memory device
US20040142525A1 (en) Method of manufacturing a semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION