US20010051402A1 - Ferroelectric random access memory (FRAM) device and method for controlling read/write operations thereof - Google Patents

Ferroelectric random access memory (FRAM) device and method for controlling read/write operations thereof Download PDF

Info

Publication number
US20010051402A1
US20010051402A1 US09/819,125 US81912501A US2001051402A1 US 20010051402 A1 US20010051402 A1 US 20010051402A1 US 81912501 A US81912501 A US 81912501A US 2001051402 A1 US2001051402 A1 US 2001051402A1
Authority
US
United States
Prior art keywords
signal
chip enable
circuit
pulse signal
fram
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/819,125
Other versions
US6385078B2 (en
Inventor
Byung-Gil Jeon
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JEON, BYUNG-GIL
Publication of US20010051402A1 publication Critical patent/US20010051402A1/en
Application granted granted Critical
Publication of US6385078B2 publication Critical patent/US6385078B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/22Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B53/00Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors

Definitions

  • the present invention relates generally to semiconductor integrated circuit (IC) devices, and more particularly to a ferroelectric random access memory (FRAM) device.
  • IC semiconductor integrated circuit
  • FRAM ferroelectric random access memory
  • FRAM ferroelectric-based random access memory devices
  • the operational speed of FRAM is typically dependent upon the time it takes the ferroelectric material to undergo a polarization reversal.
  • the polarization reverse speed is dependent on a square measurement of capacitor plates and the thickness of the ferroelectric thin film used to form the FRAM as well as the voltage applied to the device. Experiments have shown that FRAM is far faster than other non-volatile technologies such as EEPROM or flash memory.
  • FIG. 1 is a block diagram of a conventional FRAM device.
  • the FRAM includes a memory cell array 10 that includes a plurality of memory cells (MC) that are arranged in rows and columns.
  • FIG. 1 shows a section of one of these memory cell rows, where each cell is comprised of an access transistor 11 (or a switching transistor) and a ferroelectric capacitor 12 .
  • One memory cell composed of one transistor and one capacitor ( 1 T/ 1 C) stores one bit of data.
  • the access transistor 11 includes a drain connected to an electrode of the ferroelectric capacitor 12 , a source connected to a column/bit line (BL), and a gate coupled with a row/wordline (WL).
  • the other electrode of the ferroelectric capacitor 12 is connected with a plate line (PL).
  • Wordlines WLs and plate lines PLs arranged in the memory cell array are connected to a row main decoder 20 .
  • FIG. 2 a plot of a hysteresis loop showing a characteristic of the ferroelectric material used between the ferroelectric capacitor 12 electrodes.
  • the abscissa (axis P) represents a potential difference between two electrodes of the ferroelectric capacitor, i.e. a voltage across the plates of the capacitor.
  • the ordinate (axis V) represents a quantity of electric charge retained on a surface of the ferroelectric material by spontaneous polarization where the polization is expressed as ⁇ C/cm 2 units.
  • the ferroelectric material of a ferroelectric capacitor In an operation of a memory cell, if the ferroelectric material of a ferroelectric capacitor is in an initial state wherein zero volts is applied, the magnetic domains within the material retain an non-uniform state, and are not directed to any particular polarity. If a positive voltage is applied across the capacitor, however, then the capacitor will conduct current and move to a new positive polarization point A. At point A, the quantity of charge held in the ferroelectric material (i.e. the polarization) is Qs, and the voltage across the capacitor is the operating voltage Vcc. Thereafter, when the voltage across the capacitor returns to zero, the polarization only decreases slightly to point B rather than falling completely to zero. The ferroelectric material thus retains a residual polarization of Qr when the voltage across the ferroelectric capacitor is reduced to zero.
  • FRAMs thus exhibit non-volitile memory characteristics.
  • a voltage for generating an electric field is applied to the ferroelectric capacitor with a ferroelectric material positioned between two electrodes, the polarization level is maintained even when the electrodes are established on a floating state. There is no natural loss caused from such a leakage in the surface charge of the ferroelectric material. Accordingly, the polarization level is retained so long as a voltage in opposite level is not applied for the polarization to be zero.
  • the FRAM device further includes a row address latch circuit 30 , a column address latch circuit 40 , a row pre-decoder circuit 50 , a column decoder circuit 60 , a chip enable buffer circuit 70 , a read/write control circuit 80 , a sense amplifier circuit 90 , a data output buffer & write driver circuit 100 , and an input/output latch circuit 110 .
  • the row pre-decoder circuit 50 and a column decoder circuit 60 comrpise a row decoder circuit.
  • FIG. 3A is a timing diagram showing a normal operation of the FRAM device.
  • the chip enable buffer circuit 70 enables a chip enable flag signal ICE to transition from a low level to a high level in response to a high-to-low transition of a external chip enable signal XCEB.
  • a high level ICE signal causes each of the row and column address latch circuits 30 and 40 to latch a corresponding valid address.
  • the row pre-decoder circuit 50 and the row main decoder circuit 20 enable a row or a wordline WL corresponding thereto in response to a row address RAi/RAiB (i ⁇ 1) which is latched in the row address latch circuit 30 .
  • a plate line PL corresponding to the selected row or the enabled wordline is activated. It causes thereby the ferroelectric capacitors of the memory cells connected to the selected wordline to have the polarization at point D shown in FIG. 2.
  • the sense amplifier circuit 90 amplifies the voltages on each of the bit lines in response to a control signal SAEN provided from the read/write control circuit 80 .
  • the data output buffer of the data output buffer & write driver circuit 100 provides the amplified voltages on the columns or the bit lines selected by the column decoder circuit 60 to the outside as a read data.
  • the plate line PL disabled thereby disabling the control signal SAEN, the chip enable flag signal ICE, the outputs of the row address latch circuit 30 , and the wordline WL. With those signals disabled, the read/write operation is terminated.
  • the latches in the FRAM device for latching a current memory address are controlled by the chip enable flag signal ICE, which in turn is activated by a high-to-low transition of the external chip enable signal XCEB. It is thus critical to the proper operation of this type of conventional FRAM that the ICE signal be activated at the correct time. It is important to understand, however, that the generated signal ICE maintains an enable state for a predetermined time regardless of a subsequent change of the external chip enable signal XCEB because a predetermined time is required for restoring the original data which has been damaged by a destructive read operation of the FRAM device. Accordingly, the chip enable flag signal ICE will be disabled in conventional FRAM devices only when two events occur: (1) the predetermined amount of time has passed and (2) the external chip enable signal XCEB is disabled.
  • FRAM devices designed in this way have an important drawback. When a noise spike or an abnormally short pulse occurs in the external chip enable signal XCEB, an unnecessary read/write operation is performed.
  • FIG. 3B is a timing diagram to show an abnormal operation of the FRAM device.
  • the chip enable flag signal ICE is enabled by undergoing a low-to-high level transition.
  • the row address latch circuit 30 then latches a current established address or an invalid address in response to the chip enable flag signal ICE.
  • the read/write operation is performed for a predetermined time as described above, regardless of a subsequent low-to-high transition of the external chip enable signal XCEB.
  • the resulting noise signal (the short high-to-low-to-high transition) causes an undesirable latching and read/write operation. Under such an example, invalid data is written in or read from undesirable memory cells by inappropriately activated write enable signal XWEB or a read enable signal. Thus, the read/write operation is invalid thus decreasing the reliability of the FRAM device.
  • a method for controlling a read/write operation of the FRAM device including an array consisted of a plurality of memory cells, arranged in rows and columns, each having a ferroelectric capacitor and an access transistor, including a step of enabling a chip enable flag signal when a chip enable signal is enabled. Then, a row address latch circuit of the FRAM device is enabled to latch row address signals in response to the chip enable signal. Next, a pulse signal is generated according to a transition of at least one of the row address signals latched in the row address latch circuit. After the pulse signal is delayed for a predetermined time, whether or not the chip enable signal is disabled during the delay period of the pulse signal is detected.
  • a row decoder circuit of the FRAM device maintains a disabled state. On the contrary, if the chip enable signal is not disabled during the delay period of the pulse signal, the row decoder circuit is enabled for one of the rows to be selected.
  • a ferroelectric random access memory (FRAM) device including: an array consisted of a plurality of memory cells, arranged in rows and columns, each having a ferroelectric capacitor and an access transistor; an address latch circuit to latch a row address in response to a chip enable flag signal; a row decoder circuit to select one of the rows by decoding the latched row address; an address transition detection circuit to generate a pulse signal in response to a transition of the row address latched in the address latch circuit; a flag signal generating circuit to create the chip enable flag signal in response to the external chip enable signal; a delay circuit to delay the pulse signal for a predetermined time; and a controller to control the row decoder circuit and the flag signal generating circuit when the external chip enable signal is enabled.
  • the controller controls the row decoder circuit in a disabled state if the external chip enable signal is disabled during a delay period of the delay circuit, and controls the flag signal generating circuit for the
  • the FRAM device is able to prevent an unnecessary operation of the FRAM device resulted from the external chip enable signal which is abnormally enabled, as a short pulse or a short noise, and thereby improve a noise immunity.
  • FIG. 1 is a block diagram of a general ferroelectric random access memory (FRAM);
  • FIG. 2 is a plot of a hysteresis loop showing a characteristic of a ferroelectric material positioned between ferroelectric capacitor electrodes;
  • FIG. 3A is a timing diagram showing a write operation in a normal state of the FRAM shown in FIG. 1;
  • FIG. 3B is a timing diagram showing a write operation in an abnormal state of the FRAM shown in FIG. 1;
  • FIG. 4 is a block diagram of a FRAM constructed according to a preferred embodiment of the present invention.
  • FIG. 5 is a schematic diagram of a chip enable buffer circuit shown in FIG. 4 constructed according to a preferred embodiment of the present invention
  • FIG. 6 is a schematic diagram of a controller shown in FIG. 4.
  • FIG. 7 is a timing diagram showing a write operation according to a preferred embodiment of the present invention.
  • FIG. 4 is a block diagram of a ferroelectric random access memory (FRAM) device constructed according to a preferred embodiment of the present invention.
  • the preferred FRAM device of the present invention further comprises an address transition detection circuit 320 , a delay circuit 330 , and a controller 340 . Excluding a function of the controller 340 which controls a row main decoder circuit 220 and a chip enable buffer circuit 270 , functions of the rest of components shown in FIG. 4 can be the same with those of the components shown in FIG. 1, and therefore the description of those components are omitted here.
  • the address transition detection circuit (ATD) 320 generates a detection pulse signal ATD_SIG when at least one of the output signals RAi/RAiB (i ⁇ 1) from a row address latch circuit 230 is enabled by a chip enable flag signal ICE generated by the chip enable buffer circuit 270 .
  • the detection pulse signal ATD_SIG is delayed for a predetermined time by the delay circuit 330 , and a delayed version of a detection pulse signal ATD_SIG′ provided from the delay circuit 330 is supplied to the controller 340 .
  • the controller 340 generates control signals where a control signal RMDEC_EN controls an enable/disable operation of a row main decoder circuit 220 , and a control signal ICE_DIS controls a disable operation of the output signal ICE of the chip enable buffer circuit 270 , in response to signals CEB and ICE of the chip enable buffer circuit 270 and a signal ATD_SIG′ of the delay circuit 330 .
  • the controller 340 determines whether an external chip enable signal XCEB is normally enabled or not in response to the signals CEB, ICE, and ATD_SIG′ as described in further detail below. If the external chip enable signal XCEB is abnormally enabled as by a noise spike, the controller 340 operates to prevent the row main decoder circuit 220 from selecting a wordline corresponding to an invalid address latched by the row address latch circuit 230 . In other words, the controller 340 operates to maintain the row main decoder circuit 220 in a disabled state when a noise spike or other abnormally short XCEB signal is detected.
  • the controller 340 disables the chip enable flag signal ICE that would have been improperly enabled in typical FRAM devices by the noise spike in the XCEB signal. If, on the other hand, the external chip enable signal XCEB is normally enabled, the controller 340 enables the row main decoder circuit 220 . The controller 340 subsequently disables the chip enable flag signal ICE after a predetermined time required for the read/write operation has passed.
  • the FRAM device of the present invention is able to prevent an unnecessary read/write operation caused when the external chip enable signal XCEB is abnormally enabled.
  • FIG. 5 is a schematic view of the chip enable buffer circuit 270 according to a preferred embodiment of the present invention.
  • the chip enable buffer circuit 270 includes six inverters I 1 , I 2 , I 3 , I 4 , I 8 and I 9 , three NAND gates G 2 , G 3 , and G 4 , and two pulse generators PG 1 and PG 2 .
  • the inverters I 1 and I 2 function as a buffer, the rest of the components function as a flag signal generating circuit.
  • the chip enable buffer circuit 270 enables the chip enable flag signal ICE from low level to high level when the external chip enable signal XCEB transitions from high level to low level, and provide a buffered version of a chip enable signal CEB.
  • the enabled chip enable flag signal ICE is maintained at a high level.
  • the chip enable flag signal ICE is disabled when a control signal SAEN, provided from a read/write control circuit 280 , transitions from low level to high level, or the control signal ICE_DIS provided from the controller 340 transitions from high level to low level.
  • the controller 340 includes a pulse generator PG 3 , an inverter I 16 , and three NAND gates G 7 , G 8 , and G 9 .
  • the pulse generator PG 3 and the NAND gates G 7 and G 8 comprise a detection circuit to create a detection signal as the control signal ICE_DIS by detecting whether the buffered version of the chip enable signal CEB transitions from an enabled state to a disabled state.
  • the NAND gate G 9 and the inverter I 16 comprise a logic circuit to create the control signal RMDEC_EN for controlling the enable/disable operation of the row main decoder circuit 220 in response to the control signal ICE_DIS of the detection circuit and the delayed version of the detection pulse signal ATD_SIG′.
  • the controller 340 generates the control signals ICE_DIS and RMDEC_EN in response to the buffered version of the chip enable signal CEB and the chip enable flag signal ICE, and the delayed version of the detection pulse signal ATD_SIG′, provided from the chip enable buffer circuit 270 and the delay circuit 330 respectively. More specifically, when each of the signals ATD_SIG′ and ICE is at a low level and the signal CEB is at a high level, the controller 340 produces the control signal RMDEC_EM at a low level and the control signal ICE_DIS at a high level. In such signals are at these levels, the row main decoder circuit 220 is maintained in a disabled state by the low-leveled control signal RMDEC_EN.
  • each of the signals CEB and ICE has a high-to-low and low-to-high transitions, i.e. when the external chip enable signal XCEB transitions from high level to low level, each of the control signals RMDEC_EN, and ICE_DIS maintains the low level and the high level, respectively.
  • the detection pulse signal ATD_SIG indicates a transition of at least one in-address signals latched in the row address latch circuit 230 in accordance with the low-to-high transition of the chip enable flag signal ICE.
  • the ATD_SIG detection pulse signal is then delayed for a predetermined time in the delay circuit 330 and the delayed signal ATD_SIG′ is applied to the NAND gate G 9 . Accordingly, the control signal RMDEC_EN is enabled from low level to high level, and thereby the row main decoder circuit 220 is enabled to select a predetermined row.
  • the chip enable flag signal ICE provided from the chip enabled buffer circuit 270 shown in FIG. 5, transitions from high level to low level, and the internal operation of the FRAM device is terminated. Thereafter, though the delayed version of the detection pulse signal ATD_SIG′ is applied to the NAND gate G 9 , the control signal RMDEC_EN remains at a low level due to the control signal ICE_DIS at low level. Consequently, the row main decoder circuit 220 is maintained in a disabled state.
  • FIG. 7 is a timing diagram showing an operation of the FRAM device of the present invention.
  • the chip enable buffer circuit 270 provides the buffered version of the chip enable signal CEB in response to the signal XCEB, and concurrently enables the chip enable flag signal ICE to be high level from low level.
  • the row address latch circuit 230 and the column address latch circuit 240 respectively latch a corresponding address in response to the chip enable flag signal ICE being at a high level.
  • the external chip enable signal XCEB has a short pulse, and thereby an undesirable operation may be performed.
  • the address transition detection circuit 320 detects whether or not at least one of address signals RAi/RAiB latched in the row address latch circuit 230 transitions, and, as a result, generates the detection pulse signal ATD_SIG. And the detection pulse signal ATD_SIG is delayed for a predetermined time by the delay circuit 330 .
  • an output signal of the pulse generator PG 3 of the controller 340 transitions from high level to low level in response to the buffered version of the chip enable signal CEB which transitions from low level to high level. Therefore, an output signal ICE_DIS of the NAND gate G 8 transitions from high level to low level, and concurrently, the control signal RMDEC_EN remains in the low level regardless of the delayed version of the detection pulse signal ATD_SIG′.
  • the row main decoder circuit 220 Since the row main decoder circuit 220 remains in a disabled state when the control signal RMDEC_EN is at a low level, circuit 220 is prevented from selecting a random and thus invalid address otherwise latched by the noise. At the same time, the low-leveled control signal ICE_DIS is applied to the NAND gate G 4 of the chip enable buffer circuit 270 , and thereby the chip enable flag signal ICE is disabled by a high-to-low transition. The internal operation of the FRAM device is thus terminated.
  • the chip enable buffer circuit 270 provides the buffered version of the chip enable signal CEB in response to the signal XCEB and concurrently enables the chip enable flag signal ICE to be high level from low level.
  • the row address latch circuit 230 and the column address latch circuit 240 respectively latch a corresponding address in response to the chip enable flag signal ICE being at a high level.
  • the address transition detection circuit 320 shown in FIG. 4 detects whether or not at least one of the address signals RAi/RAiB latched in the row address latch circuit 230 transitions, and generates the consequent detection pulse signal ATD_SIG.
  • the detection pulse signal ATD_SIG is delayed for a predetermined time by the delay circuit 330 .
  • the control signal ICE_DIS remains in high level. Thereafter, when the controller 340 receives the delayed version of the detection pulse signal ATD_SIG′, the control signal RMDEC_EN transitions from low level to high level. Accordingly, the row main decoder circuit 220 is enabled, and thereby the row main decoder circuit 220 selects a row corresponding to the address signals RAi/RAiB latched in the row address latch circuit 230 .
  • a delay time of the delay circuit 330 may be modified in accordance with available applications of the device.
  • the delay time may be determined between several nanoseconds, or may be set according to an anticipated time interval range from latching the row address signal in the row address latch circuit 230 to selecting at least of one of the rows by the row main decoder circuit 220 .
  • the FRAM device of the present invention thus prevents an unnecessary operation resulted from the external chip enable signal being abnormally enabled, and thereby improve the reliability of the FRAM device.

Abstract

In a ferroelectric random access memory (FRAM) device of the present invention, an address transition detection circuit generates a pulse signal in response to a transition of a row address latched in an address latch circuit, and a flag signal generating circuit generates a chip enable flag signal in response to an external chip enable signal. A delay circuit delays the pulse signal for a predetermined time. After the external chip enable signal is enabled, a controller controls a row decoder circuit in a disabled state when the external chip enable signal is disabled during a delay time of the delay circuit, and controls the flag signal generating circuit to disable the chip enable flag signal. The reliability of the FRAM device is therefore improved by providing it with noise immunity, as when the external chip enable signal is improperly enabled.

Description

  • This application claims priority from Korean Patent Application No. 2000-25100, filed on May 10, 2000, the contents of which are herein incorporated by reference in their entirety. [0001]
  • FIELD OF THE INVENTION
  • The present invention relates generally to semiconductor integrated circuit (IC) devices, and more particularly to a ferroelectric random access memory (FRAM) device. [0002]
  • BACKGROUND OF THE INVENTION
  • In recent years, a non-volatile memory which holds data even in a power-off state has been realized by using a ferroelectric material having a hysteresis characteristic such as PZT. More recent work with ferroelectric-based random access memory devices (FRAM) have shown many advantages over other memory technologies: FRAM is able to operate in high-speed with low-voltage, ferroelectric-based memories do not require an overly complicated construction, and FRAMs allow non-volatile storage. [0003]
  • The operational speed of FRAM is typically dependent upon the time it takes the ferroelectric material to undergo a polarization reversal. The polarization reverse speed is dependent on a square measurement of capacitor plates and the thickness of the ferroelectric thin film used to form the FRAM as well as the voltage applied to the device. Experiments have shown that FRAM is far faster than other non-volatile technologies such as EEPROM or flash memory. [0004]
  • FIG. 1 is a block diagram of a conventional FRAM device. The FRAM includes a [0005] memory cell array 10 that includes a plurality of memory cells (MC) that are arranged in rows and columns. FIG. 1 shows a section of one of these memory cell rows, where each cell is comprised of an access transistor 11 (or a switching transistor) and a ferroelectric capacitor 12. One memory cell composed of one transistor and one capacitor (1T/1C) stores one bit of data. The access transistor 11 includes a drain connected to an electrode of the ferroelectric capacitor 12, a source connected to a column/bit line (BL), and a gate coupled with a row/wordline (WL). The other electrode of the ferroelectric capacitor 12 is connected with a plate line (PL). Wordlines WLs and plate lines PLs arranged in the memory cell array are connected to a row main decoder 20.
  • FIG. 2 a plot of a hysteresis loop showing a characteristic of the ferroelectric material used between the [0006] ferroelectric capacitor 12 electrodes. The abscissa (axis P) represents a potential difference between two electrodes of the ferroelectric capacitor, i.e. a voltage across the plates of the capacitor. The ordinate (axis V) represents a quantity of electric charge retained on a surface of the ferroelectric material by spontaneous polarization where the polization is expressed as μC/cm2 units.
  • In an operation of a memory cell, if the ferroelectric material of a ferroelectric capacitor is in an initial state wherein zero volts is applied, the magnetic domains within the material retain an non-uniform state, and are not directed to any particular polarity. If a positive voltage is applied across the capacitor, however, then the capacitor will conduct current and move to a new positive polarization point A. At point A, the quantity of charge held in the ferroelectric material (i.e. the polarization) is Qs, and the voltage across the capacitor is the operating voltage Vcc. Thereafter, when the voltage across the capacitor returns to zero, the polarization only decreases slightly to point B rather than falling completely to zero. The ferroelectric material thus retains a residual polarization of Qr when the voltage across the ferroelectric capacitor is reduced to zero. [0007]
  • Next, if a negative voltage is applied across the capacitor, the polarization degree moves from point B to a negative charge polarization region shown in FIG. 2 at point C, where all domains of the ferroelectric material are oppositely polarized to that at point A. Here, the polarization is indicated −Qs, and the voltage across the capacitor is −Vcc. Thereafter, when the voltage returns to zero, the polarization moves only slightly to point D rather than falling to zero. Here, the residual polarization thereof is indicated as −Qr. If the voltage again later increases to the positive level, the polarization of the ferroelectric material moves from point D to point A. [0008]
  • FRAMs thus exhibit non-volitile memory characteristics. Once a voltage for generating an electric field is applied to the ferroelectric capacitor with a ferroelectric material positioned between two electrodes, the polarization level is maintained even when the electrodes are established on a floating state. There is no natural loss caused from such a leakage in the surface charge of the ferroelectric material. Accordingly, the polarization level is retained so long as a voltage in opposite level is not applied for the polarization to be zero. [0009]
  • Returning to FIG. 1, the FRAM device further includes a row [0010] address latch circuit 30, a column address latch circuit 40, a row pre-decoder circuit 50, a column decoder circuit 60, a chip enable buffer circuit 70, a read/write control circuit 80, a sense amplifier circuit 90, a data output buffer & write driver circuit 100, and an input/output latch circuit 110. The row pre-decoder circuit 50 and a column decoder circuit 60 comrpise a row decoder circuit.
  • FIG. 3A is a timing diagram showing a normal operation of the FRAM device. In a circuit operation, the chip enable [0011] buffer circuit 70 enables a chip enable flag signal ICE to transition from a low level to a high level in response to a high-to-low transition of a external chip enable signal XCEB. A high level ICE signal causes each of the row and column address latch circuits 30 and 40 to latch a corresponding valid address. The row pre-decoder circuit 50 and the row main decoder circuit 20 enable a row or a wordline WL corresponding thereto in response to a row address RAi/RAiB (i≧1) which is latched in the row address latch circuit 30.
  • Next, as shown in FIG. 3A, a plate line PL corresponding to the selected row or the enabled wordline is activated. It causes thereby the ferroelectric capacitors of the memory cells connected to the selected wordline to have the polarization at point D shown in FIG. 2. The [0012] sense amplifier circuit 90 amplifies the voltages on each of the bit lines in response to a control signal SAEN provided from the read/write control circuit 80. The data output buffer of the data output buffer & write driver circuit 100 provides the amplified voltages on the columns or the bit lines selected by the column decoder circuit 60 to the outside as a read data. After the external chip enable signal XCEB is disabled (transitioning from a low level to a high level), the plate line PL disabled thereby disabling the control signal SAEN, the chip enable flag signal ICE, the outputs of the row address latch circuit 30, and the wordline WL. With those signals disabled, the read/write operation is terminated.
  • The latches in the FRAM device for latching a current memory address are controlled by the chip enable flag signal ICE, which in turn is activated by a high-to-low transition of the external chip enable signal XCEB. It is thus critical to the proper operation of this type of conventional FRAM that the ICE signal be activated at the correct time. It is important to understand, however, that the generated signal ICE maintains an enable state for a predetermined time regardless of a subsequent change of the external chip enable signal XCEB because a predetermined time is required for restoring the original data which has been damaged by a destructive read operation of the FRAM device. Accordingly, the chip enable flag signal ICE will be disabled in conventional FRAM devices only when two events occur: (1) the predetermined amount of time has passed and (2) the external chip enable signal XCEB is disabled. [0013]
  • FRAM devices designed in this way have an important drawback. When a noise spike or an abnormally short pulse occurs in the external chip enable signal XCEB, an unnecessary read/write operation is performed. [0014]
  • FIG. 3B is a timing diagram to show an abnormal operation of the FRAM device. When the external chip enable signal XCEB is abnormally applied to the chip enable buffer circuit [0015] 70 (e.g. as a short noise or short pulse), the chip enable flag signal ICE is enabled by undergoing a low-to-high level transition. The row address latch circuit 30 then latches a current established address or an invalid address in response to the chip enable flag signal ICE. Thereafter, the read/write operation is performed for a predetermined time as described above, regardless of a subsequent low-to-high transition of the external chip enable signal XCEB. The resulting noise signal (the short high-to-low-to-high transition) causes an undesirable latching and read/write operation. Under such an example, invalid data is written in or read from undesirable memory cells by inappropriately activated write enable signal XWEB or a read enable signal. Thus, the read/write operation is invalid thus decreasing the reliability of the FRAM device.
  • SUMMARY OF THE INVENTION
  • It is therefore an object of the present invention to improve the reliability of ferroelectric random access memory (FRAM) devices by designing FRAMS with noise immunity. [0016]
  • It is another object of the invention to provide a method for controlling read/write operations of the FRAM device to prevent false operations caused by noise spikes. [0017]
  • In order to attain the above object according to an aspect of the present invention, there is provided a method for controlling a read/write operation of the FRAM device, including an array consisted of a plurality of memory cells, arranged in rows and columns, each having a ferroelectric capacitor and an access transistor, including a step of enabling a chip enable flag signal when a chip enable signal is enabled. Then, a row address latch circuit of the FRAM device is enabled to latch row address signals in response to the chip enable signal. Next, a pulse signal is generated according to a transition of at least one of the row address signals latched in the row address latch circuit. After the pulse signal is delayed for a predetermined time, whether or not the chip enable signal is disabled during the delay period of the pulse signal is detected. If the chip enable signal is disabled during the delay period of the pulse signal, a row decoder circuit of the FRAM device maintains a disabled state. On the contrary, if the chip enable signal is not disabled during the delay period of the pulse signal, the row decoder circuit is enabled for one of the rows to be selected. [0018]
  • According to another aspect of this invention, there is provided a ferroelectric random access memory (FRAM) device including: an array consisted of a plurality of memory cells, arranged in rows and columns, each having a ferroelectric capacitor and an access transistor; an address latch circuit to latch a row address in response to a chip enable flag signal; a row decoder circuit to select one of the rows by decoding the latched row address; an address transition detection circuit to generate a pulse signal in response to a transition of the row address latched in the address latch circuit; a flag signal generating circuit to create the chip enable flag signal in response to the external chip enable signal; a delay circuit to delay the pulse signal for a predetermined time; and a controller to control the row decoder circuit and the flag signal generating circuit when the external chip enable signal is enabled. After the external chip enable signal is enabled, the controller controls the row decoder circuit in a disabled state if the external chip enable signal is disabled during a delay period of the delay circuit, and controls the flag signal generating circuit for the chip enable flag signal to be disabled. [0019]
  • According to the FRAM device of the present invention, the FRAM device is able to prevent an unnecessary operation of the FRAM device resulted from the external chip enable signal which is abnormally enabled, as a short pulse or a short noise, and thereby improve a noise immunity.[0020]
  • The present invention will be better understood from the following detailed description of the exemplary embodiment thereof taken in conjunction with the accompanying drawings, and its scope will be pointed out in the appended claims. [0021]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention will be described by way of exemplary embodiments, but not limitations, illustrated in the accompanying drawings in which like references denote similar elements, and in which: [0022]
  • FIG. 1 is a block diagram of a general ferroelectric random access memory (FRAM); [0023]
  • FIG. 2 is a plot of a hysteresis loop showing a characteristic of a ferroelectric material positioned between ferroelectric capacitor electrodes; [0024]
  • FIG. 3A is a timing diagram showing a write operation in a normal state of the FRAM shown in FIG. 1; FIG. 3B is a timing diagram showing a write operation in an abnormal state of the FRAM shown in FIG. 1; [0025]
  • FIG. 4 is a block diagram of a FRAM constructed according to a preferred embodiment of the present invention; [0026]
  • FIG. 5 is a schematic diagram of a chip enable buffer circuit shown in FIG. 4 constructed according to a preferred embodiment of the present invention; [0027]
  • FIG. 6 is a schematic diagram of a controller shown in FIG. 4; and [0028]
  • FIG. 7 is a timing diagram showing a write operation according to a preferred embodiment of the present invention.[0029]
  • DESCRIPTION OF THE PREFERRED EMBODIMENT
  • It should be understood that the description of this preferred embodiment is merely illustrative and that it should not be taken in a limiting sense. In the following detailed description, several specific details are set forth in order to provide a thorough understanding of the present invention. It will be obvious, however, to one skilled in the art that the present invention may be practiced without these specific details. [0030]
  • FIG. 4 is a block diagram of a ferroelectric random access memory (FRAM) device constructed according to a preferred embodiment of the present invention. Compared with the memory device shown in FIG. 1, the preferred FRAM device of the present invention further comprises an address [0031] transition detection circuit 320, a delay circuit 330, and a controller 340. Excluding a function of the controller 340 which controls a row main decoder circuit 220 and a chip enable buffer circuit 270, functions of the rest of components shown in FIG. 4 can be the same with those of the components shown in FIG. 1, and therefore the description of those components are omitted here.
  • Referring to FIG. 4, the address transition detection circuit (ATD) [0032] 320 generates a detection pulse signal ATD_SIG when at least one of the output signals RAi/RAiB (i≧1) from a row address latch circuit 230 is enabled by a chip enable flag signal ICE generated by the chip enable buffer circuit 270. The detection pulse signal ATD_SIG is delayed for a predetermined time by the delay circuit 330, and a delayed version of a detection pulse signal ATD_SIG′ provided from the delay circuit 330 is supplied to the controller 340. The controller 340 generates control signals where a control signal RMDEC_EN controls an enable/disable operation of a row main decoder circuit 220, and a control signal ICE_DIS controls a disable operation of the output signal ICE of the chip enable buffer circuit 270, in response to signals CEB and ICE of the chip enable buffer circuit 270 and a signal ATD_SIG′ of the delay circuit 330.
  • The [0033] controller 340 determines whether an external chip enable signal XCEB is normally enabled or not in response to the signals CEB, ICE, and ATD_SIG′ as described in further detail below. If the external chip enable signal XCEB is abnormally enabled as by a noise spike, the controller 340 operates to prevent the row main decoder circuit 220 from selecting a wordline corresponding to an invalid address latched by the row address latch circuit 230. In other words, the controller 340 operates to maintain the row main decoder circuit 220 in a disabled state when a noise spike or other abnormally short XCEB signal is detected. At the same time, the controller 340 disables the chip enable flag signal ICE that would have been improperly enabled in typical FRAM devices by the noise spike in the XCEB signal. If, on the other hand, the external chip enable signal XCEB is normally enabled, the controller 340 enables the row main decoder circuit 220. The controller 340 subsequently disables the chip enable flag signal ICE after a predetermined time required for the read/write operation has passed.
  • According to those control methods, the FRAM device of the present invention is able to prevent an unnecessary read/write operation caused when the external chip enable signal XCEB is abnormally enabled. [0034]
  • FIG. 5 is a schematic view of the chip enable [0035] buffer circuit 270 according to a preferred embodiment of the present invention. Referring to FIG. 5, the chip enable buffer circuit 270 includes six inverters I1, I2, I3, I4, I8 and I9, three NAND gates G2, G3, and G4, and two pulse generators PG1 and PG2. The inverters I1 and I2 function as a buffer, the rest of the components function as a flag signal generating circuit. The chip enable buffer circuit 270 enables the chip enable flag signal ICE from low level to high level when the external chip enable signal XCEB transitions from high level to low level, and provide a buffered version of a chip enable signal CEB. Though the external chip enable signal XCEB is disabled by a subsequent low-to-high level transition, the enabled chip enable flag signal ICE is maintained at a high level. The chip enable flag signal ICE is disabled when a control signal SAEN, provided from a read/write control circuit 280, transitions from low level to high level, or the control signal ICE_DIS provided from the controller 340 transitions from high level to low level.
  • A preferred embodiment of the [0036] controller 340 in used in the present invention is illustrated in FIG. 6. Referring to FIG. 6, the controller 340 includes a pulse generator PG3, an inverter I16, and three NAND gates G7, G8, and G9. The pulse generator PG3 and the NAND gates G7 and G8 comprise a detection circuit to create a detection signal as the control signal ICE_DIS by detecting whether the buffered version of the chip enable signal CEB transitions from an enabled state to a disabled state. The NAND gate G9 and the inverter I16 comprise a logic circuit to create the control signal RMDEC_EN for controlling the enable/disable operation of the row main decoder circuit 220 in response to the control signal ICE_DIS of the detection circuit and the delayed version of the detection pulse signal ATD_SIG′.
  • The [0037] controller 340 generates the control signals ICE_DIS and RMDEC_EN in response to the buffered version of the chip enable signal CEB and the chip enable flag signal ICE, and the delayed version of the detection pulse signal ATD_SIG′, provided from the chip enable buffer circuit 270 and the delay circuit 330 respectively. More specifically, when each of the signals ATD_SIG′ and ICE is at a low level and the signal CEB is at a high level, the controller 340 produces the control signal RMDEC_EM at a low level and the control signal ICE_DIS at a high level. In such signals are at these levels, the row main decoder circuit 220 is maintained in a disabled state by the low-leveled control signal RMDEC_EN.
  • Thereafter, though each of the signals CEB and ICE has a high-to-low and low-to-high transitions, i.e. when the external chip enable signal XCEB transitions from high level to low level, each of the control signals RMDEC_EN, and ICE_DIS maintains the low level and the high level, respectively. The detection pulse signal ATD_SIG indicates a transition of at least one in-address signals latched in the row [0038] address latch circuit 230 in accordance with the low-to-high transition of the chip enable flag signal ICE. The ATD_SIG detection pulse signal is then delayed for a predetermined time in the delay circuit 330 and the delayed signal ATD_SIG′ is applied to the NAND gate G9. Accordingly, the control signal RMDEC_EN is enabled from low level to high level, and thereby the row main decoder circuit 220 is enabled to select a predetermined row.
  • If the buffered version of the chip enable signal CEB transitions from low level to high level before the delayed version of the detection pulse signal ATD_SIG′ is applied to the NAND gate G[0039] 9, then it is most likely that noise has occurred and the control signal ICE_DIS then transitions from high level to low level. Thus, the chip enable flag signal ICE, provided from the chip enabled buffer circuit 270 shown in FIG. 5, transitions from high level to low level, and the internal operation of the FRAM device is terminated. Thereafter, though the delayed version of the detection pulse signal ATD_SIG′ is applied to the NAND gate G9, the control signal RMDEC_EN remains at a low level due to the control signal ICE_DIS at low level. Consequently, the row main decoder circuit 220 is maintained in a disabled state.
  • FIG. 7 is a timing diagram showing an operation of the FRAM device of the present invention. When the external chip enable signal XCEB transitions from high level to low level, the chip enable [0040] buffer circuit 270 provides the buffered version of the chip enable signal CEB in response to the signal XCEB, and concurrently enables the chip enable flag signal ICE to be high level from low level. At that time, the row address latch circuit 230 and the column address latch circuit 240 respectively latch a corresponding address in response to the chip enable flag signal ICE being at a high level.
  • As shown in FIG. 7 the external chip enable signal XCEB has a short pulse, and thereby an undesirable operation may be performed. [0041]
  • The address [0042] transition detection circuit 320 detects whether or not at least one of address signals RAi/RAiB latched in the row address latch circuit 230 transitions, and, as a result, generates the detection pulse signal ATD_SIG. And the detection pulse signal ATD_SIG is delayed for a predetermined time by the delay circuit 330.
  • If the external chip enable signal XCEB is disabled by undergoing a low-to-high transition before the [0043] controller 340 receives the delayed version of the detection pulse signal ATD_SIG′, an output signal of the pulse generator PG3 of the controller 340 transitions from high level to low level in response to the buffered version of the chip enable signal CEB which transitions from low level to high level. Therefore, an output signal ICE_DIS of the NAND gate G8 transitions from high level to low level, and concurrently, the control signal RMDEC_EN remains in the low level regardless of the delayed version of the detection pulse signal ATD_SIG′. Since the row main decoder circuit 220 remains in a disabled state when the control signal RMDEC_EN is at a low level, circuit 220 is prevented from selecting a random and thus invalid address otherwise latched by the noise. At the same time, the low-leveled control signal ICE_DIS is applied to the NAND gate G4 of the chip enable buffer circuit 270, and thereby the chip enable flag signal ICE is disabled by a high-to-low transition. The internal operation of the FRAM device is thus terminated.
  • Continuing to refer to FIG. 7, when the external chip enable signal XCEB is enabled again by a high-to-low transition, the chip enable [0044] buffer circuit 270 provides the buffered version of the chip enable signal CEB in response to the signal XCEB and concurrently enables the chip enable flag signal ICE to be high level from low level. At that time, the row address latch circuit 230 and the column address latch circuit 240 respectively latch a corresponding address in response to the chip enable flag signal ICE being at a high level. Then, the address transition detection circuit 320 shown in FIG. 4 detects whether or not at least one of the address signals RAi/RAiB latched in the row address latch circuit 230 transitions, and generates the consequent detection pulse signal ATD_SIG. The detection pulse signal ATD_SIG is delayed for a predetermined time by the delay circuit 330.
  • As the external chip enable signal XCEB is not disabled from low level to high level before the delayed version of the detection pulse signal ATD_SIG′ is transferred to the [0045] controller 340, the control signal ICE_DIS remains in high level. Thereafter, when the controller 340 receives the delayed version of the detection pulse signal ATD_SIG′, the control signal RMDEC_EN transitions from low level to high level. Accordingly, the row main decoder circuit 220 is enabled, and thereby the row main decoder circuit 220 selects a row corresponding to the address signals RAi/RAiB latched in the row address latch circuit 230.
  • According to the FRAM device of the present invention, a delay time of the [0046] delay circuit 330 may be modified in accordance with available applications of the device. For example, the delay time may be determined between several nanoseconds, or may be set according to an anticipated time interval range from latching the row address signal in the row address latch circuit 230 to selecting at least of one of the rows by the row main decoder circuit 220.
  • The FRAM device of the present invention thus prevents an unnecessary operation resulted from the external chip enable signal being abnormally enabled, and thereby improve the reliability of the FRAM device. [0047]
  • While the invention has been described in terms of an exemplary embodiment, it is contemplated that it may be practiced as outlined above with modifications within the spirit and scope of the appended claims. [0048]

Claims (15)

What is claimed is:
1. A method for controlling a read/write operation of a ferroelectric random access memory (FRAM) device including an array consisted of a plurality of memory cells, arranged in rows and columns, each having a ferroelectric capacitor and an access transistor, the method comprising the steps of:
enabling a chip enable flag signal when a chip enable signal is enabled;
enabling a row address latch circuit to latch row address signals in response to the chip enable signal;
generating a pulse signal in response to at least one transition of the row address signals latched in the row address latch circuit;
delaying the pulse signal for a predetermined time;
detecting whether or not the chip enable signal is disabled during the predetermined delay time of the pulse signal; and
preventing a row decoder circuit from enabling when the chip enable signal is disabled during the delay time of the pulse signal.
2. The method as claimed in
claim 1
, the method further comprising the steps of enabling the row decoder circuit to select one of the rows when the chip enable signal is not disabled during the delay time of the pulse signal.
3. The method as claimed in
claim 1
, further including the step of disabling the chip enable flag signal concurrently with the step of preventing the row decoder circuit from enabling.
4. The method as claimed in
claim 1
, wherein the delay time of the pulse signal is several nanoseconds.
5. The method as claimed in
claim 1
, wherein the delay time of the pulse signal corresponds to a time interval from latching of the row address signals to selecting at least one of the rows by the row decoder circuit.
6. A ferroelectric random access memory (FRAM) device comprising:
an array consisted of a plurality of memory cells, arranged in rows and columns, each having a ferroelectric capacitor and an access transistor;
an address latch circuit for latching a row address in response to a chip enable flag signal;
a row decoder circuit for selecting one of the rows by decoding the latched row address;
an address transition detection circuit for generating a pulse signal in response to a transition of the row address latched in the address latch circuit;
a flag signal generating circuit for generating the chip enable flag signal in response to an external chip enable signal;
a delay circuit for delaying the pulse signal for a predetermined time; and
a controller for controlling the row decoder circuit and the flag signal generating circuit when the external chip enable signal is enabled,
wherein after the external chip enable signal is enabled, the controller controls the row decoder circuit in a disabled state when the external chip enable signal is disabled during a delay time of the delay circuit, and controls the flag signal generating circuit to disable the chip enable flag signal.
7. The FRAM device claimed in
claim 6
, wherein the controller comprises:
a detection circuit for providing a detection signal by detecting whether or not the chip enable signal transitions from an enable state to a disable state; and
a logic circuit for providing a control signal to control an enable/disable operation of the row decoder circuit in response to the detection signal and a delayed version of the pulse signal.
8. The FRAM device claimed in
claim 7
, wherein the detection signal is enabled when the chip enable signal transitions from a disable state to an enable state, while disabled when the chip enable signal transitions from an enable state to a disable state.
9. The FRAM device claimed in
claim 7
, wherein the logic circuit generates a first logic level control signal for maintaining the row decoder circuit in a disabled state regardless of the pulse signal if the detection signal is disabled prior to an input of the pulse signal, while generating a second logic level control signal for maintaining the row decoder circuit in an enabled state if the detection signal is disabled posterior to the input of the pulse signal.
10. The FRAM device claimed in
claim 7
, wherein the detection signal controls the flag signal generating circuit for disabling the chip enable flag signal.
11. The FRAM device claimed in
claim 7
, wherein the reversed version of the control signal feeds back to the detection circuit.
12. The FRAM device claimed in
claim 7
, wherein a delay time of the pulse signal is several nanoseconds.
13. The FRAM device claimed in
claim 7
, a delay time corresponds to a time interval from latching the address signals to selecting at least one of the rows by the row decoder circuit.
14. A method for controlling a read/write operation of a ferroelectric random access memory (FRAM) device, the method comprising the steps of:
detecting whether a chip enable signal has transitioned to a first state;
generating a pulse signal in response to the chip enable signal transition;
delaying the pulse signal for a delay time;
detecting whether or not the chip enable signal is disabled during the delay time of the pulse signal; and
preventing a read/write operation from occurring when the chip enable signal is in a second state during the delay time of the pulse signal.
15. The method as claimed in
claim 14
, the method further comprising the step of allowing the read/write operation to occur when the chip enable signal remains in the first state during the delay time of the pulse signal.
US09/819,125 2000-05-10 2001-03-27 Ferroelectric random access memory (FRAM) device and method for controlling read/write operations thereof Expired - Fee Related US6385078B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR2000-25100 2000-05-10
KR1020000025100A KR100351935B1 (en) 2000-05-10 2000-05-10 Ferroelectric random access memory device and method for controlling read/write operations thereof

Publications (2)

Publication Number Publication Date
US20010051402A1 true US20010051402A1 (en) 2001-12-13
US6385078B2 US6385078B2 (en) 2002-05-07

Family

ID=19668383

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/819,125 Expired - Fee Related US6385078B2 (en) 2000-05-10 2001-03-27 Ferroelectric random access memory (FRAM) device and method for controlling read/write operations thereof

Country Status (3)

Country Link
US (1) US6385078B2 (en)
JP (1) JP2001357667A (en)
KR (1) KR100351935B1 (en)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6244331B1 (en) * 1999-10-22 2001-06-12 Intel Corporation Heatsink with integrated blower for improved heat transfer
JP2002170377A (en) * 2000-09-22 2002-06-14 Mitsubishi Electric Corp Thin film magnetic storage device
US6646903B2 (en) * 2001-12-03 2003-11-11 Intel Corporation Ferroelectric memory input/output apparatus
JP3959341B2 (en) * 2002-02-18 2007-08-15 株式会社東芝 Semiconductor integrated circuit device
KR100479818B1 (en) * 2002-05-17 2005-03-30 주식회사 하이닉스반도체 Circuit for decording of semiconductor memory device and enable method thereof
KR100448921B1 (en) * 2002-05-21 2004-09-16 삼성전자주식회사 High-speed ferroelectric memory device and write methdo thereof
KR100487919B1 (en) * 2002-08-30 2005-05-09 주식회사 하이닉스반도체 Device for controlling non-volatile ferroelectric memory
KR100482995B1 (en) * 2002-09-06 2005-04-15 주식회사 하이닉스반도체 Nonvolatile ferroelectric memory device
KR100502411B1 (en) * 2002-10-17 2005-07-19 삼성전자주식회사 Ferroelectric memory device and method for controlling the same
KR100506059B1 (en) * 2002-12-09 2005-08-05 주식회사 하이닉스반도체 Nonviolation ferroelectric memory device
ITMI20022629A1 (en) * 2002-12-12 2004-06-13 St Microelectronics Srl MEMORY SYSTEM INCLUDING A SEMICONDUCTOR MEMORY
US7152138B2 (en) * 2004-01-30 2006-12-19 Hewlett-Packard Development Company, L.P. System on a chip having a non-volatile imperfect memory
TWI289304B (en) * 2004-02-17 2007-11-01 Hon Hai Prec Ind Co Ltd Data structure design system and method for prolonging useful life of FRAM
CN100383760C (en) * 2004-02-24 2008-04-23 鸿富锦精密工业(深圳)有限公司 System and method of designing data structure for prolonging life of using ferroelectric memory
TWI257044B (en) * 2004-11-26 2006-06-21 Hon Hai Prec Ind Co Ltd Apparatus and method for prolonging useful life of non-volatile memory
KR100665841B1 (en) * 2004-12-14 2007-01-09 삼성전자주식회사 Circuits for driving FRAM
JP4667888B2 (en) * 2005-02-01 2011-04-13 パナソニック株式会社 Semiconductor memory device
US8817557B2 (en) * 2012-06-12 2014-08-26 SK Hynix Inc. Semiconductor memory device and an operation method thereof

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100255956B1 (en) * 1997-07-16 2000-05-01 윤종용 Ferroelectric memory device and data protection method thereof

Also Published As

Publication number Publication date
KR100351935B1 (en) 2002-09-12
US6385078B2 (en) 2002-05-07
KR20010103503A (en) 2001-11-23
JP2001357667A (en) 2001-12-26

Similar Documents

Publication Publication Date Title
US6385078B2 (en) Ferroelectric random access memory (FRAM) device and method for controlling read/write operations thereof
US5943257A (en) Ferroelectric memory device and data protection method thereof
US7313011B2 (en) Ferroelectric memory devices having a plate line control circuit
JP3913906B2 (en) Ferroelectric random access memory device
US7038933B2 (en) Low voltage detector and method for detecting low voltage of FeRAM, and system using the same
US7064972B2 (en) Ferroelectric memory device and read control method thereof
US5907861A (en) Destructive read protection using address blocking technique
JPH11176169A (en) Ferroelectrics random access memory device
US7193880B2 (en) Plateline voltage pulsing to reduce storage node disturbance in ferroelectric memory
US7221578B2 (en) Ferroelectric random access memory device and method for driving the same
US20080144351A1 (en) Methods and systems for accessing a ferroelectric memory
JP3720983B2 (en) Ferroelectric memory
US5835399A (en) Imprint compensation circuit for use in ferroelectric semiconductor memory device
US6898107B2 (en) Nonvolatile FeRAM control device
US6845031B2 (en) Nonvolatile ferroelectric memory device and method for driving the same
US7773406B2 (en) Ferroelectric random access memory circuits for guarding against operation with out-of-range voltages
US20040095171A1 (en) Reset circuit and FeRAM using the same
US7009864B2 (en) Zero cancellation scheme to reduce plateline voltage in ferroelectric memory
US6992912B2 (en) Nonvolatile ferroelectric memory device having timing reference control function and method for controlling the same
US7203121B2 (en) Semiconductor integrated circuit device and data write method thereof
KR20070073307A (en) Ferroelectric memory device and writing method for the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JEON, BYUNG-GIL;REEL/FRAME:011661/0184

Effective date: 20010309

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20100507