US20010043096A1 - Integrated generator of a slow voltage ramp - Google Patents

Integrated generator of a slow voltage ramp Download PDF

Info

Publication number
US20010043096A1
US20010043096A1 US09/824,534 US82453401A US2001043096A1 US 20010043096 A1 US20010043096 A1 US 20010043096A1 US 82453401 A US82453401 A US 82453401A US 2001043096 A1 US2001043096 A1 US 2001043096A1
Authority
US
United States
Prior art keywords
triangular
signal
circuit
voltage
pulse
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/824,534
Other versions
US6384645B2 (en
Inventor
Davide Brambilla
Mauro Cleris
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics SRL
Original Assignee
STMicroelectronics SRL
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics SRL filed Critical STMicroelectronics SRL
Assigned to STMICROELECTRONICS S.R.L. reassignment STMICROELECTRONICS S.R.L. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CLERIS, MAURO, BRAMBILLA, DAVIDE
Publication of US20010043096A1 publication Critical patent/US20010043096A1/en
Application granted granted Critical
Publication of US6384645B2 publication Critical patent/US6384645B2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K4/00Generating pulses having essentially a finite slope or stepped portions
    • H03K4/06Generating pulses having essentially a finite slope or stepped portions having triangular shape
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K4/00Generating pulses having essentially a finite slope or stepped portions
    • H03K4/02Generating pulses having essentially a finite slope or stepped portions having stepped portions, e.g. staircase waveform
    • H03K4/023Generating pulses having essentially a finite slope or stepped portions having stepped portions, e.g. staircase waveform by repetitive charge or discharge of a capacitor, analogue generators

Definitions

  • voltage ramps can be generated by forcing a charge current on a capacitor and outputting the voltage produced on it, as illustrated in FIG. 2.
  • the generation of voltage ramps lasting one hundred milliseconds and over poses problems, because large capacitances, which are difficult to integrate, are needed.
  • the circuit of the invention produces a polylinear output voltage that can be approximated to a linear voltage ramp, using a generator of a voltage ramp with a relatively steeper slope.
  • the invention includes an integrated circuit for producing a voltage ramp with a small slope.
  • the integrated circuit includes a circuit for generating a periodic triangular current signal, and a circuit for generating, at the beginning of each period of the triangular signal, a pulse of a certain duration much smaller than the period of the triangular signal.
  • the integrated circuit includes a feedback loop input with the triangular signal and producing the slow voltage ramp on the output node while being controlled by the pulse.
  • the feedback loop comprises a first hold circuit coupled to the input node through a first switch controlled by the pulse, for producing the voltage ramp on an output node. Also included are a transconductance operational amplifier, whose inputs are respectively coupled to the input terminal and to the output node, a second hold circuit coupled to the output of the transconductance amplifier through a second switch controlled in phase opposition of the first switch, and a resistor of a relatively small value compared to the ratio between the period of the first triangular signal and the capacitance of the storage capacitor of the first hold circuit, which is connected between the output of the second hold circuit and the input node.
  • FIG. 1 is a timing diagram illustrating the control signal PLAY/MUTE and the respective voltage ramp as in the prior art.
  • FIG. 2 b is a timing diagram illustrating the linear voltage ramp of the generator of FIG. 2 a.
  • FIG. 4 is a more detailed diagram of the circuit of the invention.
  • the fully integrated circuit of the invention produces a slow voltage ramp with a controllable positive or negative slope. It can be input with the command of generating a voltage ramp with a positive or negative slope, through a dedicated pin of the integrated circuit or by way of a serial bus.
  • the circuit produces voltage ramps that may last even several hundreds of milliseconds without requiring the use of capacitors of large capacitance which would be impractical to integrate.
  • FIG. 3 A basic diagram of the circuit of the invention is depicted in FIG. 3. It includes a first block GENERATORS producing a triangular current ramp with a relatively steep slope and a voltage pulse V.
  • a control loop is on the input node B of which the triangular current ramp I GM1 is injected, and on an output node of which the slow voltage ramp VOUT is produced.
  • the loop includes a first hold circuit, typically formed of a storage capacitor C 2 and a buffer BUFFER 2 , coupled to the input node B via the switch SW 2 , that outputs the slow voltage ramp VOUT.
  • a transconductance operational amplifier OTA 1 functionally coupled to the output (VOUT) is fed back through a second hold circuit, which, in turn, includes a storage capacitor C 1 that is coupled to the output of the operational amplifier OTA 1 through the switch SW 1 , a buffer BUFFER 1 and a resistor R connected between the output node of the buffer BUFFER 1 and the input node B.
  • the two switches SW 1 and SW 2 are controlled in a direct and in a complemented way by the voltage pulse V.
  • the block GENERATORS produces a sawtooth current signal I GM1 whose period may range from about 50 ms to 5 ms and over and a voltage pulse V lasting t seconds at the beginning of each period of I GM1 .
  • the current ramp I GM1 can be either positive or negative, for producing rising or falling output voltage ramps.
  • the pulses duration t must be much smaller than the time interval T between a pulse and the successive one, for example T ⁇ T/100.
  • the switch SW 2 is off and the first hold circuit (C 2 , BUFFER 2 ) produces a constant voltage VOUT, while the switch SW 1 is conductive. Therefore the capacitor Cl charges as long as the voltage present on the input node B reaches the output voltage VOUT because of the second hold circuit (C 1 , BUFFER 1 ) and the resistance R.
  • the switch SW 2 is conductive while SW 1 is off. Therefore the resistance R is connected in parallel to the capacitor C 2 . If the time constant of the parallel combination of R and C 2 is much smaller than T, i.e. R ⁇ C 2 ⁇ T, the voltage on the capacitor C 2 , that is output by BUFFER 2 , varies proportionally to the current I GM1 , thus producing on the output a first stroke of the desired slow voltage ramp.
  • V OUT ( t ) V OUT ( n ⁇ ( T + ⁇ ))+ K ⁇ I GM1 ( t ) with n ( T + ⁇ ) ⁇ t ⁇ ( n +1) ⁇ T+n ⁇
  • V OUT ( t ) V OUT (( n +1) ⁇ T+n ⁇ ) with ( n +1) ⁇ T+n ⁇ t ⁇ ( n +1) ⁇ ( T + ⁇ )
  • n is a natural number and K is a coefficient that depends on the resistance value R.
  • K is a coefficient that depends on the resistance value R.
  • the block GENERATORS comprises a linear voltage ramp generator, realized by a constant current generator IREF charging a capacitor C 3 .
  • a comparator COMP has a noninverting input coupled to the capacitor C 3 and an inverting input coupled to a reference voltage VREF and produces a flag signal each time the voltage ramp on the capacitor C 3 exceeds the reference voltage.
  • a pulse generator produces the pulse signal V of fixed duration at each assertion of the flag signal.
  • a discharge switch T 1 is connected in parallel to the capacitor C 3 and is controlled by the pulse signal V, short-circuiting C 3 during each a pulse of fixed duration.
  • On the capacitor C 3 there will be a periodic triangular voltage signal that is converted in the periodic triangular current signal IGM 1 by the operational transconductance amplifier OTA 2 .
  • the circuit of the invention allows for the programming of the slope of the output voltage ramp VOUT in a broad range, by adjusting the parameters of the circuit while requiring a voltage ramp generator with a relatively steep slope which is therefore more easily integratable. Moreover, no particularly demanding offset voltage characteristics of the two buffers employed, BUFFER 1 and BUFFER 2 , are needed because these offsets may cause only negligible variations of the output ramp VOUT.
  • the fully integrated circuit of the invention eliminates the need of externally connected components for generating slow voltage ramps. It requires the integration of relatively small capacitance and a constant current generator of a not excessively small current.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Amplifiers (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

An integrated circuit for producing a small slope voltage ramp includes a circuit for generating a periodic triangular current signal, and a circuit for generating, at the beginning of each period of the triangular signal, a pulse of a certain duration which is much smaller than the period of the triangular signal. A control loop is input at a node with the triangular current signal and produces the desired slow voltage ramp on the output node. The control loop includes a first hold circuit coupled to the input node via a first switch controlled by the pulse, and a transconductance operational amplifier, whose inputs are respectively coupled to the input node and to the output node. Also, the control loop includes a second hold circuit coupled to the output of the operational transconductance amplifier via a second switch controlled in a complementary manner with respect to the first switch. A resistor of a much smaller value than the ratio between the period of the triangular signal and the capacitance of the storage capacitor of the first hold circuit is connected between the output of the second hold circuit and the input node.

Description

    FIELD OF THE INVENTION
  • The present invention relates to the field of integrated circuits, and, more particularly, to an integrated voltage generator for generating a voltage ramp with a relatively small slope. [0001]
  • BACKGROUND OF THE INVENTION
  • The increasing number of functions implemented in an integrated circuit, with the consequent reduction of the number of available pins, leads to the development of circuits requiring fewer and fewer external components. A function difficult to implement in a fully integrated form is the generation of voltage ramps with relatively small slopes, for example, on the order of several hundreds of milliseconds. Such voltage ramps are used as start-up ramps in various devices, e.g. in devices for audio applications, to slow down the transitions from the MUTE condition to the PLAY condition and vice versa. [0002]
  • For audio applications, at the assertion of a MUTE/PLAY transition, it is necessary to generate a voltage ramp with a positive slope, as indicated in FIG. 1, while in the case of switching from PLAY to MUTE it is necessary to generate a voltage ramp with a negative slope. Such a slow voltage ramp allows gradual transitions between the two operating conditions. [0003]
  • Conceptually, voltage ramps can be generated by forcing a charge current on a capacitor and outputting the voltage produced on it, as illustrated in FIG. 2. In integrated circuits, the generation of voltage ramps lasting one hundred milliseconds and over poses problems, because large capacitances, which are difficult to integrate, are needed. [0004]
  • For example, if a voltage ramp switching from a 0V to a voltage of 5V in a time of 10 milliseconds or even in a longer time is required, as frequently required in audio applications, the current generator I of FIG. 2 should force a current lower than 50 nA in the capacitor C. But, due to silicon area requirements and the corresponding costs, the integration of capacitances greater than 100 pF is too expensive. [0005]
  • Generation of such small currents which are compensated for the process spread and for temperature variations is very difficult, making devices of the desired precision and reliability hardly feasible. A way to avoid such a problem is to use external capacitors, but this gives up the advantages of a fully integrated approach. Drawbacks of the known approaches are either relatively complex hardware and software, a greater number of external components, an increment of cost and an intrinsic reduction of reliability of the system. [0006]
  • SUMMARY OF THE INVENTION
  • It is an object of the present invention to provide a fully integrated circuit for producing a slow voltage ramp with a precisely controllable relatively small positive or negative slope. The circuit of the invention produces a polylinear output voltage that can be approximated to a linear voltage ramp, using a generator of a voltage ramp with a relatively steeper slope. [0007]
  • More precisely, the invention includes an integrated circuit for producing a voltage ramp with a small slope. The integrated circuit includes a circuit for generating a periodic triangular current signal, and a circuit for generating, at the beginning of each period of the triangular signal, a pulse of a certain duration much smaller than the period of the triangular signal. Also, the integrated circuit includes a feedback loop input with the triangular signal and producing the slow voltage ramp on the output node while being controlled by the pulse. [0008]
  • The feedback loop comprises a first hold circuit coupled to the input node through a first switch controlled by the pulse, for producing the voltage ramp on an output node. Also included are a transconductance operational amplifier, whose inputs are respectively coupled to the input terminal and to the output node, a second hold circuit coupled to the output of the transconductance amplifier through a second switch controlled in phase opposition of the first switch, and a resistor of a relatively small value compared to the ratio between the period of the first triangular signal and the capacitance of the storage capacitor of the first hold circuit, which is connected between the output of the second hold circuit and the input node.[0009]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The different aspects and advantages of the invention will become clear through the following detailed description of an embodiment of the invention and by referring to the attached drawings. [0010]
  • FIG. 1 is a timing diagram illustrating the control signal PLAY/MUTE and the respective voltage ramp as in the prior art. [0011]
  • FIG. 2[0012] a is a diagram of a generator of a linear voltage ramp as in the prior art.
  • FIG. 2[0013] b is a timing diagram illustrating the linear voltage ramp of the generator of FIG. 2a.
  • FIG. 3 is a schematic diagram illustrating the circuit in accordance with the invention. [0014]
  • FIG. 4 is a more detailed diagram of the circuit of the invention.[0015]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • The fully integrated circuit of the invention produces a slow voltage ramp with a controllable positive or negative slope. It can be input with the command of generating a voltage ramp with a positive or negative slope, through a dedicated pin of the integrated circuit or by way of a serial bus. The circuit produces voltage ramps that may last even several hundreds of milliseconds without requiring the use of capacitors of large capacitance which would be impractical to integrate. [0016]
  • A basic diagram of the circuit of the invention is depicted in FIG. 3. It includes a first block GENERATORS producing a triangular current ramp with a relatively steep slope and a voltage pulse V. A control loop is on the input node B of which the triangular current ramp I[0017] GM1 is injected, and on an output node of which the slow voltage ramp VOUT is produced. The loop includes a first hold circuit, typically formed of a storage capacitor C2 and a buffer BUFFER2, coupled to the input node B via the switch SW2, that outputs the slow voltage ramp VOUT. A transconductance operational amplifier OTA1 functionally coupled to the output (VOUT) is fed back through a second hold circuit, which, in turn, includes a storage capacitor C1 that is coupled to the output of the operational amplifier OTA1 through the switch SW1, a buffer BUFFER1 and a resistor R connected between the output node of the buffer BUFFER1 and the input node B. The two switches SW1 and SW2 are controlled in a direct and in a complemented way by the voltage pulse V.
  • The block GENERATORS produces a sawtooth current signal I[0018] GM1 whose period may range from about 50 ms to 5 ms and over and a voltage pulse V lasting t seconds at the beginning of each period of IGM1. The current ramp IGM1 can be either positive or negative, for producing rising or falling output voltage ramps. The pulses duration t must be much smaller than the time interval T between a pulse and the successive one, for example T<T/100.
  • During the duration t of the pulse V, the switch SW[0019] 2 is off and the first hold circuit (C2, BUFFER2) produces a constant voltage VOUT, while the switch SW1 is conductive. Therefore the capacitor Cl charges as long as the voltage present on the input node B reaches the output voltage VOUT because of the second hold circuit (C1, BUFFER1) and the resistance R. During the interval T, the switch SW2 is conductive while SW1 is off. Therefore the resistance R is connected in parallel to the capacitor C2. If the time constant of the parallel combination of R and C2 is much smaller than T, i.e. R·C2<<T, the voltage on the capacitor C2, that is output by BUFFER2, varies proportionally to the current IGM1, thus producing on the output a first stroke of the desired slow voltage ramp.
  • The above process repeats itself many times during each cycle thus generating a voltage VOUT having the polylinear trend described by the following equations:[0020]
  • V OUT(t)=V OUT(n·(T+τ))+K·I GM1(t) with n(T+τ)<t≦(n+1)·T+n·τ
  • V OUT(t)=V OUT((n+1)·T+n·τ) with (n+1)·T+n·τ<t≦(n+1)·(T+τ)
  • wherein n is a natural number and K is a coefficient that depends on the resistance value R. Such a trend approximates a linear voltage ramp if the above mentioned conditions are verified: [0021]
    Figure US20010043096A1-20011122-C00001
  • As it may be readily noticed, using an easily integratable generator of a current ramp IGM[0022] 1 with positive or negative slope, it is possible to produce a relatively slow voltage ramp with positive or negative slope, respectively.
  • A preferred embodiment of the circuit of the invention is depicted in FIG. 4. The block GENERATORS comprises a linear voltage ramp generator, realized by a constant current generator IREF charging a capacitor C[0023] 3. A comparator COMP has a noninverting input coupled to the capacitor C3 and an inverting input coupled to a reference voltage VREF and produces a flag signal each time the voltage ramp on the capacitor C3 exceeds the reference voltage. A pulse generator produces the pulse signal V of fixed duration at each assertion of the flag signal. A discharge switch T1 is connected in parallel to the capacitor C3 and is controlled by the pulse signal V, short-circuiting C3 during each a pulse of fixed duration. On the capacitor C3 there will be a periodic triangular voltage signal that is converted in the periodic triangular current signal IGM1 by the operational transconductance amplifier OTA2.
  • The circuit of the invention allows for the programming of the slope of the output voltage ramp VOUT in a broad range, by adjusting the parameters of the circuit while requiring a voltage ramp generator with a relatively steep slope which is therefore more easily integratable. Moreover, no particularly demanding offset voltage characteristics of the two buffers employed, BUFFER[0024] 1 and BUFFER2, are needed because these offsets may cause only negligible variations of the output ramp VOUT.
  • The fully integrated circuit of the invention eliminates the need of externally connected components for generating slow voltage ramps. It requires the integration of relatively small capacitance and a constant current generator of a not excessively small current. [0025]

Claims (3)

That which is claimed is:
1. An integrated circuit for generating a small slope voltage ramp comprising:
a circuit generating a periodic triangular current signal (IGM1) with a relatively steep slope;
a circuit (PULSE GENERATOR) generating, at the beginning of each period of said triangular signal, a pulse (V) of a certain duration (t) much smaller than the period (T) of said triangular signal (IGM1),
a control loop input at an input node (B) with said triangular current signal (IGM1), generating on an output node said small slope voltage ramp (VOUT), composed of
a first hold circuit (C2, BUFFER2) coupled to said input node (B) by way of a first switch (SW2) controlled by said pulse (V),
a transconductance operational amplifier (OTA1), whose inputs are respectively coupled to said input node (B) and to said output node (VOUT),
a second hold circuit (C1, BUFFER1) coupled to the output of said operational transconductance amplifier (OTA1) by way of a second switch (SW1) controlled in phase opposition to said first switch (SW2),
a resistor (R) of a smaller value than the ratio between the period (T) of said triangular signal and the capacitance of the storage capacitor (C2) of said first hold circuit, connected between the output of said second hold circuit (C1, BUFFER1) and said input node (B).
2. The integrated circuit of
claim 1
wherein said circuit generating a periodic triangular current signal comprises a generator (IREF, C3, T1 ) of a periodic triangular voltage signal (X), and a transconductance operational amplifier (OTA2) in cascade of said generator outputting said periodic triangular current signal (IGM1); and wherein said pulse generating circuit is constituted by a voltage comparator (COMP) having a noninverting input (+) coupled to the output of said generator (IREF, C3, T1) of a periodic triangular voltage signal (X) and an inverting input connected to a reference voltage (VREF), producing a flag signal each time said triangular voltage signal (X) exceeds said reference voltage (VREF), and a pulse generator producing said pulse (V) at each assertion of said flag signal.
3. The integrated circuit of
claim 2
, wherein said generator of a triangular voltage comprises:
a capacitor (C3) on which said triangular voltage is produced;
a constant current generator (IREF) charging said capacitor (C3); and
a switch (T1) connected in parallel to said capacitor (C3) having its control node coupled to the output of said pulse generator, short-circuiting said capacitor (C3) during each pulse (V).
US09/824,534 2000-03-31 2001-04-02 Integrated generator of a slow voltage ramp Expired - Lifetime US6384645B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
EP00830249.9 2000-03-31
EP00830249A EP1143617B1 (en) 2000-03-31 2000-03-31 Integrated generator of a slow voltage ramp
EP00830249 2000-03-31

Publications (2)

Publication Number Publication Date
US20010043096A1 true US20010043096A1 (en) 2001-11-22
US6384645B2 US6384645B2 (en) 2002-05-07

Family

ID=8175272

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/824,534 Expired - Lifetime US6384645B2 (en) 2000-03-31 2001-04-02 Integrated generator of a slow voltage ramp

Country Status (3)

Country Link
US (1) US6384645B2 (en)
EP (1) EP1143617B1 (en)
DE (1) DE60039101D1 (en)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1416632A1 (en) * 2002-10-31 2004-05-06 Motorola Inc. Circuit for generating a pulse-shaped signal for a communication line
ATE308186T1 (en) * 2002-12-31 2005-11-15 Freescale Semiconductor Inc TRANSMITTER FOR TRANSMITTING A SIGNAL WITH A CONTROLLED SIGNAL FORM OVER A COMMUNICATION LINE
KR100843194B1 (en) * 2004-01-30 2008-07-02 삼성전자주식회사 Ramp signal generation circuit
US7583113B2 (en) * 2006-12-04 2009-09-01 Linear Technology Corporation Sawtooth oscillator having controlled endpoints and methodology therefor
US9354645B2 (en) 2011-05-27 2016-05-31 Freescale Semiconductor, Inc. Voltage regulating circuit with selectable voltage references and method therefor

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3893036A (en) * 1973-07-27 1975-07-01 Tektronix Inc Precision function generator
US4017747A (en) * 1975-08-18 1977-04-12 Rca Corporation First timing circuit controlled by a second timing circuit for generating long timing intervals
DE2804145A1 (en) * 1978-01-31 1979-08-02 Moog Gmbh RAMP GENERATOR FOR GENERATING A TIME CONTROL SIGNAL FOR OPERATING AN ELECTRICAL CONTROL DEVICE OF AN EXTRUDER
US4285051A (en) * 1980-02-29 1981-08-18 Precision Monolithics, Inc. Low glitch current switch
JPS59123320A (en) * 1982-12-29 1984-07-17 Fujitsu Ltd Timer circuit
NL9201053A (en) * 1992-06-15 1994-01-03 Koninkl Philips Electronics Nv SWITCHED CAPACITOR LOADING PUMP AND SAW Tooth Oscillator equipped with such a SWITCHED CAPACITOR LOADING PUMP.
US5502410A (en) * 1994-03-14 1996-03-26 Motorola, Inc. Circuit for providing a voltage ramp signal
US5557241A (en) * 1995-05-24 1996-09-17 Ail Systems, Inc. Linear chirp generation using VCO tuning with polynomial predistortion
US6169433B1 (en) * 1999-01-14 2001-01-02 National Semiconductor Corporation Method and apparatus using feedback to generate a ramped voltage with controlled maximum amplitude

Also Published As

Publication number Publication date
EP1143617B1 (en) 2008-06-04
DE60039101D1 (en) 2008-07-17
US6384645B2 (en) 2002-05-07
EP1143617A1 (en) 2001-10-10

Similar Documents

Publication Publication Date Title
US7800419B2 (en) Differential amplitude controlled sawtooth generator
US7486151B2 (en) Semiconductor circuit for use in timer circuit or oscillator circuit
US10742200B2 (en) Oscillator circuit and method for generating a clock signal
US9059688B2 (en) High-precision oscillator systems with feed forward compensation for CCFL driver systems and methods thereof
US7671642B2 (en) Amplitude controlled sawtooth generator
CN111108684A (en) Oscillation circuit, chip, and electronic device
CN103716052A (en) AD conversion circuit, semiconductor device and AD conversion method
US4607238A (en) Monolithic integrated RC-oscillator
US6384645B2 (en) Integrated generator of a slow voltage ramp
JP3999664B2 (en) Smoothing circuit
JP3963421B2 (en) Controlled oscillation system and method
KR100314165B1 (en) A pulse generating apparatus
US5473278A (en) Filter circuit including a switch circuit inserted between input terminal and RC filter
CN1205484A (en) Integrating circuit internally included in semiconductor device
JP3136890B2 (en) Programmable delay generator
CN115149777B (en) Slope compensation circuit adjusted along with circuit state
JPH0410807A (en) Clock signal generating circuit
US6731103B1 (en) Peak detector circuit
RU2234802C2 (en) Sawtooth voltage shaper
JP2011055477A (en) Oscillator circuit with sweeping function and motor driving device using the same
JP2826509B2 (en) Vertical saw wave generator
KR0182512B1 (en) Multi-timer circuit
JP2000013193A (en) Constant current circuit and pulse width conversion circuit
JP2000299979A (en) Control circuit for switching power unit
JPH10135798A (en) Comparator circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: STMICROELECTRONICS S.R.L., ITALY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BRAMBILLA, DAVIDE;CLERIS, MAURO;REEL/FRAME:011905/0940;SIGNING DATES FROM 20010516 TO 20010523

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12