US20010035788A1 - Digitally operated analog buffer amplifiers - Google Patents

Digitally operated analog buffer amplifiers Download PDF

Info

Publication number
US20010035788A1
US20010035788A1 US09/803,752 US80375201A US2001035788A1 US 20010035788 A1 US20010035788 A1 US 20010035788A1 US 80375201 A US80375201 A US 80375201A US 2001035788 A1 US2001035788 A1 US 2001035788A1
Authority
US
United States
Prior art keywords
voltage
output
switch
output terminal
digitally
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/803,752
Other versions
US6459332B2 (en
Inventor
Yasuhisa Uchida
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Publication of US20010035788A1 publication Critical patent/US20010035788A1/en
Application granted granted Critical
Publication of US6459332B2 publication Critical patent/US6459332B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06GANALOGUE COMPUTERS
    • G06G7/00Devices in which the computing operation is performed by varying electric or magnetic quantities
    • G06G7/12Arrangements for performing computing operations, e.g. operational amplifiers
    • G06G7/122Arrangements for performing computing operations, e.g. operational amplifiers for optimisation, e.g. least square fitting, linear programming, critical path analysis, gradient method

Definitions

  • the present invention provides positive and negative directional digitally operated buffer amplifiers.
  • the present invention provides digitally-operated analog buffer amplifiers which are characterized by small circuits, no offset voltage, high speed and low power consumption.
  • circuit means are provided so that when the value of the output voltage of the buffer amplifier nears the approximate value (set voltage value) of the input voltage value, the input terminal and output terminal short-circuit so that the output voltage and the input voltage are made equal, thereby preventing the generation of offset voltage. Power consumption is reduced because the circuit completes the operation in a digital operation state.
  • FIG. 1( a ) is a block diagram of a first embodiment of the present invention. and FIG. 1( b ) the circuit diagram thereof;
  • FIG. 2( a ) is a block diagram showing a second embodiment example of the present invention. and FIG. 2( b ) the circuit diagram thereof;
  • FIG. 3 is a block diagram showing a third embodiment of the present invention.
  • FIG. 4 is a circuit diagram showing a fourth embodiment of the present invention.
  • FIG. 5 is a circuit diagram showing a fifth embodiment of the present invention which incorporates overshooting or undershooting characteristics.
  • FIG. 1 a block diagram of the positive directional digitally operated analog buffer amplifier embodiment of the present invention is illustrated.
  • Comparator CMPT 1 is connected to input terminal IN and output terminal OUT so as to compare the input voltage and the output voltage.
  • Level shifter LVSF 1 is connected to the output section of CMPT 1 so as to amplify and convert the output voltage level of CMPT 1 to the power source and earth voltage levels; switch SW 1 is connected so as to short-circuit and release power source S and OUT; also, SW 1 is controlled by the inversion output of LVSF 1 .
  • Switch SW 2 is connected so as to short-circuit and release IN and OUT; and the input of SW 2 is controlled by the positive output of LVSF 1 .
  • SW 2 is controlled so as to release IN and OUT; at the same time, SW 1 short-circuits S and OUT; and if the output terminal voltage rises in the direction of the power source voltage level and reaches a pre-set voltage, which is lower than the input terminal voltage, SW 1 is released so that the rise in the output terminal voltage halts, SW 2 short-circuits at the same time and the input terminal voltage and output terminal voltage become equal.
  • Comparator CMPT 2 is connected to input terminal IN and output terminal OUT so as to compare the input voltage and the output voltage.
  • Level shifter LVSF 2 is connected to the output section of CMPT 2 so as to amplify and convert the output voltage level of CMPT 2 to the power source and earth voltage levels.
  • Switch SW 3 is connected so as to short-circuit and release earth E and OUT; also, SW 3 is controlled by the positive output of LVSF 2 .
  • Switch SW 4 is connected so as to short-circuit and release IN and OUT; and the input of SW 4 is controlled by the inversion output of LVSF 2 .
  • SW 4 is controlled so as to release IN and OUT; at the same time, SW 3 short-circuits E and OUT; and when the output terminal voltage drops in the direction of the earth voltage level and reaches a pre-set voltage, which is higher than the input terminal voltage, SW 3 is released so that the drop in the output terminal voltage halts, SW 4 short-circuits at the same time and the input terminal voltage and output terminal voltage become equal.
  • the output sections of LVSF 1 and LVSF 2 of the positive- and negative-directional digitally-operated analog buffer amplifiers are connected to the input section of Exclusive OR (logic seen) circuit EXOR; the output section of EXOR is connected to SW 4 of the negative-directional digitally-operated analog buffer amplifier; also, SW 4 is controlled by the output of EXOR.
  • EXOR Exclusive OR
  • the input section of inversion logic circuit INV is connected to the output section of EXOR; the output on INV is connected to SW 2 of the positive-directional digitally-operated analog buffer amplifier; and SW 2 is controlled by the output of INV; and if the input terminal voltage is higher than the output terminal voltage, SW 2 and SW 4 of the positive- and negative-directional digitally-operated analog buffer are controlled so as to release IN and OUT; at the same time, SW 1 of the positive-directional digitally-operated analog buffer amplifier short-circuits; the output terminal voltage rises in the direction of the power source voltage level; and, at the same time, SW 3 of the negative-directional digitally-operated analog buffer amplifier is in a released state; if the input terminal voltage is lower than the output terminal voltage, SW 2 and SW 4 of the positive- and negative-directional digitally-operated analog amplifiers are controlled so as to release IN and OUT; at the same time, SW 3 of the negative-directional digitally-operated analog buffer amplifier short-circuits; the output terminal voltage drops
  • SW 2 and SW 4 of the positive- and negative-directional digitally-operated buffer amplifiers are controlled so as to short-circuit IN and OUT; and, at the same time, SW 1 and SW 3 of the positive- and negative-directional digitally-operated analog buffer amplifiers are released.
  • the digitally-operated analog buffer amplifiers embodiments mentioned hereinabove are capable of adjusting the set voltage by varying the size of the elements of CMPT 1 and CMPT 2 .
  • comparators of the digitally-operated analog buffer amplifiers are structured so that the size of the elements of CMPT 1 and CMPT 2 are controlled by a switch, thereby varying the set of voltage so as to provide the hysterisis characteristics.
  • CMPT 1 , LVSF 1 , SW 1 and SW 2 serve as a buffer amplifier in the positive direction (the direction toward the power source) and CMPT 2 , LVSF 2 , SW 3 and SW 4 serve as a buffer amplifier in the negative direction (the direction toward earth voltage).
  • the control input terminals of SW 1 and SW 2 show that they are closed “L” level signal.
  • the exclusive logical sum treatment is applied to the outputs of LVSF 1 and LVSF 2 and the summed outputs and its inversion signal control SW 2 and SW 4 .
  • CMPT 1 detects this and turns the output of LVSF 1 to “L”.
  • the output of CMPT 2 does not change and the output of LVSF 2 remains in “L”; thus, the output of EXOR becomes “L” and the output of INV becomes “H” so that SW 2 and SW 4 are released.
  • SW 3 is released and SW 1 is short-circuited so that the output voltage rises in the direction of the power source voltage.
  • CMPT 1 detects this and the output of LVSF 1 changes from “L” to “H”. Also, the output of EXOR changes from “L” to “H”, and the output of INV changes from “H” to “L”. Thus, SW 1 is released and SW 2 and SW 4 are short-circuited so that the output voltage rises to a voltage level equal to the input voltage and halts there. As the output voltage rises to a voltage level that is higher than the set voltage, the output of LVSF 1 becomes a complete “H”, and the operation completes in a stable digital state.
  • CMPT 2 detects this and turns the output of LVSF 2 to “H”.
  • the output of CMPT 1 does not change and the output of LVSF 1 remains in “H”; thus, the output of EXOR becomes “L” and the output of INV becomes “H” so that SW 2 and SW 4 are released.
  • SW 1 is released and SW 3 is short-circuited so that the output voltage drops in the direction of the earth voltage.
  • CMPT 2 detects this and the output of LVSF 2 changes from “H” to “L”.
  • FIG. 4 illustrates a further use of the concept of the invention.
  • the ratios of gate width (W) and gate length (L) (W/L) are different in the transistors MN 1 and MN 2 in CMPT 1 ; and the difference provides the set voltage.
  • the ratio W/L in MN 2 is larger than that in MN 1 , which decreases the threshold voltage so that MN 2 incurs the switching of current from MN 1 to MN 2 by way of a voltage that is lower than the gate voltage of MN 1 .
  • the output of LVSF 1 is switched due to voltage fluctuations (drops) in resistors R 1 and R 2 .
  • the ratios (W/L) of the gate width and the gate length of the transistors MP 5 and MP 6 in CMPT 2 are different.
  • the threshold voltage decreases when W/L of MP 6 is larger than that of MP 5 .
  • the switching of current occurs to MP 6 with a gate voltage that is higher than that of MP 5 .
  • the set voltage can be freely changed by changing the ratio W/L. Also, high-speed operations corresponding to load conditions are possible by changing the set voltage temporarily. When a large time-constraint load is applied, it may take a while for the output voltage to reach the input voltage level with SW 2 and SW 4 short-circuited. The time can be shortened by temporarily overshooting or undershooting the output voltage so as to offset the overshoot (or undershoot) and the difference.
  • FIG. 5 shows a further version of the circuit shown in FIG. 4.
  • a transistor MNOV is added to MN 1 in CMPT 1 so as to temporarily change the ratio W/L (i.e. to have a large W/L ratio).
  • the switch ASW 1 short-circuits only when the input voltage becomes higher than the output voltage so as to make W/L of MN 1 larger than that of MN 2 temporarily.
  • the set voltage value becomes higher than the target voltage value and overshooting is possible.
  • the output voltage nears the set voltage value
  • the current that has flowed only through MN 1 and MNOV will gradually flow through MN 2 .
  • ASW 1 is released, the set voltage value fluctuates (drops) as if it drops downward sharply and the current flows only through MN 2 .
  • This present invention thus prevents the generation of offset voltage; provides equal input signal source voltage and output voltage; drives at high speeds; and operates at a low power consumption level.

Abstract

Digitally-operated analog buffer amplifiers which are characterized by small circuits, no offset voltage, high speed and low power consumption. Circuit means are provided so that when the value of the output voltage of the buffer amplifier nears the approximate value (set voltage value) of the input voltage value, the input terminal and output terminal short-circuit so that the output voltage and the input voltage are made equal, thereby preventing the generation of offset voltage. Power consumption is reduced because the circuit completes the operation in a digital operation state.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention provides positive and negative directional digitally operated buffer amplifiers. [0002]
  • 2. Description of the Prior Art [0003]
  • When load is connected to an analog signal (large-amplitude low-frequency alternating current) source that has no driving capability, it has been conventional to use a buffer amplifier between the signal source and the load so that the load will not affect signals. However, if the buffer amplifier consists of an operational amplifier in which MOS elements are used, offset voltage is generated due to the poor consistency of the MOS elements, thus causing errors to occur in the input signal source voltage and the output voltage. [0004]
  • SUMMARY OF THE PRESENT INVENTION
  • The present invention provides digitally-operated analog buffer amplifiers which are characterized by small circuits, no offset voltage, high speed and low power consumption. [0005]
  • In accordance with the teachings of the present invention, circuit means are provided so that when the value of the output voltage of the buffer amplifier nears the approximate value (set voltage value) of the input voltage value, the input terminal and output terminal short-circuit so that the output voltage and the input voltage are made equal, thereby preventing the generation of offset voltage. Power consumption is reduced because the circuit completes the operation in a digital operation state.[0006]
  • DESCRIPTION OF THE DRAWINGS
  • For better understanding of the present invention as well as other objects and further features thereof, reference is made to the following description which is to be read in conjunction with the accompanying drawing therein: [0007]
  • FIG. 1([0008] a) is a block diagram of a first embodiment of the present invention; and FIG. 1(b) the circuit diagram thereof;
  • FIG. 2([0009] a) is a block diagram showing a second embodiment example of the present invention; and FIG. 2(b) the circuit diagram thereof;
  • FIG. 3 is a block diagram showing a third embodiment of the present invention; [0010]
  • FIG. 4 is a circuit diagram showing a fourth embodiment of the present invention; and [0011]
  • FIG. 5 is a circuit diagram showing a fifth embodiment of the present invention which incorporates overshooting or undershooting characteristics.[0012]
  • DESCRIPTION OF THE INVENTION
  • Referring now to FIG. 1, a block diagram of the positive directional digitally operated analog buffer amplifier embodiment of the present invention is illustrated. [0013]
  • Comparator CMPT[0014] 1 is connected to input terminal IN and output terminal OUT so as to compare the input voltage and the output voltage.
  • Level shifter LVSF[0015] 1 is connected to the output section of CMPT1 so as to amplify and convert the output voltage level of CMPT1 to the power source and earth voltage levels; switch SW1 is connected so as to short-circuit and release power source S and OUT; also, SW1 is controlled by the inversion output of LVSF1. Switch SW2 is connected so as to short-circuit and release IN and OUT; and the input of SW2 is controlled by the positive output of LVSF1.
  • If the input terminal voltage is higher than the output terminal voltage, SW[0016] 2 is controlled so as to release IN and OUT; at the same time, SW1 short-circuits S and OUT; and if the output terminal voltage rises in the direction of the power source voltage level and reaches a pre-set voltage, which is lower than the input terminal voltage, SW1 is released so that the rise in the output terminal voltage halts, SW2 short-circuits at the same time and the input terminal voltage and output terminal voltage become equal.
  • Referring now to the negative-directional digitally-operated analog buffer amplifier embodiment shown in FIG. 2, Comparator CMPT[0017] 2 is connected to input terminal IN and output terminal OUT so as to compare the input voltage and the output voltage.
  • Level shifter LVSF[0018] 2 is connected to the output section of CMPT2 so as to amplify and convert the output voltage level of CMPT2 to the power source and earth voltage levels.
  • Switch SW[0019] 3 is connected so as to short-circuit and release earth E and OUT; also, SW3 is controlled by the positive output of LVSF2.
  • Switch SW[0020] 4 is connected so as to short-circuit and release IN and OUT; and the input of SW4 is controlled by the inversion output of LVSF2.
  • If the input terminal voltage is lower than the output terminal voltage, SW[0021] 4 is controlled so as to release IN and OUT; at the same time, SW3 short-circuits E and OUT; and when the output terminal voltage drops in the direction of the earth voltage level and reaches a pre-set voltage, which is higher than the input terminal voltage, SW3 is released so that the drop in the output terminal voltage halts, SW4 short-circuits at the same time and the input terminal voltage and output terminal voltage become equal.
  • Referring to the digitally-operated analog buffer amplifier embodiment shown in FIG. 3, the output sections of LVSF[0022] 1 and LVSF2 of the positive- and negative-directional digitally-operated analog buffer amplifiers are connected to the input section of Exclusive OR (logic seen) circuit EXOR; the output section of EXOR is connected to SW4 of the negative-directional digitally-operated analog buffer amplifier; also, SW4 is controlled by the output of EXOR.
  • The input section of inversion logic circuit INV is connected to the output section of EXOR; the output on INV is connected to SW[0023] 2 of the positive-directional digitally-operated analog buffer amplifier; and SW2 is controlled by the output of INV; and if the input terminal voltage is higher than the output terminal voltage, SW2 and SW4 of the positive- and negative-directional digitally-operated analog buffer are controlled so as to release IN and OUT; at the same time, SW1 of the positive-directional digitally-operated analog buffer amplifier short-circuits; the output terminal voltage rises in the direction of the power source voltage level; and, at the same time, SW3 of the negative-directional digitally-operated analog buffer amplifier is in a released state; if the input terminal voltage is lower than the output terminal voltage, SW2 and SW4 of the positive- and negative-directional digitally-operated analog amplifiers are controlled so as to release IN and OUT; at the same time, SW3 of the negative-directional digitally-operated analog buffer amplifier short-circuits; the output terminal voltage drops in the direction of the earth voltage level; and, at the same time, SW1 of the positive-directional digitally-operated analog buffer amplifier is in a released state.
  • If the input terminal voltage approximates the output terminal voltage, SW[0024] 2 and SW4 of the positive- and negative-directional digitally-operated buffer amplifiers are controlled so as to short-circuit IN and OUT; and, at the same time, SW1 and SW3 of the positive- and negative-directional digitally-operated analog buffer amplifiers are released.
  • The digitally-operated analog buffer amplifiers embodiments mentioned hereinabove are capable of adjusting the set voltage by varying the size of the elements of CMPT[0025] 1 and CMPT2.
  • In addition, the comparators of the digitally-operated analog buffer amplifiers are structured so that the size of the elements of CMPT[0026] 1 and CMPT2 are controlled by a switch, thereby varying the set of voltage so as to provide the hysterisis characteristics.
  • Operations of digitally-operated analog buffer amplifiers of the present invention will be explained below by referring to the block diagram shown in FIG. 3. CMPT[0027] 1, LVSF1, SW1 and SW2 serve as a buffer amplifier in the positive direction (the direction toward the power source) and CMPT2, LVSF2, SW3 and SW4 serve as a buffer amplifier in the negative direction (the direction toward earth voltage). The control input terminals of SW1 and SW2 show that they are closed “L” level signal. The exclusive logical sum treatment is applied to the outputs of LVSF1 and LVSF2 and the summed outputs and its inversion signal control SW2 and SW4.
  • When the input voltage becomes higher than the output voltage, CMPT[0028] 1 detects this and turns the output of LVSF1 to “L”. Here, the output of CMPT2 does not change and the output of LVSF2 remains in “L”; thus, the output of EXOR becomes “L” and the output of INV becomes “H” so that SW2 and SW4 are released. At the same time, SW3 is released and SW1 is short-circuited so that the output voltage rises in the direction of the power source voltage.
  • When the output voltage reaches the set voltage, which is lower than the input voltage, CMPT[0029] 1 detects this and the output of LVSF1 changes from “L” to “H”. Also, the output of EXOR changes from “L” to “H”, and the output of INV changes from “H” to “L”. Thus, SW1 is released and SW2 and SW4 are short-circuited so that the output voltage rises to a voltage level equal to the input voltage and halts there. As the output voltage rises to a voltage level that is higher than the set voltage, the output of LVSF1 becomes a complete “H”, and the operation completes in a stable digital state.
  • When the input voltage becomes lower than the output voltage, CMPT[0030] 2 detects this and turns the output of LVSF2 to “H”. Here, the output of CMPT1 does not change and the output of LVSF1 remains in “H”; thus, the output of EXOR becomes “L” and the output of INV becomes “H” so that SW2 and SW4 are released. At the same time, SW1 is released and SW3 is short-circuited so that the output voltage drops in the direction of the earth voltage. When the output voltage reaches the set voltage, which is higher than the input voltage, CMPT2 detects this and the output of LVSF2 changes from “H” to “L”. Also, the output of EXOR changes from “L” and “H”, and the output of INV changes from “H” to “L”. Thus, SW3 is released and SW2 and SW4 are short-circuited so that the output voltage drops to a voltage level equal to the input voltage and halts there. As the output voltage drops to a voltage level that is lower than the set voltage, the output of LVSF2 becomes a complete “L”, and the operation completes in a stable digital state.
  • As the operation completes with SW[0031] 2 and SW4 short-circuited as mentioned above, offset voltage, which is seen in buffer amplifiers using operational amplifiers, is not generated. Also, as the operation completes in stable digital state and direct current is consumed only by the comparator, power consumption is low. Further, the operation is very speedy and stable because it is digital.
  • FIG. 4 illustrates a further use of the concept of the invention. The ratios of gate width (W) and gate length (L) (W/L) are different in the transistors MN[0032] 1 and MN2 in CMPT1; and the difference provides the set voltage. In FIG. 4, the ratio W/L in MN2 is larger than that in MN1, which decreases the threshold voltage so that MN2 incurs the switching of current from MN1 to MN2 by way of a voltage that is lower than the gate voltage of MN1. As the result, the output of LVSF1 is switched due to voltage fluctuations (drops) in resistors R1 and R2.
  • Similarly, the ratios (W/L) of the gate width and the gate length of the transistors MP[0033] 5 and MP6 in CMPT2 are different. The threshold voltage decreases when W/L of MP6 is larger than that of MP5. Thus, the switching of current occurs to MP6 with a gate voltage that is higher than that of MP5.
  • The set voltage can be freely changed by changing the ratio W/L. Also, high-speed operations corresponding to load conditions are possible by changing the set voltage temporarily. When a large time-constraint load is applied, it may take a while for the output voltage to reach the input voltage level with SW[0034] 2 and SW4 short-circuited. The time can be shortened by temporarily overshooting or undershooting the output voltage so as to offset the overshoot (or undershoot) and the difference.
  • FIG. 5 shows a further version of the circuit shown in FIG. 4. In particular, a transistor MNOV is added to MN[0035] 1 in CMPT1 so as to temporarily change the ratio W/L (i.e. to have a large W/L ratio). The switch ASW1 short-circuits only when the input voltage becomes higher than the output voltage so as to make W/L of MN1 larger than that of MN2 temporarily.
  • Thus, the set voltage value becomes higher than the target voltage value and overshooting is possible. When the output voltage nears the set voltage value, the current that has flowed only through MN[0036] 1 and MNOV will gradually flow through MN2. IF LVSF1 is set so as to inverse with such a change of current, ASW1 is released, the set voltage value fluctuates (drops) as if it drops downward sharply and the current flows only through MN2.
  • The above is the same as the application of positive feedback; thus, the comparator's threshold voltage characteristics show hysterisis characteristics. Thus, the output voltage temporarily overshoots and thereafter converges to the target value so that the circuit completes its operations in a stable digital operation state. [0037]
  • Similarly, undershooting is available by changing W/L of MP[0038] 5 in CMPT2 temporarily. As mentioned above, it is possible to easily generate overshoot by adding a few elements so as to correspond to large time-constant loads.
  • This present invention thus prevents the generation of offset voltage; provides equal input signal source voltage and output voltage; drives at high speeds; and operates at a low power consumption level. [0039]
  • While the invention has been described with reference to its preferred embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the true spirit and scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from its essential teachings. [0040]

Claims (5)

What is claimed is:
1. A analog buffer amplifier which is operated digitally in the positive direction comprising a comparator, a level shifter and first and second switches, said comparator being connected to the input terminal and the output terminal of the buffer amplifier so as to compare the input voltage and the output voltage; said level shifter being connected to the output section of said comparator so as to amplify and convert the output voltage level of said comparator to the power source and earth voltage levels; said first switch being connected so as to short-circuit and release the power source and the output terminal said first switch being controlled by the inversion output of the level shifter; said second switch being connected so as to short-circuit and release the input terminal and the output terminal; the input of said second switch being controlled by the positive output of the level shifter; if the input terminal voltage is higher than the output terminal voltage, said second switch is controlled so as to release the input terminal and the output terminal; first switch short-circuiting the power source and the output terminal when the output terminal voltage rises in the direction of the power source voltage level and reaches a pre-set voltage, which is lower than the input terminal voltage, said first switch is released so that the rise in the output terminal voltage halts, said second switch short-circuits at the same time, the input terminal voltage and output terminal voltage becoming substantially equal.
2. An analog buffer amplifier which is operated digitally in the negative direction consisting of a comparator, a lever shifter and first and second switches, said comparator being connected to the input terminal and the output terminal so as to compare the input voltage and the output voltage; said level shifter being connected to the output section of said comparator so as to amplify and convert the output voltage level of said comparator to the power source and earth voltage levels; said first switch being connected so as to short-circuit and release the earth terminal and the output terminal, said first switch being controlled by the positive output of the level shifter; said second switch being connected so as to short-circuit and release the input terminal and the output terminal; the input of said second switch being controlled by the inversion output of the level shifter; said second switch being controlled so as to release the input terminal and the output terminal at the same time, said first switch short-circuiting the earth terminal and the output terminal if the input terminal voltage is lower than the output terminal voltage; when the output terminal voltage drops in the direction of the earth voltage level and reaches a pre-set voltage, which is higher than the input terminal voltage, said first switch is released so that the drop in the output terminal voltage halts, said second switch short-circuits at the same time and the input terminal voltage and output terminal voltage becoming substantially equal.
3. A digitally-operated analog buffer amplifier comprising: an exclusive OR as set forth in claims 1 or 2 having its input section connected to the output sections of said level shifters and of the positive- and negative-directional digitally-operated analog buffer amplifiers; the output section of the exclusive OR circuit being connected to the second switch of the negative-directional digitally-operated analog buffer which is controlled by the output of the exclusive OR circuit; the input section of an inversion logic circuit being connected to the output section of the exclusive OR circuit; the output section of the inversion logic circuit being connected to said second switch of the positive-directional digitally-operated analog buffer amplifier; said second switch being controlled by the output of the inversion logic circuit; if the input terminal voltage is higher than the output terminal voltage, said second switches of the positive- and negative-digitally-operated analog buffer amplifiers are controlled so as to release the input terminal and the output terminal; at the same time, said first switch of the positive-directional digitally-operated analog buffer amplifier short-circuits; the output terminal voltage rises in the direction of the power source voltage level; and, at the same time, said first switch of the negative-directional digitally-operated analog buffer amplifier is in a released state; if the input terminal voltage is lower than the output terminal voltage, said second switches of the positive- and negative-directional digitally-operated analog amplifiers being controlled so as to release the input terminal and the output terminal, at the same time, said first switch of the negative-directional directional digitally-operated analog buffer amplifier short-circuits; the output terminal voltage drops in the direction of the earth voltage level; said first switch of the positive-directional digitally-operated analog buffer amplifier being in a released state; and if the input terminal voltage approximates the output terminal voltage, said second switches so that the positive- and negative-directional digitally-operated buffer amplifiers are controlled so as to short-circuit the input terminal and the output terminal and, at the same time, each of said first switches of the positive- and negative-directional digitally operated analog buffer amplifiers being released.
4. The digitally-operated analog buffer amplifiers of claims 1, 2 or 3 wherein the set voltage can be adjusted by changing the size of the elements of the comparators.
5. The digitally-operated analog buffer amplifiers of claims 1, 2 or 3 wherein the size of elements of the comparators are controlled by a switch so as to change the set voltage, thereby providing hysteresis characteristics.
US09/803,752 2000-10-04 2001-03-12 Digitally-operated analog buffer amplifiers Expired - Fee Related US6459332B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2000-304617 2000-04-10
JP2000304617A JP3286300B2 (en) 2000-10-04 2000-10-04 Digital operation analog buffer amplifier

Publications (2)

Publication Number Publication Date
US20010035788A1 true US20010035788A1 (en) 2001-11-01
US6459332B2 US6459332B2 (en) 2002-10-01

Family

ID=18785633

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/803,752 Expired - Fee Related US6459332B2 (en) 2000-10-04 2001-03-12 Digitally-operated analog buffer amplifiers

Country Status (2)

Country Link
US (1) US6459332B2 (en)
JP (1) JP3286300B2 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6809589B2 (en) * 2002-06-13 2004-10-26 Engim, Inc. Low voltage large swing/high linearity analog buffer with servo amplifier and feedback loop
US7274350B2 (en) * 2004-01-22 2007-09-25 Au Optronics Corp. Analog buffer for LTPS amLCD

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5929503A (en) * 1992-01-16 1999-07-27 Harris Corporation Punch-through diodes and applications
US5672988A (en) * 1994-04-15 1997-09-30 Linear Technology Corporation High-speed switching regulator drive circuit
US5848044A (en) * 1995-08-18 1998-12-08 Kabushiki Kaisha Toshiba Semiconductor laser driving circuit, semiconductor laser device, image recording apparatus, and optical disk apparatus
JP3689197B2 (en) * 1996-09-06 2005-08-31 三菱電機株式会社 Level shift circuit
US6130562A (en) * 1998-08-14 2000-10-10 Lucent Technologies, Inc. Digital driver circuit

Also Published As

Publication number Publication date
JP3286300B2 (en) 2002-05-27
JP2002111407A (en) 2002-04-12
US6459332B2 (en) 2002-10-01

Similar Documents

Publication Publication Date Title
US7292083B1 (en) Comparator circuit with Schmitt trigger hysteresis character
EP0729226B1 (en) Differential amplifier
JP4800371B2 (en) Range switching circuit
JP2008029008A (en) High voltage output buffer circuit for high-speed signal transmission system
EP0110701A2 (en) Input buffer circuit
US7498877B2 (en) Power amplifier with automatic switching function
US4629911A (en) Latching comparator
US5218364A (en) D/a converter with variable biasing resistor
US7982525B2 (en) Systems and methods for driving high power stages using lower voltage processes
JPS63300623A (en) Semiconductor buffer circuit
JP2002204132A (en) Precision differential switched current source
US6985028B2 (en) Programmable linear-in-dB or linear bias current source and methods to implement current reduction in a PA driver with built-in current steering VGA
US6084467A (en) Analog amplifier clipping circuit
US6459332B2 (en) Digitally-operated analog buffer amplifiers
US6211712B1 (en) CMOS comparator with hysteresis
EP0403174B1 (en) Differential amplifying circuit operable at high speed
US6278322B1 (en) Transconductance amplifier and automatic gain control device using it
US7786804B2 (en) Driving amplifier circuit with digital control and DC offset equalization
JP2005303830A (en) Differential output circuit
US20030076163A1 (en) Differential amplifying method and apparatus capable of responding to a wide input voltage range
US7986169B2 (en) Comparator circuit for comparing three inputs
KR20040062646A (en) Output driver comprising an improved control circuit
US4943784A (en) Frequency stable digitally controlled driver circuit
US6486699B1 (en) Compensation circuit for driver circuits
CN113381709A (en) Class D amplifier

Legal Events

Date Code Title Description
REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20061001