US20010019582A1 - Frequency modulation method and modem unit employing such method - Google Patents

Frequency modulation method and modem unit employing such method Download PDF

Info

Publication number
US20010019582A1
US20010019582A1 US09/844,812 US84481201A US2001019582A1 US 20010019582 A1 US20010019582 A1 US 20010019582A1 US 84481201 A US84481201 A US 84481201A US 2001019582 A1 US2001019582 A1 US 2001019582A1
Authority
US
United States
Prior art keywords
frequency
modem unit
circuit
binary data
shifting
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/844,812
Inventor
Takashi Kaku
Ryoji Okita
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/844,812 priority Critical patent/US20010019582A1/en
Publication of US20010019582A1 publication Critical patent/US20010019582A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/06Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection
    • H04L25/069Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection by detecting edges or zero crossings
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/10Frequency-modulated carrier systems, i.e. using frequency-shift keying
    • H04L27/12Modulator circuits; Transmitter circuits
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/18Phase-modulated carrier systems, i.e. using phase-shift keying
    • H04L27/22Demodulator circuits; Receiver circuits
    • H04L27/227Demodulator circuits; Receiver circuits using coherent demodulation

Definitions

  • the present invention generally relates to frequency modulation methods and modem units, and more particularly to a frequency modulation method which carries out a frequency modulation using a common filter with respect to a mode which uses a large number of carrier frequencies, and to a modem unit which employs such a frequency modulation method.
  • a modem unit on the transmitting end must be provided with a filter for each of the carrier frequencies.
  • a modem unit on the receiving end must be provided with bandpass filters having passbands for passing the frequencies corresponding to the original binary data values. The original binary data values are judged depending on the existence of outputs of the bandpass filters.
  • a frequency modulation method comprising a frequency-shifting step for subjecting an input data to a frequency shift corresponding to a binary data value; a filtering step for filtering an output obtained by said frequency-shifting step so as to limit said output to a common band; and a modulation step for frequency-modulating an output obtained by said filtering step by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values (“1” and “0” and defined by FSK modulation).
  • the input data may be subjected in the frequency-shifting step to the frequency shift with a frequency shifting quantity corresponding to a frequency difference of corresponding binary data values.
  • An unwanted band may be limited in the filtering step corresponding to a data transmission rate.
  • the frequency modulation method of the present invention may further comprise a step for limiting the input data within a frequency band of a transmission medium through which frequency modulated data obtained by the modulation step is transmitted, before the frequency- shifting step.
  • the frequency modulation method of the present invention may further comprise a step for automatically setting parameters used in at least the frequency-shifting step and the filtering step depending on a data transmission rate.
  • a modem unit comprising frequency-shifting means for subjecting an input data to a frequency shift corresponding to a binary data value; filtering means for limiting an output obtained by said frequency-shifting means to a common band; and modulation means for frequency-modulating an output value obtained by said filtering means by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values (“1” and “0” and defined by FSK modulation).
  • the frequency-shifting means may subject the input data to the frequency shift with a frequency shift quantity corresponding to a frequency difference of corresponding binary data values.
  • the filtering means may limit an unwanted band corresponding to a data transmission rate.
  • the modem unit of the present invention may further comprise means for limiting the input data within a frequency band of a transmission medium through which frequency modulated data obtained by the modulation means is transmitted, at a stage before the frequency-shifting means.
  • the modem unit may further comprise means for automatically setting parameters used in at least the frequency-shifting means and the filtering means depending on a data transmission rate.
  • a modem unit comprising demodulation means for demodulating a frequency modulated data, which is obtained by frequency-modulating an input data, by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values; means for obtaining a phase shift quantity from a phase difference of vector signals of a baseband obtained from said demodulation means; and judging means for judging a binary data value from the input data based on the phase shift quantity obtained by said means for obtaining a phase shift quantity.
  • the means for obtaining a phase shift quantity may include means for normalizing the vector signals of the baseband obtained from the demodulation means.
  • the judging means of the modem unit may include first means for judging the binary data value of said input data based on a polarity of the phase shift quantity.
  • the judging means of the modem unit may further include second means for holding a judgement result of the binary data value corresponding to the polarity for a predetermined holding time after said first means judges the polarity of the phase shift quantity.
  • the modem unit may further comprise means for holding the binary data value when the carrier is OFF.
  • the construction of a transmitting system of the modem unit of the present invention is simple and the modem unit can be manufactured at low cost, because a common band limiting operation is carried out by common filter means even if a large number of carrier frequencies are used.
  • the frequency-shifting means may be a circuit which subjects the input data to the frequency shift and has a relatively simple construction, and the amount of computation processes carried out is relatively small.
  • the amount of signal processing in the receiving system is relatively small because the frequency change in the vector signal of the baseband obtained from the demodulation means is obtained from the phase shift quantity based on the phase difference. In addition, it is possible to accurately demodulate the frequency modulated data because the delay quantity does not become large.
  • the judging means includes means for judging the binary data value of the input data based on a polarity of the phase shift quantity.
  • the construction of a transmitting system of the modem unit becomes simple and the modem unit can be manufactured at low cost, because a common band limiting operation is carried out by a common filter means even if a large number of carrier frequencies are used.
  • the amount of signal processing in the receiving system is relatively small because the frequency change in the vector signal of the baseband obtained from the demoduation means is obtained from the phase shift quantity based on the phase difference. Further, it is possible to accurately demodulate the frequency modulated data because the delay quantity does not become large.
  • FIGS. 1A and 1B are diagrams for explaining the operating principle of the present invention where FIG. 1A shows a transmitting system and FIG. 1B shows a receiving system of a modem unit of the present invention;
  • FIG. 2 is a block diagram showing an embodiment of a modem unit according to the present invention.
  • FIG. 3 is an equivalent circuit diagram of a first bandpass filter
  • FIG. 4 is a diagram showing the characteristic of the first bandpass filter of FIG. 3;
  • FIG. 5 is an equivalent circuit diagram of a frequency-shifting circuit of the modem unit of the present invention.
  • FIG. 6 is a block diagram showing the basic functions of the frequency-shifting circuit by simplifying the equivalent circuit of FIG. 5;
  • FIG. 7 is an equivalent circuit diagram of a second bandpass filter
  • FIG. 8 is a diagram showing the characteristic of the second bandpass filter in a first mode
  • FIG. 9 is a diagram showing the characteristic of the second bandpass filter in a second mode
  • FIG. 10 is a diagram showing the characteristic of the second bandpass filter in a third mode
  • FIG. 11 is a diagram showing the characteristic of the second bandpass filter in a fourth mode
  • FIG. 12 is a block diagram showing the general construction of a phase shift quantity obtaining circuit
  • FIG. 13 is a diagram showing an output phase difference of the frequency change obtaining circuit of FIG. 12;
  • FIG. 14 is a system block diagram showing the construction of an automatic gain control (AGC) circuit and a Z hold circuit of the frequency change obtaining circuit of FIG. 12;
  • AGC automatic gain control
  • FIG. 15 is a flow chart for explaining the operation of a judging circuit of the modem unit of the invention.
  • FIG. 16 is a time chart for explaining the operation of the judging circuit.
  • FIGS. 1A and 1B show diagrams for explaining the operating principle of the present invention
  • FIG. 1A shows a transmitting system of a modem unit
  • FIG. 1B shows a receiving system of the modem unit.
  • binary data A( 0 ) and Z( 1 ) are converted into signal points 1 (A) and - 1 (Z), and are input to a frequency-shifting circuit 1 after being subjected to a signal processing such as a band limiting operation if necessary.
  • the frequency-shifting circuit 1 subjects the input data to a frequency shift corresponding to the binary data value.
  • a bandpass filter 2 subjects an output of the frequency-shifting circuit 1 to a common band limiting operation.
  • a modulation circuit 3 frequency-modulates an output of the bandpass filter 2 by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values (“1” and “0” and defined by FSK modulation).
  • a frequency modulated data output from the modulation circuit 3 is subjected to a signal processing if necessary and is transmitted to a transmission medium.
  • the frequency modulated data received via the transmission medium is subjected to a signal processing if necessary and is input to a demodulated circuit 7 .
  • the demodulation circuit 7 demodulates the frequency modulated data by a carrier frequency having an intermediate value of the binary data value.
  • a frequency change or difference obtaining circuit 8 (called “difference circuit” thereafter) obtains a frequency change in a vector signal of a baseband obtained from the demodulation circuit 7 , from a phase shift quantity based on a phase difference.
  • a judging circuit 9 judges the binary data value of the binary input data based on the frequency change obtained from the difference circuit 8 .
  • the construction of the transmitting system of the modem unit becomes simple and the modem unit can be manufactured at low cost, because a common band limiting operation is carried out by the common filter 2 even if a large number of carrier frequencies are used.
  • the amount of signal processing in the receiving system is relatively small because the frequency change in the vector signal of the baseband obtained from the demodulation circuit 7 is obtained from the phase shift quantity based on the phase difference. Further, it is possible to accurately demodulate the frequency modulated data because the delay quantity does not become large.
  • FIG. 2 is a block diagram showing an embodiment of the modem unit according to the present invention. This embodiment of the modem unit employs an embodiment of a frequency modulation method according to the present invention.
  • the modem unit generally includes a microprocessor unit (MPU) 11 and a digital signal processor (DSP) 12 .
  • the MPU 11 includes a signal point generation circuit 21 and a setting input part 23 .
  • the DSP 12 includes a transmitting system and a receiving system.
  • the transmitting system includes a first bandpass filter 31 , a frequency-shifting circuit 32 , a second bandpass filter 33 , an interpolator 34 , a demodulation circuit 35 and a carrier input circuit 36 .
  • the receiving system includes a decimation unit 41 , a demodulation circuit 42 , a carrier input circuit 43 , a roll-off filter 44 , a frequency change or difference obtaining circuit 45 , (later called difference circuit) a carrier detection circuit 46 , an interpolator 47 and a judging circuit 48 .
  • a signal line indicated by a single-real line indicates a scalar signal line
  • a signal line indicated by a double-real line indicates a vector signal line.
  • the input binary data A( 1 ) and Z( 1 ) are converted into signal points 1 (A) and ⁇ 1 (Z) by the signal point generation circuit 21 within the MPU 11 , and input to the first bandpass filter 31 within the DSP 12 .
  • the first bandpass filter 31 is provided to limit the signal frequency band to within a frequency band of a transmission medium through which a frequency modulated data is to be transmitted. Since a maximum band is required when the transmission rate used is a maximum, the characteristic of the first bandpass filter 31 is set depending on the maximum transmission rate.
  • the mode setting signal sets the mode of the modem unit, that is, the maximum transmission rate.
  • the modem unit has four modes respectively corresponding to the transmission rates of 200 bps, 300 bps, 600 bps and 1200 bps.
  • the setting input part 23 Based on the mode setting signal, the setting input part 23 generates and outputs control signals or the like for controlling various parts within the DSP 12 depending on the set mode. In FIG. 2, only a portion of the control signal lines from the setting input part 23 to the various parts within the DSP 12 is shown to simplify the drawing.
  • FIG. 3 is an equivalent circuit diagram of the first bandpass filter 31.
  • ⁇ /n indicate delays corresponding to the sampling time
  • x indicates multiplication
  • indicates multiplication
  • indicates+
  • additions indicates a rounding by a coefficient RN.
  • SD denotes the input binary data
  • SD 1 through SDN denote delayed binary data
  • C 1 through CN denote multiplying coefficients
  • TF 1 denotes an output of the first bandpass filter 31 .
  • a number taps N is 21 .
  • the multiplying coefficients C 1 through CN are read from a ROM 31 a based on a control signal which is input from the setting input part 23 within the MPU 11 shown in FIG. 2 depending on the mode setting signal.
  • the multiplying coefficients C 1 through CN may be input directly from the setting input part 23 depending on the mode setting signal.
  • FIG. 4 is a diagram showing the characteristic of the first bandpass filter 31 .
  • the ordinate indicates an amplitude spectrum P in arbitrary units, and the abscissa indicates a frequency f in kHz.
  • the sampling frequency of the input binary data is 28.8 kHz and the maximum transmission rate is 1200 bps (fourth mode).
  • the first bandpass filter 31 converts the sampling frequency from 28.8 kHz to 7.2 kHz by a 1 ⁇ 4 decimation, and carries out the filter calculation every fourth times.
  • the characteristic of the first bandpass filter 31 is set so as to include no attenuation up to 1.8 kHz as shown in FIG. 4, so as to avoid the band that is used from being affected by an aliasing component.
  • the output of the first bandpass filter 31 is subjected to a frequency shift of ⁇ f depending on the data values A and Z of the input binary data A( 0 ) and Z( 1 ) by the frequency-shifting circuit 32 .
  • the frequency shift quantity is ⁇ 400 Hz from a center (carrier) frequency of 1700 Hz
  • a phase shift quantity 0 in the frequency-shifting circuit 32 is ⁇ 0.34906585 to +0.34906585 radians since the phase shift quantity at the sampling frequency of 7.2 kHz is multiplied with the output value of ⁇ 1 to +1 of the first bandpass filter 31 .
  • This phase shift quantity 0 is converted into vectors of cosine and sine and a phase sum is obtained for each sample, so that a signal having the frequency shift ⁇ f of ⁇ 400 Hz to +400 Hz is output from the frequency-shifting circuit 32 .
  • FIG. 5 is an equivalent circuit diagram of the frequency-shifting circuit 32 .
  • the frequency-shifting circuit 32 generally includes a converter 32 a which converts the phase shift quantity 0 into the vectors of cosine and sine, an inverse number computing unit 32 b , and a computing unit 32 c which carries out the computations independently with respect to the real and imaginary number portions for the vector operation.
  • ⁇ /n indicates a delay
  • 2 indicates a square of an absolute value
  • ⁇ ” indicates multiplication
  • “+” indicates an addition
  • “ ⁇ ” and “+” input with RN respectively indicate a rounding by a coefficient RN.
  • DLTF denotes a signal in radians indicating the shift angle/sample (phase shift quantity).
  • This signal DLTF may be input from the setting input part 23 within the MPU 11 shown in FIG. 2 depending on the mode setting signal or, as will be described later, may be generated within the frequency-shifting circuit 32 based on a control signal from the setting input part 23 .
  • DFRR indicates the real number portion and DFII indicates the imaginary number portion, and these portions DFRR and DFII are input to the second bandpass filter 33 which will be described later.
  • FIG. 6 is a block diagram showing the basic functions of the frequency-shifting circuit 32 by simplifying the equivalent circuit diagram of FIG. 5.
  • the frequency-shifting circuit 32 generally includes a multiplying circuit 32 - 1 , a conversion circuit 32 - 2 , a phase sum circuit 32 - 3 , and a DLTF generation circuit 32 - 4 .
  • the multiplying circuit 32 - 1 multiplies the output TF 1 of the first bandpass filter 31 and the signal DLTF which is generated by the DLTF generation circuit 32 - 4 based on the control signal from the setting input part 23 within the MPU 11 shown in FIG. 2 depending on the mode setting signal, and inputs a multiplication result to the conversion circuit 32 - 2 . If the maximum transmission rate is 1200 bps, the sampling frequency is 7.2 kHz and the frequency shift ⁇ f is ⁇ 400 Hz as described above, the signal DLTF is 0.34906585 radians.
  • the sampling frequency is 7.2 kHz and is the same for the four modes, but the frequency shifts ⁇ f of the four modes respectively are ⁇ 100 Hz, ⁇ 100 Hz, ⁇ 200 Hz and ⁇ 400 Hz.
  • the conversion circuit 32 - 2 converts the phase shift quantity ⁇ into the vectors of cosine and sine, based on the multiplication result from the multiplying circuit 32 - 1 .
  • the conversion in this case can be made by computations based on the following series expansion.
  • output vectors of the conversion circuit 32 - 2 are input to the phase sum circuit 32 - 3 .
  • the phase sum circuit 32 - 3 obtains the phase sum DFRR and DFII by calculating the following trigonometric function formulas based on the output vectors of the conversion circuit 32 - 2 .
  • phase sum DFRR and DFII output from the phase sum circuit 32 - 3 is input to the second bandpass filter 33 .
  • the second bandpass filter 33 is provided to limit the unwanted band corresponding to each mode, that is, corresponding to each maximum transmission rate.
  • the carrier frequencies may be different although the bandwidth is the same. For example, if it is assumed that the transmission using the frequency division multiplexing is made at the maximum transmission rate of 200 bps, the frequency shift ⁇ f is ⁇ 100 Hz, and the carrier frequency is 800 Hz, 1200 Hz, 1600 Hz, 2000 Hz, 24000 Hz and 2800 Hz, it is necessary to set the characteristic of the second bandpass filter 33 so that there is no leak to an adjacent band.
  • FIG. 7 is an equivalent circuit diagram of the second bandpass filter 33 .
  • “ ⁇ /n” indicates a delay corresponding to the sampling time
  • “ ⁇ ” indicates multiplication
  • “ ⁇ ” and “+” indicate additions
  • an addition “+” input with RN indicates a rounding by a coefficient RN.
  • DFRR 1 through DFRRN and DFII 1 through DFIIN respectively denote the real and imaginary number portions of the delayed phase sum
  • C 1 through CN denote multiplying coefficients (different from the multiplying coefficients shown in FIG. 3)
  • TF 2 R and TF 2 I respectively denote real and imaginary number portions of the output of the second bandpass filter 33 .
  • the number of taps N is 91 .
  • the multiplying coefficients C 1 through CN are read from a ROM 33 a based on a control signal input from the setting input part 23 within the MPU 11 shown in FIG. 2 depending on the mode setting signal.
  • the multiplying coefficients C 1 through CN may be input directly from the setting input part 23 depending on the mode setting signal.
  • the second bandpass filter 33 is basically a finite impulse response (FIR) filter described by the following transfer function.
  • FIR finite impulse response
  • FIGS. 8 through 11, respectively, are diagrams showing the characteristic of the second bandpass filter 33 in the first, second, third and fourth modes respectively corresponding to the maximum transmission rates of 200 bps, 300 bps, 600 bps and 1200 bps.
  • the multiplying coefficients C 1 through CN of the second bandpass filter 33 are determined so as to satisfy the following conditions, and are stored in the ROM 33 a.
  • the frequency characteristic is flat up to the frequency shift of 100 Hz or higher, so that the characteristic becomes constant at the frequencies corresponding to the data A( 1 ) and Z( 1 );
  • the characteristic of the second bandpass filter 33 becomes as shown in FIG. 8 with respect to the first mode when the multiplying coefficients C 1 through CN are determined so as to satisfy the above described conditions (1) through (5).
  • the sampling frequency is 7.2 kHz
  • the baud rate is 267 bauds
  • the roll-off rate (ROF) is a 50.00% cos 2 characteristic
  • the number of taps is 91 .
  • the characteristic of the second bandpass filter 33 becomes as shown in FIG. 9 with respect to the second mode when the multiplying coefficient C 1 through CN are determined so as to satisfy the above described conditions (1) through (5).
  • the sampling frequency is 7.2 kHz
  • the baud rate is 440 bauds
  • the ROF is a 50.00% cos 2 characteristic
  • the number of taps is 63 .
  • the characteristic of the second bandpass filter 33 becomes as shown in FIG. 10 with respect to the third mode when the multiplying coefficients C 1 through CN are determined so as to satisfy the above described conditions (1) through (5).
  • the sampling frequency is 7.2 kHz
  • the baud rate is 1200 bauds
  • the ROF is a 50.00% cos 2 characteristic
  • the number of taps is 25 .
  • the characteristic of the second bandpass filter 33 becomes as shown in FIG. 11 with respect to the fourth mode when the multiplying coefficients C 1 through CN are determined so as to satisfy the above described conditions (1) through (5).
  • the sampling frequency is 7.2 kHz
  • the baud rate is 2400 bauds
  • the ROF is a 50.00% cos 2 characteristic
  • the number of taps is 11 .
  • the baseband output TF 2 R, TF 2 I which is band-limited by the second bandpass filter 33 is input to the modulation circuit 35 shown in FIG. 2 wherein the sampling frequency of 7.2 kHz is converted into 14.4 kHz and the baseband output is modulated by each carrier frequency from the carrier input circuit 26 .
  • the frequency modulated data output from the modulation circuit 35 is subjected to a predetermined signal processing if necessary and is output to a transmission medium (not shown).
  • the predetermined signal processing in the transmitting system is carried out in known circuits which carry out a frequency characteristic compensation, transmission level adjustment, loop test, digital-to-analog (D/A) conversion or the like, before outputting the frequency modulated data to a line which is used as the transmission medium.
  • the frequency characteristic compensation circuit is provided to compensate for the frequency characteristic deterioration caused by the line.
  • the loop test circuit is provided to loop-back the data on the receiving end to the transmitting end when making the loop test.
  • the frequency modulated data received from the line is subjected to a predetermined signal processing if necessary and is input to the decimation unit 41 of the modem unit.
  • the predetermined signal processing in the receiving system is carried out in known circuits which carry out an analog-to-digital (A/D) conversion, loop test, frequency characteristic compensation or the like.
  • the loop test circuit is provided to loop back the data on the transmitting end to the receiving end when making the loop test.
  • the frequency characteristic compensation circuit is provided to compensate for the frequency characteristic deterioration caused by the line.
  • the decimation unit 41 converts the sampling frequency from 14.4 kHz to 7.2 kHz.
  • the demodulation circuit 42 frequency-demodulates the received frequency modulated data using each carrier frequency from the carrier input circuit 43 .
  • the passband signal (scalar signal) obtained from the decimation unit 41 is converted into a baseband signal (vector signal).
  • the roll-off filter 44 eliminates the unwanted signal outside the band from the baseband signal. An output of this roll-off filter 44 is input to the difference circuit 45 and the carrier detection circuit 46 .
  • FIG. 12 is a block diagram showing the general construction of the difference circuit 45 .
  • the difference circuit 45 includes an automatic gain control (AGC) circuit 45 - 1 , a phase difference circuit 45 - 2 , a conversion circuit 45 - 3 , a difference correction circuit 45 - 4 and a Z hold circuit 45 - 5 which are connected as shown in FIG. 12.
  • AGC automatic gain control
  • the AGC circuit 45 - 1 is provided to normalize the signal into a signal on a unit circumference (radius 1), so as to calculate the phase difference for each vector signal. Hence, the level of the output RFR, RFI of the roll-off filter 44 is adjusted to 0 dB ⁇ 6.0 dB, for example, by the AGC circuit 45 - 1 , and normalized vector signals cos O and sin O are input to the phase difference circuit 45 - 2 .
  • the phase difference circuit 45 - 2 calculates the phase difference from the following trigonometric function formulas based on the normalized vector signals cos O and sin ⁇ .
  • the frequency shift of the data A from the center carrier is +400 Hz and the shift angle (phase shift quantity) at the sampling interval of 3.6 kHz is +40°.
  • the frequency shift of the data Z is ⁇ 400 Hz and the shift angle (phase shift quantity) at the sampling interval of 3.6 kHz is -40°. Accordingly, the output phase difference of the phase difference circuit 45 - 2 for this case becomes as shown in FIG. 13.
  • the conversion circuit 45 - 3 converts the phase difference which is obtained from the phase difference circuit 45 - 2 and is described by the vector representation into a phase angle (phase shift quantity) ⁇ .
  • the conversion circuit 45 - 3 converts the vector signals into the phase shift quantity ⁇ .
  • the terms up to the second order of the Taylor expansion formula are obtained, and the phase shift quantity O is calculated from the following formulas.
  • the sampling frequency is 3.6 kHz
  • the frequency shift ⁇ f is ⁇ 100 Hz
  • the phase shift quantity O is 0.174532925 radians or 10°.
  • the sampling frequency is 3.6 kHz
  • the frequency shift ⁇ f is ⁇ 200 Hz
  • the phase shift quantity ⁇ is 0.34906585 radians or 20°.
  • the sampling frequency is 3.6 kHz
  • the frequency shift ⁇ f is ⁇ 400 Hz
  • the phase shift quantity ⁇ is 0.698131700 radians or 40°.
  • the difference correction circuit 45 - 4 multiplies the phase shift quantities ⁇ of the first and second modes by 4 , and multiplies the phase shift quantity ⁇ of the third mode by 2 , so as to match the phase shift quantities ⁇ of the first through third modes to the phase shift quantity ⁇ of the fourth mode.
  • the carrier detection circuit 46 detects the carrier from the output RFR, RFI of the roll-off filter 44 , and a carrier detection signal CDI which indicates the ON/OFF state of the carrier.
  • This carrier detection signal CDI is input to the Z hold circuit 45 - 5 within the difference circuit 45 .
  • the carrier detection circuit 46 outputs a detected carrier CD with respect to the MPU 11 and the host unit.
  • FIG. 14 is a block diagram showing the construction of the AGC circuit 45 - 1 and the Z hold circuit 45 - 5 .
  • the AGC circuit 45 - 1 includes a multiplying circuit 51 , an absolute value circuit 52 , an inverse number computing circuit 53 and a gain correction circuit 54 which are connected as shown.
  • the Z hold circuit 45 - 5 includes a multiplying circuit 61 , a lowpass filter (LPF) 62 , a subtracting circuit 63 and a code judging circuit 64 which are connected as shown.
  • LPF lowpass filter
  • the output RFR, RFI of the roll-off filter 44 is multiplied by a gain G in the multiplying circuit 51 within the AGC circuit 45 - 1 , and the normalized vector signals cos O and sin O are input to the phase difference circuit 45 - 2 .
  • the absolute value circuit 52 and the inverse number computing circuit 53 compute the inverse number of the absolute value of the normalized vectors cos O and sin O, and input the computed inverse number to the multiplying circuit 61 within the Z hold circuit 45 - 5 .
  • the absolute value computed by the absolute value circuit 52 is input to the gain correction circuit 54 which corrects the gain G based on the difference between the absolute value and a reference level.
  • the corrected gain G is input to the multiplying circuit 51 and to the multiplying circuit 61 within the Z hold circuit 45 - 5 .
  • the signal waveform becomes distorted by the transient phenomenon, and the so-called unwanted or trash data, which is a kind of noise, is generated.
  • the data is held to Z (hereinafter referred to as “Z hold”) when the carrier is OFF.
  • Z hold The Z hold circuit 45 - 5 is provided to carry out this Z hold when the carrier is OFF.
  • An output of the multiplying circuit 61 of the Z hold circuit 45 - 5 is input to the input side of the LPF 62 on one hand, and is input to the subtracting circuit 63 which is provided on the output side of the LPF 62 on the other.
  • the subtracting circuit 63 subtracts the output of the multiplying circuit 61 from an output of the LPF 62 , and inputs a subtraction result to the code judging circuit 64 .
  • This code judging circuit 64 also receives the carrier detection signal CDI from the carrier detection circuit 46 .
  • the code judging circuit 64 outputs a hold signal HLD when the signal difference obtained by the subtracting circuit 63 has a negative value, and makes the Z hold with respect to the received data.
  • the code judging circuit 64 actually outputs the hold signal HLD by obtaining a logical product of the hold signal HLD and the carrier detection signal CDI from the carrier detection circuit 46 . Therefore, the Z hold circuit 45 - 5 can make the Z hold instantaneously when the carrier becomes OFF.
  • the phase shift quantity 0 output from the difference circuit 45 and the hold signal HLD are input to the judging circuit 48 via the interpolator 47 shown in FIG. 2.
  • the interpolator 47 converts the sampling frequency of the phase shift quantity O from 7.2 kHz to 28.8 kHz in order to reduce the jitter of the received data.
  • the judging circuit 48 judges whether the received data is A or Z by judging the polarity of the scalar signal which is received via the interpolator 47 .
  • the judging circuit 48 outputs a judgement result indicating the binary data 0 (A) or 1 (Z) with respect to the MPU 11 and the host unit.
  • the scalar signal input to the judging circuit 48 is A or Z and is ⁇ 0.698131700, that is, a positive value if A, and a negative value if Z.
  • the scalar signal changes from a positive value to a negative value if a transition from A to Z occurs, and changes from a negative value to a positive value if a transition from Z to A occurs.
  • the judging circuit 48 judges the received data by detecting the transition between A and Z.
  • FIG. 15 is a flow chart for explaining the operation of the judging circuit 48 .
  • a step S 1 decides whether or not the hold signal HLD from the Z hold circuit 45 - 5 within the difference circuit 45 is input. If the decision result in the step S 1 is YES, the process advances to a step S 4 which will be described later and the Z hold is carried out. On the other hand, if the decision result in the step S 1 is NO, a step S 2 decides whether or not the polarity of the input scalar signal reversed. The step S 2 is repeated until the decision result becomes YES, and when the decision result becomes YES, a step S 3 decides whether or not the polarity of the scalar signal reversed to negative. The process advances to the step S 4 if the decision result in the step S 3 is YES, and the process advances to a step S 5 if the decision result in the step S 3 is NO.
  • the step S 4 judges that the received data is Z and outputs the data Z, and the process advances to a step S 6 .
  • the step S 5 judges that the received data is A and outputs the data A, and the process advances to the step S 6 .
  • the step S 6 starts a hysteresis timer, and a step S 7 decides whether or not a time-out of the hysteresis timer occurred.
  • the step S 7 is repeated until the decision result becomes YES, and when the decision result becomes YES, the process returns to the step S 1 .
  • the steps S 6 and S 7 are provided in order to prevent chattering at the time of judging the received data when the polarity of the scalar signal is reversed, and hold the judgment result of the step S 4 or S 5 for a predetermined holding time which is managed by the hysteresis timer after the step S 4 or S 5 outputs the judgment result regarding the received data.
  • the predetermined holding time is set to approximately 25 ⁇ 5% of the maximum transmission rate in each mode.
  • the predetermined holding time is set to 25% of the maximum transmission rate, that is, a time of approximately 1 ⁇ 41 bit
  • the predetermined holding time is 1.25 ms in the first mode, 0.83 ms in the second mode, 0.42 ms in the third mode, and 0.21 ms in the fourth mode.
  • FIG. 16 is a time chart for explaining the operation of the judging circuit 48 .
  • (a) indicates the judgment result regarding the received data in the step S 4 or S 5 described above
  • (b) indicates the operation state of the hysteresis timer
  • (c) indicates the judgement output supervision by the steps S 6 an S 7 described above
  • (d) indicates the output signal finally output from the judging circuit 48 , that is, the data O(A) and 1 (Z).
  • the demodulation circuit 42 provided at the stage preceding the judging circuit 48 , the demodulation is carried out at the center frequency of A and Z. For this reason, the judging circuit 48 can always judge the received data A and Z at the intermediate point of the phase shift by judging the polarity. As a result, it is possible to obtain received data having small code error.

Abstract

A frequency modulation method and modem unit for a frequency modulation using a common filter which uses a large number of carrier frequencies include a frequency-shifting unit for subjecting an input data to a frequency shift corresponding to a binary data value, a filter for limiting an output obtained by the frequency-shifting unit to a common band, and a modulation unit for frequency-modulating an output obtained by the filter, by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention generally relates to frequency modulation methods and modem units, and more particularly to a frequency modulation method which carries out a frequency modulation using a common filter with respect to a mode which uses a large number of carrier frequencies, and to a modem unit which employs such a frequency modulation method. [0002]
  • DESCRIPTION Or THE PRIOR ART
  • Conventionally, various kinds of modem units which employ the frequency modulation technique have been proposed. When using a plurality of carrier frequencies, a modem unit on the transmitting end must be provided with a filter for each of the carrier frequencies. On the other hand, a modem unit on the receiving end must be provided with bandpass filters having passbands for passing the frequencies corresponding to the original binary data values. The original binary data values are judged depending on the existence of outputs of the bandpass filters. [0003]
  • However, when a number of filters corresponding to the plurality of carrier frequencies are provided, the load on the modem design increases, and there were problems in that the construction of the modem unit becomes complex and the modem unit cannot be manufactured at low cost. [0004]
  • On the other hand, in order to judge the data by a digital signal processing by subjecting the received data to an analog-to-digital conversion, it is necessary to use a bandpass filter having a narrow band. But in order to realize the bandpass filter having the narrow band, it is inevitably necessary to set the number of taps of the bandpass filter to a large value, so as to satisfy a sufficient blocking characteristic. As a result, there were also problems in that the amount of computation processes and delays in the bandpass filter become large, and that it is difficult to improve the performance of the modem unit. [0005]
  • SUMMARY OF THE INVENTION
  • Accordingly, it is an object of the present invention to provide a frequency modulation method which can suppress the increase of the delays by using a simple and inexpensive structure and making the amount of signal processing relatively small, and to provide a modem unit employing such a frequency modulation method. [0006]
  • This and other objects of the present invention are attained by a frequency modulation method comprising a frequency-shifting step for subjecting an input data to a frequency shift corresponding to a binary data value; a filtering step for filtering an output obtained by said frequency-shifting step so as to limit said output to a common band; and a modulation step for frequency-modulating an output obtained by said filtering step by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values (“1” and “0” and defined by FSK modulation). [0007]
  • In the frequency modulation method of the present invention, the input data may be subjected in the frequency-shifting step to the frequency shift with a frequency shifting quantity corresponding to a frequency difference of corresponding binary data values. [0008]
  • An unwanted band may be limited in the filtering step corresponding to a data transmission rate. [0009]
  • The frequency modulation method of the present invention may further comprise a step for limiting the input data within a frequency band of a transmission medium through which frequency modulated data obtained by the modulation step is transmitted, before the frequency- shifting step. [0010]
  • The frequency modulation method of the present invention may further comprise a step for automatically setting parameters used in at least the frequency-shifting step and the filtering step depending on a data transmission rate. [0011]
  • The objects of the present invention are also attained by a modem unit comprising frequency-shifting means for subjecting an input data to a frequency shift corresponding to a binary data value; filtering means for limiting an output obtained by said frequency-shifting means to a common band; and modulation means for frequency-modulating an output value obtained by said filtering means by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values (“1” and “0” and defined by FSK modulation). [0012]
  • The frequency-shifting means may subject the input data to the frequency shift with a frequency shift quantity corresponding to a frequency difference of corresponding binary data values. [0013]
  • In the modem unit of the present invention, the filtering means may limit an unwanted band corresponding to a data transmission rate. [0014]
  • The modem unit of the present invention may further comprise means for limiting the input data within a frequency band of a transmission medium through which frequency modulated data obtained by the modulation means is transmitted, at a stage before the frequency-shifting means. [0015]
  • According to the invention, the modem unit may further comprise means for automatically setting parameters used in at least the frequency-shifting means and the filtering means depending on a data transmission rate. [0016]
  • The objects of the present invention can also be realized by a modem unit comprising demodulation means for demodulating a frequency modulated data, which is obtained by frequency-modulating an input data, by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values; means for obtaining a phase shift quantity from a phase difference of vector signals of a baseband obtained from said demodulation means; and judging means for judging a binary data value from the input data based on the phase shift quantity obtained by said means for obtaining a phase shift quantity. [0017]
  • According to the present invention, the means for obtaining a phase shift quantity may include means for normalizing the vector signals of the baseband obtained from the demodulation means. [0018]
  • According to the present invention, the judging means of the modem unit may include first means for judging the binary data value of said input data based on a polarity of the phase shift quantity. [0019]
  • The judging means of the modem unit may further include second means for holding a judgement result of the binary data value corresponding to the polarity for a predetermined holding time after said first means judges the polarity of the phase shift quantity. [0020]
  • According to the present invention, the modem unit may further comprise means for holding the binary data value when the carrier is OFF. [0021]
  • The construction of a transmitting system of the modem unit of the present invention is simple and the modem unit can be manufactured at low cost, because a common band limiting operation is carried out by common filter means even if a large number of carrier frequencies are used. [0022]
  • The frequency-shifting means may be a circuit which subjects the input data to the frequency shift and has a relatively simple construction, and the amount of computation processes carried out is relatively small. [0023]
  • It is possible to use a common filter means with respect to each carrier to suit the data transmission rate. [0024]
  • It is also possible to carry out an optimum signal processing with respect to the transmission medium used for the data transmission in the step for limiting the input data within a frequency band of a transmission medium through which frequency obtained by the modulation step is transmitted, before the frequency-shifting step. [0025]
  • It is possible to carry out the frequency modulation to suit the data transmission rate using the same circuit construction due to automatically setting parameters used in at least the frequency-shifting step and the filtering step depending on a data transmission rate. [0026]
  • The amount of signal processing in the receiving system is relatively small because the frequency change in the vector signal of the baseband obtained from the demodulation means is obtained from the phase shift quantity based on the phase difference. In addition, it is possible to accurately demodulate the frequency modulated data because the delay quantity does not become large. [0027]
  • By providing means for normalizing the vector signals in the means for obtaining a phase shift quantity it is possible to obtain an accurate phase shift quantity regardless of the data transmission rate, by obtaining the phase shift quantity from the vector signal of the normalized baseband. [0028]
  • It is possible to accurately judge the binary data value of the input data using a simple circuit construction because the judging means includes means for judging the binary data value of the input data based on a polarity of the phase shift quantity. [0029]
  • It is also possible to prevent chattering when judging the binary data value. [0030]
  • Due to the present invention, it is possible to prevent an erroneous operation of an external unit or the like, by preventing so-called unwanted or trash data from being output. [0031]
  • Accordingly, due to the present invention, the construction of a transmitting system of the modem unit becomes simple and the modem unit can be manufactured at low cost, because a common band limiting operation is carried out by a common filter means even if a large number of carrier frequencies are used. In addition, the amount of signal processing in the receiving system is relatively small because the frequency change in the vector signal of the baseband obtained from the demoduation means is obtained from the phase shift quantity based on the phase difference. Further, it is possible to accurately demodulate the frequency modulated data because the delay quantity does not become large. [0032]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1A and 1B are diagrams for explaining the operating principle of the present invention where FIG. 1A shows a transmitting system and FIG. 1B shows a receiving system of a modem unit of the present invention; [0033]
  • FIG. 2 is a block diagram showing an embodiment of a modem unit according to the present invention; [0034]
  • FIG. 3 is an equivalent circuit diagram of a first bandpass filter; [0035]
  • FIG. 4 is a diagram showing the characteristic of the first bandpass filter of FIG. 3; [0036]
  • FIG. 5 is an equivalent circuit diagram of a frequency-shifting circuit of the modem unit of the present invention; [0037]
  • FIG. 6 is a block diagram showing the basic functions of the frequency-shifting circuit by simplifying the equivalent circuit of FIG. 5; [0038]
  • FIG. 7 is an equivalent circuit diagram of a second bandpass filter; [0039]
  • FIG. 8 is a diagram showing the characteristic of the second bandpass filter in a first mode; [0040]
  • FIG. 9 is a diagram showing the characteristic of the second bandpass filter in a second mode; [0041]
  • FIG. 10 is a diagram showing the characteristic of the second bandpass filter in a third mode; [0042]
  • FIG. 11 is a diagram showing the characteristic of the second bandpass filter in a fourth mode; [0043]
  • FIG. 12 is a block diagram showing the general construction of a phase shift quantity obtaining circuit; [0044]
  • FIG. 13 is a diagram showing an output phase difference of the frequency change obtaining circuit of FIG. 12; [0045]
  • FIG. 14 is a system block diagram showing the construction of an automatic gain control (AGC) circuit and a Z hold circuit of the frequency change obtaining circuit of FIG. 12; [0046]
  • FIG. 15 is a flow chart for explaining the operation of a judging circuit of the modem unit of the invention; and [0047]
  • is FIG. 16 is a time chart for explaining the operation of the judging circuit. [0048]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Referring now to the drawings in detail, FIGS. 1A and 1B show diagrams for explaining the operating principle of the present invention; FIG. 1A shows a transmitting system of a modem unit, and FIG. 1B shows a receiving system of the modem unit. [0049]
  • In the transmitting system shown in FIG. 1A binary data A([0050] 0) and Z(1) are converted into signal points 1(A) and -1(Z), and are input to a frequency-shifting circuit 1 after being subjected to a signal processing such as a band limiting operation if necessary. The frequency-shifting circuit 1 subjects the input data to a frequency shift corresponding to the binary data value. A bandpass filter 2 subjects an output of the frequency-shifting circuit 1 to a common band limiting operation. A modulation circuit 3 frequency-modulates an output of the bandpass filter 2 by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values (“1” and “0” and defined by FSK modulation). A frequency modulated data output from the modulation circuit 3 is subjected to a signal processing if necessary and is transmitted to a transmission medium.
  • On the other hand, in the receiving system shown in FIG. 1B, the frequency modulated data received via the transmission medium is subjected to a signal processing if necessary and is input to a [0051] demodulated circuit 7. The demodulation circuit 7 demodulates the frequency modulated data by a carrier frequency having an intermediate value of the binary data value. A frequency change or difference obtaining circuit 8 (called “difference circuit” thereafter) obtains a frequency change in a vector signal of a baseband obtained from the demodulation circuit 7, from a phase shift quantity based on a phase difference. A judging circuit 9 judges the binary data value of the binary input data based on the frequency change obtained from the difference circuit 8.
  • According to the present invention, the construction of the transmitting system of the modem unit becomes simple and the modem unit can be manufactured at low cost, because a common band limiting operation is carried out by the [0052] common filter 2 even if a large number of carrier frequencies are used. In addition, the amount of signal processing in the receiving system is relatively small because the frequency change in the vector signal of the baseband obtained from the demodulation circuit 7 is obtained from the phase shift quantity based on the phase difference. Further, it is possible to accurately demodulate the frequency modulated data because the delay quantity does not become large.
  • FIG. 2 is a block diagram showing an embodiment of the modem unit according to the present invention. This embodiment of the modem unit employs an embodiment of a frequency modulation method according to the present invention. [0053]
  • In FIG. 2, the modem unit generally includes a microprocessor unit (MPU) [0054] 11 and a digital signal processor (DSP) 12. The MPU 11 includes a signal point generation circuit 21 and a setting input part 23. On the other hand, the DSP 12 includes a transmitting system and a receiving system. The transmitting system includes a first bandpass filter 31, a frequency-shifting circuit 32, a second bandpass filter 33, an interpolator 34, a demodulation circuit 35 and a carrier input circuit 36. The receiving system includes a decimation unit 41, a demodulation circuit 42, a carrier input circuit 43, a roll-off filter 44, a frequency change or difference obtaining circuit 45, (later called difference circuit) a carrier detection circuit 46, an interpolator 47 and a judging circuit 48. In FIG. 2 and equivalent circuit diagrams and block diagrams which will be described later, a signal line indicated by a single-real line indicates a scalar signal line, and a signal line indicated by a double-real line indicates a vector signal line.
  • First, a description will be given of the transmitting system of the modem unit. [0055]
  • Input binary data A([0056] 0) and Z(1) and a mode setting signal which are input to the modem unit from a host unit (not shown), for example, are input to the signal point generation circuit 21 and the setting input part 23 within the MPU 11. The input binary data A(1) and Z(1) are converted into signal points 1(A) and −1(Z) by the signal point generation circuit 21 within the MPU 11, and input to the first bandpass filter 31 within the DSP 12. The first bandpass filter 31 is provided to limit the signal frequency band to within a frequency band of a transmission medium through which a frequency modulated data is to be transmitted. Since a maximum band is required when the transmission rate used is a maximum, the characteristic of the first bandpass filter 31 is set depending on the maximum transmission rate.
  • The mode setting signal sets the mode of the modem unit, that is, the maximum transmission rate. In this embodiment, it is assumed for the sake of convenience that the modem unit has four modes respectively corresponding to the transmission rates of 200 bps, 300 bps, 600 bps and 1200 bps. Based on the mode setting signal, the setting [0057] input part 23 generates and outputs control signals or the like for controlling various parts within the DSP 12 depending on the set mode. In FIG. 2, only a portion of the control signal lines from the setting input part 23 to the various parts within the DSP 12 is shown to simplify the drawing.
  • FIG. 3 is an equivalent circuit diagram of the [0058] first bandpass filter 31. In FIG. 3, “τ/n” indicate delays corresponding to the sampling time, “x” indicates multiplication, “Σ” and “+” indicate additions, and an addition “+” input with RN indicates a rounding by a coefficient RN. In addition, SD denotes the input binary data, SD1 through SDN denote delayed binary data, C1 through CN denote multiplying coefficients, and TF1 denotes an output of the first bandpass filter 31. For example, a number taps N is 21. The multiplying coefficients C1 through CN are read from a ROM 31 a based on a control signal which is input from the setting input part 23 within the MPU 11 shown in FIG. 2 depending on the mode setting signal. The multiplying coefficients C1 through CN may be input directly from the setting input part 23 depending on the mode setting signal.
  • FIG. 4 is a diagram showing the characteristic of the [0059] first bandpass filter 31. In FIG. 4, the ordinate indicates an amplitude spectrum P in arbitrary units, and the abscissa indicates a frequency f in kHz. For the sake of convenience, it is assumed that the sampling frequency of the input binary data is 28.8 kHz and the maximum transmission rate is 1200 bps (fourth mode). In order to secure a band which is uneasily affected by a code error and to reduce the amount of computations, the first bandpass filter 31 converts the sampling frequency from 28.8 kHz to 7.2 kHz by a ¼ decimation, and carries out the filter calculation every fourth times. When making this conversion, the characteristic of the first bandpass filter 31 is set so as to include no attenuation up to 1.8 kHz as shown in FIG. 4, so as to avoid the band that is used from being affected by an aliasing component.
  • The output of the [0060] first bandpass filter 31 is subjected to a frequency shift of ±Δf depending on the data values A and Z of the input binary data A(0) and Z(1) by the frequency-shifting circuit 32. For example, if the maximum transmission rate is 1200 bps (fourth mode) in conformance with the ITU Recommendations V0.23, A=2100 Hz, Z=1300 Hz, the frequency shift quantity is ±400 Hz from a center (carrier) frequency of 1700 Hz, and the phase shift quantity at the sampling frequency of 7.2 kHz is 400 Hz×360°/7.2 kHz=200=0.34906585 radians. For this reason, a phase shift quantity 0 in the frequency-shifting circuit 32 is −0.34906585 to +0.34906585 radians since the phase shift quantity at the sampling frequency of 7.2 kHz is multiplied with the output value of −1 to +1 of the first bandpass filter 31. This phase shift quantity 0 is converted into vectors of cosine and sine and a phase sum is obtained for each sample, so that a signal having the frequency shift ±Δf of −400 Hz to +400 Hz is output from the frequency-shifting circuit 32.
  • FIG. 5 is an equivalent circuit diagram of the frequency-shifting [0061] circuit 32. The frequency-shifting circuit 32 generally includes a converter 32 a which converts the phase shift quantity 0 into the vectors of cosine and sine, an inverse number computing unit 32 b, and a computing unit 32 c which carries out the computations independently with respect to the real and imaginary number portions for the vector operation. In FIG. 5, “τ/n” indicates a delay, “| |2” indicates a square of an absolute value, “×” indicates multiplication, “+” indicates an addition, and “×” and “+” input with RN respectively indicate a rounding by a coefficient RN. In addition, DLTF denotes a signal in radians indicating the shift angle/sample (phase shift quantity). This signal DLTF may be input from the setting input part 23 within the MPU 11 shown in FIG. 2 depending on the mode setting signal or, as will be described later, may be generated within the frequency-shifting circuit 32 based on a control signal from the setting input part 23. In this embodiment, the signal DLTF is (frequency shift quantity)/(sampling frequency)×2π=±Δf/7.2 kHz×2π. DFRR indicates the real number portion and DFII indicates the imaginary number portion, and these portions DFRR and DFII are input to the second bandpass filter 33 which will be described later.
  • FIG. 6 is a block diagram showing the basic functions of the frequency-shifting [0062] circuit 32 by simplifying the equivalent circuit diagram of FIG. 5. As shown in FIG. 6, the frequency-shifting circuit 32 generally includes a multiplying circuit 32-1, a conversion circuit 32-2, a phase sum circuit 32-3, and a DLTF generation circuit 32-4. The multiplying circuit 32-1 multiplies the output TF1 of the first bandpass filter 31 and the signal DLTF which is generated by the DLTF generation circuit 32-4 based on the control signal from the setting input part 23 within the MPU 11 shown in FIG. 2 depending on the mode setting signal, and inputs a multiplication result to the conversion circuit 32-2. If the maximum transmission rate is 1200 bps, the sampling frequency is 7.2 kHz and the frequency shift ±Δf is ±400 Hz as described above, the signal DLTF is 0.34906585 radians.
  • In this embodiment, it is assumed that in the first, second, third and fourth modes respectively corresponding to the maximum transmission rates of 200 bps, 300 bps, 600 bps and 1200 bps, the sampling frequency is 7.2 kHz and is the same for the four modes, but the frequency shifts ±Δf of the four modes respectively are ±100 Hz, ±100 Hz, ±200 Hz and ±400 Hz. [0063]
  • The conversion circuit [0064] 32-2 converts the phase shift quantity Θ into the vectors of cosine and sine, based on the multiplication result from the multiplying circuit 32-1. The conversion in this case can be made by computations based on the following series expansion.
  • cos=1−Θ2/2!+Θ4/4!
  • sine=Θ−Θ3/3!+Θ5/5!
  • output vectors of the conversion circuit [0065] 32-2 are input to the phase sum circuit 32-3.
  • The phase sum circuit [0066] 32-3 obtains the phase sum DFRR and DFII by calculating the following trigonometric function formulas based on the output vectors of the conversion circuit 32-2. DFRR = cos ( θ n + θ n - 1 ) = cos θ n cos θ n - 1 - sin θ n sin θ n - 1 DFII = sin ( θ n + θ n - 1 ) = sin θ n sin θ n - 1 + cos θ n cos θ n - 1
    Figure US20010019582A1-20010906-M00001
  • The phase sum DFRR and DFII output from the phase sum circuit [0067] 32-3 is input to the second bandpass filter 33.
  • The second bandpass filter [0068] 33 is provided to limit the unwanted band corresponding to each mode, that is, corresponding to each maximum transmission rate. When making a transmission using the frequency division multiplexing, the carrier frequencies may be different although the bandwidth is the same. For example, if it is assumed that the transmission using the frequency division multiplexing is made at the maximum transmission rate of 200 bps, the frequency shift ±Δf is ±100 Hz, and the carrier frequency is 800 Hz, 1200 Hz, 1600 Hz, 2000 Hz, 24000 Hz and 2800 Hz, it is necessary to set the characteristic of the second bandpass filter 33 so that there is no leak to an adjacent band. Furthermore, in order to obtain a bandwidth satisfying a performance such that the code error is within 15%, the characteristic of the second bandpass filter 33 must also be set so that the band up to 20log100.15=−17 dB is flat. Accordingly, since the second bandpass filter 33 carries out the process in the baseband prior to the modulation using the carrier frequency, the second bandpass filter 33 can be used in common with respect to each of the carrier frequencies.
  • FIG. 7 is an equivalent circuit diagram of the second bandpass filter [0069] 33. In FIG. 7, “τ/n” indicates a delay corresponding to the sampling time, “×” indicates multiplication, “Σ” and “+” indicate additions, and an addition “+” input with RN indicates a rounding by a coefficient RN. In addition, DFRR1 through DFRRN and DFII1 through DFIIN respectively denote the real and imaginary number portions of the delayed phase sum, C1 through CN denote multiplying coefficients (different from the multiplying coefficients shown in FIG. 3), and TF2R and TF2I respectively denote real and imaginary number portions of the output of the second bandpass filter 33. For example, in the case of the first mode in which the maximum transmission rate is 200 bps, the number of taps N is 91. The multiplying coefficients C1 through CN are read from a ROM 33 a based on a control signal input from the setting input part 23 within the MPU 11 shown in FIG. 2 depending on the mode setting signal. The multiplying coefficients C1 through CN may be input directly from the setting input part 23 depending on the mode setting signal.
  • As may be seen from FIG. 7, the second bandpass filter [0070] 33 is basically a finite impulse response (FIR) filter described by the following transfer function. H ( z ) = k = 0 N - 1 C k z - k
    Figure US20010019582A1-20010906-M00002
  • FIGS. 8 through 11, respectively, are diagrams showing the characteristic of the second bandpass filter [0071] 33 in the first, second, third and fourth modes respectively corresponding to the maximum transmission rates of 200 bps, 300 bps, 600 bps and 1200 bps.
  • For example, in the case of the first mode, the multiplying coefficients C[0072] 1 through CN of the second bandpass filter 33 are determined so as to satisfy the following conditions, and are stored in the ROM 33 a.
  • (1) The frequency characteristic is flat up to the frequency shift of 100 Hz or higher, so that the characteristic becomes constant at the frequencies corresponding to the data A([0073] 1) and Z(1);
  • (2) The band is flat up to 20log[0074] 00.15=−17 dB on the transmitting data spectrum, so that the code error is 15% or less;
  • (3) The energy to the adjacent channel is eliminated; [0075]
  • (4) A sufficiently large signal-to-noise (S/N) ratio is secured outside the band; and [0076]
  • (5) The aliasing noise outside the band is taken into consideration. [0077]
  • Accordingly, the characteristic of the second bandpass filter [0078] 33 becomes as shown in FIG. 8 with respect to the first mode when the multiplying coefficients C1 through CN are determined so as to satisfy the above described conditions (1) through (5). In this case, the sampling frequency is 7.2 kHz, the baud rate is 267 bauds, the roll-off rate (ROF) is a 50.00% cos2 characteristic, and the number of taps is 91.
  • Similarly, the characteristic of the second bandpass filter [0079] 33 becomes as shown in FIG. 9 with respect to the second mode when the multiplying coefficient C1 through CN are determined so as to satisfy the above described conditions (1) through (5). In this case, the sampling frequency is 7.2 kHz, the baud rate is 440 bauds, the ROF is a 50.00% cos2 characteristic, and the number of taps is 63.
  • The characteristic of the second bandpass filter [0080] 33 becomes as shown in FIG. 10 with respect to the third mode when the multiplying coefficients C1 through CN are determined so as to satisfy the above described conditions (1) through (5). In this case, the sampling frequency is 7.2 kHz, the baud rate is 1200 bauds, the ROF is a 50.00% cos2 characteristic, and the number of taps is 25.
  • Furthermore, the characteristic of the second bandpass filter [0081] 33 becomes as shown in FIG. 11 with respect to the fourth mode when the multiplying coefficients C1 through CN are determined so as to satisfy the above described conditions (1) through (5). In this case, the sampling frequency is 7.2 kHz, the baud rate is 2400 bauds, the ROF is a 50.00% cos2 characteristic, and the number of taps is 11.
  • The baseband output TF[0082] 2R, TF2I which is band-limited by the second bandpass filter 33 is input to the modulation circuit 35 shown in FIG. 2 wherein the sampling frequency of 7.2 kHz is converted into 14.4 kHz and the baseband output is modulated by each carrier frequency from the carrier input circuit 26. The frequency modulated data output from the modulation circuit 35 is subjected to a predetermined signal processing if necessary and is output to a transmission medium (not shown). For example, the predetermined signal processing in the transmitting system is carried out in known circuits which carry out a frequency characteristic compensation, transmission level adjustment, loop test, digital-to-analog (D/A) conversion or the like, before outputting the frequency modulated data to a line which is used as the transmission medium. The frequency characteristic compensation circuit is provided to compensate for the frequency characteristic deterioration caused by the line. The loop test circuit is provided to loop-back the data on the receiving end to the transmitting end when making the loop test.
  • Next, a description will be given of the receiving to system of the modem unit. [0083]
  • The frequency modulated data received from the line is subjected to a predetermined signal processing if necessary and is input to the decimation unit [0084] 41 of the modem unit.
  • For example, the predetermined signal processing in the receiving system is carried out in known circuits which carry out an analog-to-digital (A/D) conversion, loop test, frequency characteristic compensation or the like. The loop test circuit is provided to loop back the data on the transmitting end to the receiving end when making the loop test. The frequency characteristic compensation circuit is provided to compensate for the frequency characteristic deterioration caused by the line. [0085]
  • In order to reduce the amount of the computation process, the decimation unit [0086] 41 converts the sampling frequency from 14.4 kHz to 7.2 kHz. In addition, the demodulation circuit 42 frequency-demodulates the received frequency modulated data using each carrier frequency from the carrier input circuit 43. In other words, the passband signal (scalar signal) obtained from the decimation unit 41 is converted into a baseband signal (vector signal). Furthermore, the roll-off filter 44 eliminates the unwanted signal outside the band from the baseband signal. An output of this roll-off filter 44 is input to the difference circuit 45 and the carrier detection circuit 46.
  • FIG. 12 is a block diagram showing the general construction of the difference circuit [0087] 45. The difference circuit 45 includes an automatic gain control (AGC) circuit 45-1, a phase difference circuit 45-2, a conversion circuit 45-3, a difference correction circuit 45-4 and a Z hold circuit 45-5 which are connected as shown in FIG. 12.
  • The AGC circuit [0088] 45-1 is provided to normalize the signal into a signal on a unit circumference (radius 1), so as to calculate the phase difference for each vector signal. Hence, the level of the output RFR, RFI of the roll-off filter 44 is adjusted to 0 dB±6.0 dB, for example, by the AGC circuit 45-1, and normalized vector signals cos O and sin O are input to the phase difference circuit 45-2.
  • The phase difference circuit [0089] 45-2 calculates the phase difference from the following trigonometric function formulas based on the normalized vector signals cos O and sin Θ. cos ( Δ θ ) = cos ( θ n + θ n - 1 ) = cos θ n cos θ n - 1 + sin θ n sin θ n - 1 sin ( Δ θ ) = sin ( θ n + θ n - 1 ) = sin θ n cos θ n - 1 - cos θ n sin θ n - 1
    Figure US20010019582A1-20010906-M00003
  • For example, in the case of the fourth mode in which the maximum transmission rate is 1200 bps, the frequency shift of the data A from the center carrier is +400 Hz and the shift angle (phase shift quantity) at the sampling interval of 3.6 kHz is +40°. On the other hand, the frequency shift of the data Z is −400 Hz and the shift angle (phase shift quantity) at the sampling interval of 3.6 kHz is -40°. Accordingly, the output phase difference of the phase difference circuit [0090] 45-2 for this case becomes as shown in FIG. 13.
  • The conversion circuit [0091] 45-3 converts the phase difference which is obtained from the phase difference circuit 45-2 and is described by the vector representation into a phase angle (phase shift quantity) Θ. In other words, because the error is large if the vector signals sin O and cos O are used as they are, the conversion circuit 45-3 converts the vector signals into the phase shift quantity Θ. When making this conversion, the terms up to the second order of the Taylor expansion formula are obtained, and the phase shift quantity O is calculated from the following formulas. cos θ = 1 - θ 2 / 2 , and thus , θ 2 = 2 ( 1 - cos θ ) sin θ = θ - θ 3 / 6 , and thus , θ = sin θ / ( 1 - θ 2 / 6 ) = sin θ / { ( 2 / 3 ) + ( cos θ / 3 ) }
    Figure US20010019582A1-20010906-M00004
  • The phase shift quantity O output from the conversion circuit [0092] 45-3 is described by (shift angle)/(sample)×{(frequency shift)±Δf}/(sampling frequency)=2π, and the value thereof differs depending on the mode, that is, the maximum transmission rate. In other words, in the first mode in which the maximum transmission rate is 200 bps and in the second mode in which the maximum transmission rate is 300 bps, the sampling frequency is 3.6 kHz, the frequency shift±Δf is ±100 Hz, and the phase shift quantity O is 0.174532925 radians or 10°. In the third mode in which the maximum transmission rate is 600 bps, the sampling frequency is 3.6 kHz, the frequency shift±Δf is ±200 Hz, and the phase shift quantity Θ is 0.34906585 radians or 20°. In addition, in the fourth mode in which the maximum transmission rate is 1200 bps, the sampling frequency is 3.6 kHz, the frequency shift ±Δf is ±400 Hz, and the phase shift quantity Θ is 0.698131700 radians or 40°. Hence, in order to make a common judgement for each of the four modes in the judging circuit 48 which is provided at a subsequent stage, the difference correction circuit 45-4 multiplies the phase shift quantities Θ of the first and second modes by 4, and multiplies the phase shift quantity Θ of the third mode by 2, so as to match the phase shift quantities Θ of the first through third modes to the phase shift quantity Θ of the fourth mode.
  • On the other hand, the carrier detection circuit [0093] 46 detects the carrier from the output RFR, RFI of the roll-off filter 44, and a carrier detection signal CDI which indicates the ON/OFF state of the carrier. This carrier detection signal CDI is input to the Z hold circuit 45-5 within the difference circuit 45. In addition, the carrier detection circuit 46 outputs a detected carrier CD with respect to the MPU 11 and the host unit.
  • FIG. 14 is a block diagram showing the construction of the AGC circuit [0094] 45-1 and the Z hold circuit 45-5. In FIG. 14, the AGC circuit 45-1 includes a multiplying circuit 51, an absolute value circuit 52, an inverse number computing circuit 53 and a gain correction circuit 54 which are connected as shown. On the other hand, the Z hold circuit 45-5 includes a multiplying circuit 61, a lowpass filter (LPF) 62, a subtracting circuit 63 and a code judging circuit 64 which are connected as shown.
  • The output RFR, RFI of the roll-off filter [0095] 44 is multiplied by a gain G in the multiplying circuit 51 within the AGC circuit 45-1, and the normalized vector signals cos O and sin O are input to the phase difference circuit 45-2. In addition, the absolute value circuit 52 and the inverse number computing circuit 53 compute the inverse number of the absolute value of the normalized vectors cos O and sin O, and input the computed inverse number to the multiplying circuit 61 within the Z hold circuit 45-5. Furthermore, the absolute value computed by the absolute value circuit 52 is input to the gain correction circuit 54 which corrects the gain G based on the difference between the absolute value and a reference level. The corrected gain G is input to the multiplying circuit 51 and to the multiplying circuit 61 within the Z hold circuit 45-5.
  • When the carrier is OFF, the signal waveform becomes distorted by the transient phenomenon, and the so-called unwanted or trash data, which is a kind of noise, is generated. Hence, in order to prevent undesirable effects of the trash data with respect to the external unit such as the host unit, the data is held to Z (hereinafter referred to as “Z hold”) when the carrier is OFF. The Z hold circuit [0096] 45-5 is provided to carry out this Z hold when the carrier is OFF.
  • An output of the multiplying circuit [0097] 61 of the Z hold circuit 45-5 is input to the input side of the LPF 62 on one hand, and is input to the subtracting circuit 63 which is provided on the output side of the LPF 62 on the other. The subtracting circuit 63 subtracts the output of the multiplying circuit 61 from an output of the LPF 62, and inputs a subtraction result to the code judging circuit 64. This code judging circuit 64 also receives the carrier detection signal CDI from the carrier detection circuit 46.
  • When the carrier is ON, the multiplication result of the gain G and the inverse number obtained by the multiplying circuit [0098] 61 is 1, and the difference between the signals before and after passing the LPF 62 becomes 0. On the other hand, when the carrier is OFF, the signal level rapidly decreases, and the inverse number becomes 1 or greater. For this reason, when the carrier is OFF, the multiplication result of the gain G and the inverse number in the multiplying circuit 61 is 1 or greater, and the difference between the signals before and after passing the LPF 62 becomes a negative value. Accordingly, the code judging circuit 64 outputs a hold signal HLD when the signal difference obtained by the subtracting circuit 63 has a negative value, and makes the Z hold with respect to the received data. Since the Z hold is made after the carrier becomes OFF, the code judging circuit 64 actually outputs the hold signal HLD by obtaining a logical product of the hold signal HLD and the carrier detection signal CDI from the carrier detection circuit 46. Therefore, the Z hold circuit 45-5 can make the Z hold instantaneously when the carrier becomes OFF.
  • The [0099] phase shift quantity 0 output from the difference circuit 45 and the hold signal HLD are input to the judging circuit 48 via the interpolator 47 shown in FIG. 2. The interpolator 47 converts the sampling frequency of the phase shift quantity O from 7.2 kHz to 28.8 kHz in order to reduce the jitter of the received data. The judging circuit 48 judges whether the received data is A or Z by judging the polarity of the scalar signal which is received via the interpolator 47. The judging circuit 48 outputs a judgement result indicating the binary data 0(A) or 1(Z) with respect to the MPU 11 and the host unit.
  • The scalar signal input to the judging circuit [0100] 48 is A or Z and is ±0.698131700, that is, a positive value if A, and a negative value if Z. In addition, when a transition takes place between A and Z, the scalar signal changes from a positive value to a negative value if a transition from A to Z occurs, and changes from a negative value to a positive value if a transition from Z to A occurs. Hence, the judging circuit 48 judges the received data by detecting the transition between A and Z.
  • FIG. 15 is a flow chart for explaining the operation of the judging circuit [0101] 48. In FIG. 15, a step S1 decides whether or not the hold signal HLD from the Z hold circuit 45-5 within the difference circuit 45 is input. If the decision result in the step S1 is YES, the process advances to a step S4 which will be described later and the Z hold is carried out. On the other hand, if the decision result in the step S1 is NO, a step S2 decides whether or not the polarity of the input scalar signal reversed. The step S2 is repeated until the decision result becomes YES, and when the decision result becomes YES, a step S3 decides whether or not the polarity of the scalar signal reversed to negative. The process advances to the step S4 if the decision result in the step S3 is YES, and the process advances to a step S5 if the decision result in the step S3 is NO.
  • The step S[0102] 4 judges that the received data is Z and outputs the data Z, and the process advances to a step S6. In addition, the step S5 judges that the received data is A and outputs the data A, and the process advances to the step S6. The step S6 starts a hysteresis timer, and a step S7 decides whether or not a time-out of the hysteresis timer occurred. The step S7 is repeated until the decision result becomes YES, and when the decision result becomes YES, the process returns to the step S1.
  • The steps S[0103] 6 and S7 are provided in order to prevent chattering at the time of judging the received data when the polarity of the scalar signal is reversed, and hold the judgment result of the step S4 or S5 for a predetermined holding time which is managed by the hysteresis timer after the step S4 or S5 outputs the judgment result regarding the received data. In this case, the predetermined holding time is set to approximately 25±5% of the maximum transmission rate in each mode. For example, if the predetermined holding time is set to 25% of the maximum transmission rate, that is, a time of approximately ¼1 bit, the predetermined holding time is 1.25 ms in the first mode, 0.83 ms in the second mode, 0.42 ms in the third mode, and 0.21 ms in the fourth mode.
  • FIG. 16 is a time chart for explaining the operation of the judging circuit [0104] 48. In FIG. 16, (a) indicates the judgment result regarding the received data in the step S4 or S5 described above, (b) indicates the operation state of the hysteresis timer, (c) indicates the judgement output supervision by the steps S6 an S7 described above, and (d) indicates the output signal finally output from the judging circuit 48, that is, the data O(A) and 1(Z).
  • In the demodulation circuit [0105] 42 provided at the stage preceding the judging circuit 48, the demodulation is carried out at the center frequency of A and Z. For this reason, the judging circuit 48 can always judge the received data A and Z at the intermediate point of the phase shift by judging the polarity. As a result, it is possible to obtain received data having small code error.
  • Further, the present invention is not limited to the above described embodiments, but various variations and modifications may be made without departing from the scope of the present invention. [0106]

Claims (19)

What is claimed is:
1. A frequency modulation method comprising:
a frequency-shifting step for subjecting an input data to a frequency shift corresponding to a binary data value;
a filtering step for limiting an output obtained by said frequency-shifting step to a common band; and
a modulation step for frequency-modulating an output obtained by said filtering step by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values.
2. The frequency modulation method as claimed in
claim 1
, wherein said frequency-shifting step subjects the input data to the frequency shift with a frequency shift quantity corresponding to a frequency difference of corresponding binary data values.
3. The frequency modulation method as claimed in
claim 1
, wherein said filtering step limits an unwanted band corresponding to a data transmission rate.
4. The frequency modulation method as claimed in
claim 2
, wherein said filtering step limits an unwanted band corresponding to a data transmission rate.
5. The frequency modulation method as claimed in
claim 1
, and further comprising:
a step for limiting the input data within a frequency band of a transmission medium through which frequency modulated data obtained by said modulation step is transmitted, before said frequency-shifting step.
6. The frequency modulation method as claimed in
claim 1
, and further comprising:
a step for automatically setting parameters used in at least said frequency-shifting step and said filtering step depending on a data transmission rate.
7. A modem unit comprising:
frequency-shifting means for subjecting an input data to a frequency shift corresponding to a binary data value;
filtering means for limiting an output obtained by said frequency-shifting means to a common band; and
modulation means for frequency-modulating an output obtained by said filtering means by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values.
8. The modem unit as claimed in
claim 7
, wherein said frequency-shifting means subjects the input data to the frequency shift with a frequency shift quantity corresponding to a frequency difference of corresponding binary data values.
9. The modem unit as claimed in
claim 7
, wherein said filtering means limits an unwanted band corresponding to a data transmission rate.
10. The modem unit as claimed in
claim 8
, wherein said filtering means limits an unwanted band corresponding to a data transmission rate.
11. The modem unit as claimed in
claim 7
, and further comprising:
means for limiting the input data within a frequency band of a transmission medium through which frequency modulated data obtained by said modulation means is transmitted, at a stage before said frequency-shifting means.
12. The modem unit as claimed in
claim 7
, and further comprising:
means for automatically setting parameters used in at least said frequency-shifting means and said filtering means depending on a data transmission rate.
13. A modem unit comprising:
demodulation means for demodulating a frequency modulated data which is obtained by frequency-modulating an input data, by a carrier frequency having an intermediate value of the frequencies respectively corresponding to the binary data values;
means for obtaining a phase shift quantity from a phase difference of vector signals of a baseband obtained from said demodulation means; and
judging means for judging a binary data value from the input data based on the phase shift quantity obtained by said means for obtaining a phase shift quantity.
14. The modem unit as claimed in
claim 13
, wherein said means for obtaining a phase shift quantity includes means for normalizing the vector signals of the baseband obtained from said demodulation means.
15. The modem unit as claimed in
claim 13
, wherein said judging means includes first means for judging the binary data value of said input data based on a polarity of the phase shift quantity.
16. The modem unit as claimed in
claim 14
, wherein said judging means includes first means for judging the binary data value of said input data based on a polarity of the phase shift quantity.
17. The modem unit as claimed in
claim 15
, wherein said judging means further includes second means for holding a judgement result of the binary data value corresponding to the polarity for a predetermined holding time after said first means judges the polarity of the phase shift quantity.
18. The modem unit as claimed in
claim 16
, wherein said judging means further includes second means for holding a judgment result of the binary data value corresponding to the polarity for a predetermined holding time after said first means judges the polarity of the phase shift quantity.
19. The modem unit as claimed in
claim 13
, and further comprising:
means for holding the binary data value when a carrier is off.
US09/844,812 1997-03-06 2001-04-27 Frequency modulation method and modem unit employing such method Abandoned US20010019582A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/844,812 US20010019582A1 (en) 1997-03-06 2001-04-27 Frequency modulation method and modem unit employing such method

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP05208797A JP3373385B2 (en) 1997-03-06 1997-03-06 Frequency modulation method and modem device
JP9-052087 1997-03-06
US08/956,553 US6282246B1 (en) 1997-03-06 1997-10-23 Frequency modulation method and modem unit employing such method
US09/844,812 US20010019582A1 (en) 1997-03-06 2001-04-27 Frequency modulation method and modem unit employing such method

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/956,553 Division US6282246B1 (en) 1997-03-06 1997-10-23 Frequency modulation method and modem unit employing such method

Publications (1)

Publication Number Publication Date
US20010019582A1 true US20010019582A1 (en) 2001-09-06

Family

ID=12905055

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/956,553 Expired - Lifetime US6282246B1 (en) 1997-03-06 1997-10-23 Frequency modulation method and modem unit employing such method
US09/844,812 Abandoned US20010019582A1 (en) 1997-03-06 2001-04-27 Frequency modulation method and modem unit employing such method

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US08/956,553 Expired - Lifetime US6282246B1 (en) 1997-03-06 1997-10-23 Frequency modulation method and modem unit employing such method

Country Status (3)

Country Link
US (2) US6282246B1 (en)
JP (1) JP3373385B2 (en)
GB (1) GB2323257B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1528779A1 (en) * 2003-10-29 2005-05-04 Nuovotel Properties A.V.V. System and method for frequency modulation in a modem
US7787517B2 (en) 2004-01-28 2010-08-31 Qualcomm Incorporated Method for transmitting multiple streams in wireless broadcast networks

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19981652D2 (en) * 1998-08-21 2001-07-26 Rudolf Bannasch Process for the transmission of information and a suitable system for this
ITMI20030643A1 (en) * 2003-04-01 2004-10-02 Copan Innovation Ltd BUFFER FOR THE COLLECTION OF BIOLOGICAL SAMPLES

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4694471A (en) 1986-05-05 1987-09-15 Blesser Barry A Digital data communicating
US5027372A (en) 1987-03-04 1991-06-25 National Semiconductor Corp. Differential phase shift keying modulator
US5553076A (en) * 1994-05-02 1996-09-03 Tcsi Corporation Method and apparatus for a wireless local area network
US5633893A (en) * 1994-09-29 1997-05-27 Ericsson Inc. Digital modulation method with controlled envelope variation
US5692013A (en) * 1995-11-07 1997-11-25 Hitachi America, Ltd. Shared resources modulator-demodulator circuits for use with quadrature amplitude modulated signals

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1528779A1 (en) * 2003-10-29 2005-05-04 Nuovotel Properties A.V.V. System and method for frequency modulation in a modem
WO2005050938A1 (en) * 2003-10-29 2005-06-02 Nuovotel Properties A.V.V. System and method for frequency modulation in a modem
US7787517B2 (en) 2004-01-28 2010-08-31 Qualcomm Incorporated Method for transmitting multiple streams in wireless broadcast networks
KR101120443B1 (en) 2004-01-28 2012-02-29 퀄컴 인코포레이티드 A method for transmitting multiple streams in wireless broadcast networks
US8385386B2 (en) 2004-01-28 2013-02-26 Qualcomm Incorporated Method for transmitting multiple streams in wireless broadcast networks

Also Published As

Publication number Publication date
GB2323257B (en) 2002-03-06
GB9724700D0 (en) 1998-01-21
GB2323257A (en) 1998-09-16
JP3373385B2 (en) 2003-02-04
JPH10257107A (en) 1998-09-25
US6282246B1 (en) 2001-08-28

Similar Documents

Publication Publication Date Title
EP0993136A1 (en) Transmitter
CA1089021A (en) Arrangement for compensating carrier phase errors in a receiver for discrete data values
US4672631A (en) Radio receiver with variable phase shift correction
CA2061930C (en) Adaptive matched pre-filtering of a decision feedback equalized input
EP0486049B1 (en) Decision feedback equalizer
US5815534A (en) Detector of carrier loss in a fax modem
EP0606163B1 (en) Delay demodulator for burst-mode PSK-signals
EP1516469B1 (en) Method and apparatus for phase-domain semi-coherent demodulation
US6175591B1 (en) Radio receiving apparatus
US6473470B1 (en) Phase-locked loop circuits for communication system
US6282246B1 (en) Frequency modulation method and modem unit employing such method
CA1259658A (en) Radio data transmission system
US4792964A (en) Adaptive jitter canceller having sinusoidal accentuator and jitter prediction filter
JPH03173228A (en) Modem equipment
US5764708A (en) Device for identifying a predetermined sequence of signals in a modem
US7529314B2 (en) Carrier phase detector
EP0621712B1 (en) Distortion canceller for line receivers
US6181750B1 (en) Apparatus for estimating the frequency difference existing between the carrier frequency of a digital signal and the frequency of a receiver local oscillator
KR100434255B1 (en) Digital lock detecting circuit, especially for detecting whether a carrier frequency is synchronized during a quadrature phase shift keying(qpsk) demodulation
US5790600A (en) Method of compensating differences in group propagation times between the analog filters of a transmitter and between those of a receiver for signals in phase quadrature corresponding compensation apparatus and a corresponding transmission system
CN110460385B (en) Phase noise compensation device and method and receiver
US6452376B1 (en) Method of estimating the carrier frequency of a phase-modulated digital signal
JPS648937B2 (en)
JP3678896B2 (en) Automatic frequency control method
US7366233B1 (en) Assembly for measurement demodulation and modulation error detection of a digitally modulated receive signal

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE