US20010001571A1 - Method and apparatus for removing residual material from an alignment mark of a semiconductor wafer - Google Patents
Method and apparatus for removing residual material from an alignment mark of a semiconductor wafer Download PDFInfo
- Publication number
- US20010001571A1 US20010001571A1 US09/210,184 US21018498A US2001001571A1 US 20010001571 A1 US20010001571 A1 US 20010001571A1 US 21018498 A US21018498 A US 21018498A US 2001001571 A1 US2001001571 A1 US 2001001571A1
- Authority
- US
- United States
- Prior art keywords
- wafer
- generated
- reactant
- photochemical
- reactant gas
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F9/00—Registration or positioning of originals, masks, frames, photographic sheets or textured or patterned surfaces, e.g. automatically
- G03F9/70—Registration or positioning of originals, masks, frames, photographic sheets or textured or patterned surfaces, e.g. automatically for microlithography
- G03F9/7073—Alignment marks and their environment
- G03F9/7076—Mark details, e.g. phase grating mark, temporary mark
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/70—Microphotolithographic exposure; Apparatus therefor
- G03F7/708—Construction of apparatus, e.g. environment aspects, hygiene aspects or materials
- G03F7/70908—Hygiene, e.g. preventing apparatus pollution, mitigating effect of pollution or removing pollutants from apparatus
- G03F7/70916—Pollution mitigation, i.e. mitigating effect of contamination or debris, e.g. foil traps
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/70—Microphotolithographic exposure; Apparatus therefor
- G03F7/708—Construction of apparatus, e.g. environment aspects, hygiene aspects or materials
- G03F7/70908—Hygiene, e.g. preventing apparatus pollution, mitigating effect of pollution or removing pollutants from apparatus
- G03F7/70925—Cleaning, i.e. actively freeing apparatus from pollutants, e.g. using plasma cleaning
Definitions
- the present invention relates generally to semiconductor wafer fabrication, and more particularly to a method and apparatus for removing residual material from an alignment mark of a semiconductor wafer.
- Semiconductor integrated circuits are typically fabricated by a layering process in which several layers of material are fabricated on a surface of a wafer, or alternatively, on a surface of a previous layer. This fabrication process typically requires subsequent layers to be fabricated upon a smooth, planar surface of a previous layer.
- the surface topography of layers may be uneven due to an uneven topography associated with an underlying layer.
- a layer may need to be polished in order to present a smooth, planar surface for a subsequent processing step. For example, a layer may need to be polished prior to formation of a conductor layer or pattern on an outer surface of the layer.
- a semiconductor wafer may be polished to remove high topography and surface defects such as scratches, roughness, or embedded particles of dirt or dust.
- the polishing process typically is accomplished with a polishing system that includes top and bottom platens (e.g. a polishing table and a wafer carrier or holder), between which the semiconductor wafer is positioned. The platens are moved relative to each other thereby causing material to be removed from the surface of the wafer.
- This polishing process is often referred to as mechanical planarization (MP) and is utilized to improve the quality and reliability of semiconductor devices.
- the polishing process may also involve the introduction of a chemical slurry to facilitate higher removal rates, along with the selective removal of materials fabricated on the semiconductor wafer. This polishing process is often referred to as chemical mechanical planarization or chemical mechanical polishing (CMP).
- Such polishing processes typically removes the topographic features of a number of alignment marks associated with the semiconductor wafer.
- Alignment marks are features such as a number of horizontal and vertical trenches defined in the semiconductor wafer at predetermined locations throughout the wafer which are utilized by fabrication equipment during various steps of wafer fabrication.
- photolithographic steppers which pattern images onto the wafer during fabrication thereof, utilize the alignment marks for aligning the semiconductor wafer with a corresponding patterning tool.
- the photolithographic stepper prior to imaging a pattern on the semiconductor wafer, aligns a patterning tool associated therewith to the alignment marks by detecting the edges of the alignment marks. It should therefore be appreciated that the alignment marks must be exposed or otherwise clearly defined prior to imaging of a pattern onto the semiconductor wafer.
- the alignment marks are “cleared” or “exposed” by performing a print and etch process in which a layer of resist is initially patterned on the wafer. Thereafter, the wafer is etched by use of an etcher such as a plasma etcher such that material (e.g. residual metal, dielectric, or other debris) in the trenches of the alignment mark is removed from the wafer in the area proximate the alignment mark thereby exposing or otherwise clearing the alignment mark for subsequent use thereof.
- an etcher such as a plasma etcher such that material (e.g. residual metal, dielectric, or other debris) in the trenches of the alignment mark is removed from the wafer in the area proximate the alignment mark thereby exposing or otherwise clearing the alignment mark for subsequent use thereof.
- a plasma etcher typically consists of a vacuum chamber having a reactant gas present therein.
- a semiconductor wafer is positioned on an alignment mechanism so as to be positioned or aligned in a predetermined orientation. Thereafter, the semiconductor wafer is positioned within the vacuum chamber by a robotic arm mechanism.
- Application of an electric field within the vacuum chamber e.g. an electric field at either RF or microwave frequencies
- Reactant species present in the plasma etch or otherwise remove the wafer material that is intended to be removed (i.e. material not covered or otherwise layered with a resist layer).
- a resist layer is initially patterned on the wafer such that the areas proximate the alignment marks are exposed or otherwise not covered by the resist layer. Thereafter, the wafer is etched in the plasma etcher such that the material disposed on the alignment mark is etched by the plasma present in the vacuum chamber.
- the above-described prior art method of clearing alignment marks has a number of drawbacks associated therewith.
- the above-described prior art method of clearing alignment marks undesirably requires a printing step for printing a masking layer onto the wafer prior to the etching step associated with clearing the alignment marks.
- Such an additional step undesirably increases costs associated with manufacture of the semiconductor wafer.
- a method of exposing an alignment mark of a semiconductor wafer includes the step of exposing at least a portion of the wafer to a photochemical reactant gas.
- the method also includes the step of impinging light beams on the wafer such that a reactant specie is generated from the photochemical reactant gas.
- the method includes the step of removing material from the wafer with the reactant specie so as to expose said alignment mark.
- a method of exposing an alignment mark defined in a first side of a semiconductor wafer includes the step of engaging a second side of the wafer with a wafer chuck. The method also includes the step of positioning the wafer in a chamber having a photochemical reactant gas present therein during the engaging step. Moreover, the method includes the step of impinging laser beams on the first side of the wafer such that a reactant specie is generated from the photochemical reactant gas. Yet further, the method includes the step of removing material from the first side of the wafer with the reactant specie so as to expose the alignment mark.
- an apparatus for exposing an alignment mark defined in a first side of a semiconductor wafer includes a chamber having a photochemical reactant gas present therein.
- the apparatus also includes a wafer chuck configured to engage the wafer by a second side of the wafer so as to position the wafer within the chamber.
- the apparatus includes a light source unit positioned such that light beams generated by the light source unit are impinged on the first side of the wafer when the wafer is positioned within the chamber. Impingement of the light beams on the first side of the wafer causes a reactant specie to be generated from the photochemical reactant gas so as to remove material from the first side of the wafer thereby exposing the alignment mark.
- FIG. 1 is a plan view of a semiconductor wafer which shows the location of the alignment marks which are utilized during fabrication of the wafer, note that the alignment marks have been enlarged for clarity of description;
- FIG. 2 is an enlarged fragmentary view of the semiconductor wafer of FIG. 1 showing one of the alignment marks in greater detail;
- FIGS. 3 A- 3 E are fragmentary cross sectional views of the semiconductor wafer of FIG. 1 taken along the line 3 - 3 of FIG. 2 (as viewed in the direction of the arrows) during various steps of fabrication of the wafer;
- FIG. 4 a diagrammatic view showing an etching system which incorporates the features of the present invention therein.
- FIGS. 1 - 3 there is shown a semiconductor wafer 10 which has a number of alignment marks 12 defined therein.
- the alignment marks 12 are utilized by various types of manufacturing equipment during fabrication of the semiconductor wafer 10 .
- the alignment marks 12 may be utilized to align the semiconductor wafer 10 in a photolithographic stepper during patterning of a metal layer.
- the semiconductor wafer 10 is shown having four alignment marks 12 .
- the semiconductor wafer 10 may be configured to include any number of alignment marks to fit the particular needs of a given manufacturing process.
- Each of the alignment marks 12 includes a pattern of horizontal and vertical lines and spaces which are defined in certain layers of the semiconductor wafer 10 .
- the semiconductor wafer 10 includes a semiconductor substrate 14 , such as silicon.
- the semiconductor substrate 14 has a number of horizontal and vertical trenches 16 etched therein (see FIG. 3A).
- An oxide layer 18 e.g. silicon oxide
- a nitride layer 20 e.g. silicon nitride
- the fabrication process deposits the oxide layer 18 on the semiconductor substrate 14 such that a corresponding number of horizontal and vertical trenches 22 are defined in the semiconductor wafer 10 at a location above the semiconductor substrate 14 .
- the fabrication process deposits the nitride layer 20 on the oxide layer 18 such that a corresponding number of horizontal and vertical trenches 24 are defined in the semiconductor wafer 10 at a location above the oxide layer 18 (and hence the semiconductor substrate 14 ).
- the horizontal and vertical trenches 24 of the alignment marks 12 define a pattern which may be utilized by fabrication equipment (e.g. a photolithographic stepper) to align the semiconductor wafer 10 during subsequent processing thereof.
- fabrication equipment e.g. a photolithographic stepper
- numerous other conformal layers such as additional oxide or nitride layers or a conformal metal layer may be deposited on the nitride layer 20 so long as subsequent horizontal and vertical trenches are fabricated to function as the alignment marks 12 .
- residual material or debris 26 such as metal residue from a metal layer or dielectric residue from a dielectric layer may accumulate or otherwise be deposited in the horizontal and vertical trenches associated with the alignment marks 12 (e.g. the trenches 24 in the case of where the nitride layer 20 is the outer layer of the alignment marks 12 ). It should be appreciated that such accumulation of debris 26 may be the result of a previous polishing step (e.g. CMP) in the fabrication process. Moreover, accumulation of such debris 26 reduces or eliminates the effectiveness of the alignment marks 12 in facilitating alignment of the semiconductor wafer 10 in fabrication equipment (e.g. a photolithographic stepper). In particular, such debris 26 may cause misalignment of the semiconductor wafer 10 thereby potentially causing manufacturing defects (e.g. printing defects).
- manufacturing defects e.g. printing defects
- an etching system 30 (see FIG. 4) according to the present invention etches or otherwise removes the debris 26 from the alignment marks 12 .
- Expose the alignment mark” or “exposing the alignment mark” is debris removal to the extent that the debris is substantially removed from the horizontal and vertical trenches associated with the alignment mark such that the alignment mark is detectable or otherwise suitable for use by fabrication equipment (e.g. a photolithographic stepper) during fabrication of the semiconductor wafer.
- the etching system 30 includes a vacuum chamber 32 , an alignment chamber 33 , an alignment device or mechanism 34 , a wafer chuck 35 , a light source unit 36 , and a controller 38 .
- the alignment mechanism 34 is positioned in the alignment chamber 33 .
- the alignment mechanism 34 of the present invention is preferably configured as a coarse alignment mechanism which has an alignment accuracy of one millimeter (i.e. ⁇ 1 mm) of its target. Examples of an alignment mechanism which is suitable for use as the alignment mechanism 34 of the present invention include the coarse alignment mechanism included in a model number 9600 plasma etching system which is commercially available from LAM Research Corporation of Fremont, Calif.
- a carrier device such as a robotic arm mechanism or the like (not shown) transfers the semiconductor wafer 10 from the alignment chamber 33 to the vacuum chamber 32 .
- a robotic arm mechanism removes the semiconductor wafer 10 from the alignment mechanism 34 and hence the alignment chamber 33 , and thereafter places the semiconductor wafer 10 in the wafer chuck 35 within the vacuum chamber 32 .
- the vacuum chamber 32 has an inlet 40 which is fluidly coupled to a gas source (not shown) in order to provide for a flow of a photochemical reactant gas or gases into the vacuum chamber 32 .
- the photochemical reactant gas may be any gas or mixture of gases which is utilized to etch wafer material in the presence of energy such as the energy supplied by the light source unit 36 .
- Examples of photochemical reactant gases include ClF 3 , F 2 , BrF 3 , Cl 2 , or combinations thereof such as ClF 3 /Cl 2 and F 2 /Cl 2 .
- Such reactant gases particularly when used in conjunction with a carrier gas such as N 2 , have been found to be particularly useful when etching oxides and nitrides.
- gases which may be utilized as a reactant gas of the present invention in order to etch oxides and nitrides include CF 4 /CHF 3 , C 2 F 6 /CHF 3 , CF 4 /O 2 , C 2 F 6 , SF 6 /He, and SF 6 /HBr/O 2 .
- gases which may be utilized as a reactant gas of the present invention in order to etch polysilicon or metals include Cl 2 /HBr/He and Cl 2 /BCl 3 . It should be noted that each of the above-mentioned combinations may also be utilized in conjunction with a carrier gas such as Ar or N 2 . It should be appreciated that the above-mentioned photochemical reactant gases, and the combinations thereof, are exemplary in nature and that numerous other photochemical reactant gases may also be utilized to fit the needs of a given etching system 30 .
- the vacuum chamber 32 also has an outlet 42 which is fluidly coupled to a vacuum pump (not shown) in order to selectively reduce pressure within the vacuum chamber 32 to a predetermined pressure level.
- a vacuum pump (not shown) in order to selectively reduce pressure within the vacuum chamber 32 to a predetermined pressure level.
- One vacuum chamber (and associated components) which is suitable for use as the vacuum chamber 32 of the present invention is the model number 9600 plasma etching system from LAM Research.
- Other suitable vacuum chambers (and associated components) which are suitable for use as the vacuum chamber 32 of the present invention are the model number P5000 and the Centura model plasma etching systems from Applied Materials.
- the wafer chuck 35 is configured to retain the semiconductor wafer 10 .
- the wafer chuck 35 includes retaining mechanisms (not shown) for holding a back side 46 (see FIGS. 3 A- 3 E) of the semiconductor wafer 10 .
- the wafer chuck 35 may include a clamp ring assembly (not shown) for retaining the semiconductor wafer 10 .
- the wafer chuck 35 has a heating device 37 associated therewith.
- the heating device 37 is provided to heat the semiconductor wafer 10 .
- the heating device 37 heats the semiconductor wafer 10 to a predetermined temperature in order to provide energy which is utilized in conjunction with the energy provided by the light beams generated by the light source unit 36 in order to generate the reactant specie from the photochemical reactant gas.
- temperature within the vacuum chamber 32 may be maintained within a predetermined operating range so as to facilitate etching of the semiconductor wafer 10 . For example, during etching of the semiconductor wafer 10 , temperature within the vacuum chamber is maintained above zero degrees Celsius (0°C.).
- the light source unit 36 is electrically coupled to the controller 38 via a signal line 52 and is positioned such that light beams generated by the light source unit 36 are impinged or otherwise directed on a front side 48 of the semiconductor wafer 10 when the wafer 10 is positioned in the vacuum chamber 32 . Moreover, the light source unit 36 is configured to impinge light beams on a localized portion of the front side 48 of the semiconductor wafer 10 . In particular, the light source unit 36 includes beam positioning, focusing, and scanning optics (not shown) such that light beams may be scanned on the front side 48 of the semiconductor wafer 10 at predetermined locations thereof.
- the light source unit 36 is preferably configured as a raster scanning light source unit which is capable of raster scanning light beams on a localized portion of the front side 48 of the semiconductor wafer 10 .
- localized portion is a relatively small portion of the total surface area of the front side 48 of the semiconductor wafer 10 .
- Examples of localized portions of the front side 48 of the semiconductor wafer 10 include the alignment marks 12 themselves, or a ‘clear-out’ portion 50 (see FIG. 1) surrounding each of the alignment marks 12 .
- Such clear-out portions typically have a width of 2-3 millimeters.
- the light source unit 36 may be configured as one of numerous types of light source units.
- the light source unit 36 may be configured as a scanning mercury-arc lamp which is capable of raster or otherwise scanning ultraviolet (UV) light beams on localized portions (e.g. the alignment marks 12 ) of the front side 48 of the semiconductor wafer 10 .
- the light source unit 36 may be configured as a laser raster scanner which is capable of raster scanning laser beams on localized portions (e.g. the alignment marks 12 ) of the front side 48 of the semiconductor wafer 10 .
- One such laser raster scanner which is suitable for use as the light source unit 36 of the present invention is an Alta 3500 Raster Scanner which is commercially available from Etec Systems, Incorporated of Hayward, Calif. It should be appreciated that the light source unit 36 may be embodied as numerous types of light source units in addition to a UV or laser light source units and may be operated to produce light at various wavelengths.
- Light beams (e.g. laser or UV) generated by the light source unit 36 cause selective etching of localized portions of the front side 48 of the semiconductor wafer 10 .
- light beams (e.g. laser or UV) generated by the light source unit 36 may be utilized to cause selective etching of all or part of the clear-out portions 50 of the front side 48 of the semiconductor wafer 10 thereby exposing the alignment marks 12 therein.
- the semiconductor wafer 10 when the semiconductor wafer 10 is positioned in the vacuum chamber 32 in the presence of the photochemical reactant gas (or gases), light beams generated by the light source unit 36 provide the energy necessary to break down the photochemical reactant gas in the area proximate the localized portion of the wafer 10 thereby causing a reactant specie to be generated from the photochemical reactant gas.
- the reactant specie in turn causes etching (i.e. removal) of material within the localized portion of the wafer 10 .
- the reactant specie generated by the breakdown of the photochemical reactant gas by the light beams impinging on the clear-out portion 50 etches the debris 26 (see FIG. 3D) deposited in the horizontal and vertical trenches (e.g. the trenches 24 ) thereby exposing the alignment marks 12 .
- the light source unit 36 may be operated to scan the localized portion (e.g. each of the clear-out portions 50 ) of the wafer 10 for a predetermined period of time in order to etch the front side 48 of the wafer 10 for an amount of time necessary to remove substantially all of the desired material (e.g. the debris 26 ).
- the controller 38 controls the laser raster scanner 36 via the signal line 52 such that the laser raster scanner 36 scans all or a portion of each of the clear-out portions 50 for a predetermined period of time.
- laser beams generated by the laser raster scanner 36 are impinged on the clear-out portions 50 of the front side 48 of the wafer 10 such that material (e.g. the debris 26 ) is removed from the front side 48 of the wafer 10 within the clear-out portion 50 (including the horizontal and vertical trenches associated with the alignment marks 12 ) by the reactant specie generated by presence of the energy from the laser beams.
- the controller 38 communicates with the laser raster scanner 36 such that the scanner 36 is deactuated thereby causing the scanner 36 to cease to emit laser beams which in turns ceases generation of reactant specie from the photochemical reactant gas.
- the wafer 10 ceases to be etched in the localized portion (e.g. the clear-out portion 50 ), or anywhere else for that matter, when reactant specie generation is ceased.
- the duration of the predetermined time period is selected to be long enough to adequately clear the debris 26 from the alignment marks 12 , yet not so long as to cause excessive etching of either the oxide layer 18 or the nitride layer 20 .
- the type of photochemical reactant gas utilized within the vacuum chamber 32 may also be selectively chosen so as to eliminate or reduce the amount of etching of the oxide layer 18 or the nitride layer 20 which occurs during clearing of the alignment marks 12 in the manner discussed above.
- the light source unit 36 may be operated to generate light beams either continuously or may alternatively pulse light beams onto the front side 48 of the semiconductor wafer 10 .
- the light source unit 36 may also be configured with a number of convex lenses or the like for focusing the light beams from the light source unit 36 onto the front side 48 of the semiconductor wafer 10 . It should be appreciated that such focusing increases the intensity of the light beams thereby increasing the reaction rate associated with the photochemical reactant gas.
- the etching system 30 may be utilized to clear debris 26 from horizontal and vertical trenches associated with the alignment marks 12 thereby exposing the alignment marks 12 .
- debris such as residual metal or dielectric may be deposited in the trenches associated with the alignment marks 12 .
- the semiconductor wafer 10 is first positioned in the alignment chamber 33 so as to be aligned by the coarse alignment mechanism 34 . Once aligned, the semiconductor wafer 10 is transferred so as to be positioned in the wafer chuck 35 within the vacuum chamber 32 .
- photochemical reactant gas is advanced from a gas source (not shown) into the vacuum chamber 32 via the inlet 40 .
- the vacuum pump (not shown) coupled to the outlet 42 maintains pressure within the vacuum chamber 32 at a predetermined pressure level.
- the light source unit 36 In the presence of the photochemical reactant gas, the light source unit 36 generates light beams (e.g. laser or UV light beams) which are utilized to cause selective etching of all or part of each of the clear-out portions 50 of the front side 48 of the semiconductor wafer 10 in order to remove the debris 26 from the horizontal and vertical trenches associated with the alignment marks 12 .
- light beams generated by the light source unit 36 are scanned on the front side 48 of the semiconductor wafer 10 over all or a portion of each of the clear-out portions 50 .
- the scanning light beams provide the energy necessary to break down the photochemical reactant gas in the area proximate the clear-out portions 50 thereby causing a reactant specie to be generated from the photochemical reactant gas.
- Such reactant specie generation selectively etches the debris 26 (see FIG. 3D) deposited in the horizontal and vertical trenches thereby exposing the alignment marks 12 (as shown in FIG. 3E). It should be appreciated that each of the remaining alignment marks 12 of the semiconductor wafer 10 are then exposed or otherwise cleared in a similar manner.
- the semiconductor wafer 12 may be advanced to subsequent wafer fabrication processes. For example, once the alignment marks 12 have been cleared or otherwise exposed by use of the etching system 30 , the wafer 10 may have a pattern associated with a metal layer printed thereon by use of a photolithographic stepper.
- the etching system 30 provides numerous advantages over systems which have heretofore been designed for the purpose of clearing alignment marks.
- the etching system 30 of the present invention may be utilized to clear or otherwise expose the alignment marks 12 of the wafer 10 in fewer steps relative to systems which have heretofore been designed.
- the etching system 30 of the present invention does not require the semiconductor wafer 10 to have a resist pattern printed or otherwise disposed thereon prior to etching of the alignment marks 12 .
- the light source unit 36 may alternatively be positioned outside of the vacuum chamber 32 such that light signals generated by the light source unit 36 are first directed through a sapphire window or the like positioned in an upper wall of the vacuum chamber 32 and thereafter impinged upon the front side 48 of the semiconductor wafer 10 .
- the wafer chuck 35 may be configured so as to be movable to a number of locations within the vacuum chamber 32 under the control of the controller 38 .
- the clear out portions 50 of the semiconductor wafer 10 may be selectively positioned under the light source unit 36 thereby allowing the light source unit 36 to be configured without positioning optics.
Landscapes
- Physics & Mathematics (AREA)
- Health & Medical Sciences (AREA)
- Epidemiology (AREA)
- Public Health (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Life Sciences & Earth Sciences (AREA)
- Atmospheric Sciences (AREA)
- Environmental & Geological Engineering (AREA)
- Plasma & Fusion (AREA)
- Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
Abstract
Description
- The present invention relates generally to semiconductor wafer fabrication, and more particularly to a method and apparatus for removing residual material from an alignment mark of a semiconductor wafer.
- Semiconductor integrated circuits are typically fabricated by a layering process in which several layers of material are fabricated on a surface of a wafer, or alternatively, on a surface of a previous layer. This fabrication process typically requires subsequent layers to be fabricated upon a smooth, planar surface of a previous layer. However, the surface topography of layers may be uneven due to an uneven topography associated with an underlying layer. As a result, a layer may need to be polished in order to present a smooth, planar surface for a subsequent processing step. For example, a layer may need to be polished prior to formation of a conductor layer or pattern on an outer surface of the layer.
- In general, a semiconductor wafer may be polished to remove high topography and surface defects such as scratches, roughness, or embedded particles of dirt or dust. The polishing process typically is accomplished with a polishing system that includes top and bottom platens (e.g. a polishing table and a wafer carrier or holder), between which the semiconductor wafer is positioned. The platens are moved relative to each other thereby causing material to be removed from the surface of the wafer. This polishing process is often referred to as mechanical planarization (MP) and is utilized to improve the quality and reliability of semiconductor devices. The polishing process may also involve the introduction of a chemical slurry to facilitate higher removal rates, along with the selective removal of materials fabricated on the semiconductor wafer. This polishing process is often referred to as chemical mechanical planarization or chemical mechanical polishing (CMP).
- Such polishing processes typically removes the topographic features of a number of alignment marks associated with the semiconductor wafer. Alignment marks are features such as a number of horizontal and vertical trenches defined in the semiconductor wafer at predetermined locations throughout the wafer which are utilized by fabrication equipment during various steps of wafer fabrication. For example, photolithographic steppers, which pattern images onto the wafer during fabrication thereof, utilize the alignment marks for aligning the semiconductor wafer with a corresponding patterning tool. In particular, prior to imaging a pattern on the semiconductor wafer, the photolithographic stepper aligns a patterning tool associated therewith to the alignment marks by detecting the edges of the alignment marks. It should therefore be appreciated that the alignment marks must be exposed or otherwise clearly defined prior to imaging of a pattern onto the semiconductor wafer.
- Traditionally, subsequent to polishing of the semiconductor wafer, the alignment marks are “cleared” or “exposed” by performing a print and etch process in which a layer of resist is initially patterned on the wafer. Thereafter, the wafer is etched by use of an etcher such as a plasma etcher such that material (e.g. residual metal, dielectric, or other debris) in the trenches of the alignment mark is removed from the wafer in the area proximate the alignment mark thereby exposing or otherwise clearing the alignment mark for subsequent use thereof.
- A plasma etcher typically consists of a vacuum chamber having a reactant gas present therein. A semiconductor wafer is positioned on an alignment mechanism so as to be positioned or aligned in a predetermined orientation. Thereafter, the semiconductor wafer is positioned within the vacuum chamber by a robotic arm mechanism. Application of an electric field within the vacuum chamber (e.g. an electric field at either RF or microwave frequencies) causes the reactant gas to be broken down thereby generating a plasma. Reactant species present in the plasma etch or otherwise remove the wafer material that is intended to be removed (i.e. material not covered or otherwise layered with a resist layer). Hence, in regard to fabrication methods which have heretofore been utilized to clear alignment marks, a resist layer is initially patterned on the wafer such that the areas proximate the alignment marks are exposed or otherwise not covered by the resist layer. Thereafter, the wafer is etched in the plasma etcher such that the material disposed on the alignment mark is etched by the plasma present in the vacuum chamber.
- However, the above-described prior art method of clearing alignment marks has a number of drawbacks associated therewith. For example, the above-described prior art method of clearing alignment marks undesirably requires a printing step for printing a masking layer onto the wafer prior to the etching step associated with clearing the alignment marks. Such an additional step undesirably increases costs associated with manufacture of the semiconductor wafer.
- Thus, a continuing need exists for a method and an apparatus which accurately and efficiently removes residual material or debris from an alignment mark subsequent to polishing of a semiconductor wafer. What is specifically needed is a method and an apparatus which accurately and efficiently removes material from an alignment mark subsequent to polishing of a semiconductor wafer which reduces the number of fabrication steps relative to prior art methods and apparatuses for removing material from an alignment mark.
- In accordance with one embodiment of the present invention, there is provided a method of exposing an alignment mark of a semiconductor wafer. The method includes the step of exposing at least a portion of the wafer to a photochemical reactant gas. The method also includes the step of impinging light beams on the wafer such that a reactant specie is generated from the photochemical reactant gas. Moreover, the method includes the step of removing material from the wafer with the reactant specie so as to expose said alignment mark.
- Pursuant to another embodiment of the present invention, there is provided a method of exposing an alignment mark defined in a first side of a semiconductor wafer. The method includes the step of engaging a second side of the wafer with a wafer chuck. The method also includes the step of positioning the wafer in a chamber having a photochemical reactant gas present therein during the engaging step. Moreover, the method includes the step of impinging laser beams on the first side of the wafer such that a reactant specie is generated from the photochemical reactant gas. Yet further, the method includes the step of removing material from the first side of the wafer with the reactant specie so as to expose the alignment mark.
- Pursuant to yet another embodiment of the present invention, there is provided an apparatus for exposing an alignment mark defined in a first side of a semiconductor wafer. The apparatus includes a chamber having a photochemical reactant gas present therein. The apparatus also includes a wafer chuck configured to engage the wafer by a second side of the wafer so as to position the wafer within the chamber. Moreover, the apparatus includes a light source unit positioned such that light beams generated by the light source unit are impinged on the first side of the wafer when the wafer is positioned within the chamber. Impingement of the light beams on the first side of the wafer causes a reactant specie to be generated from the photochemical reactant gas so as to remove material from the first side of the wafer thereby exposing the alignment mark.
- It is an object of the present invention to provide an improved method and apparatus for exposing an alignment mark of a semiconductor wafer.
- It is an object of the present invention to provide a new and useful method and apparatus for exposing an alignment mark of a semiconductor wafer.
- It is a further object of the present invention to provide a method and apparatus for exposing an alignment mark of a semiconductor wafer which requires fewer processing steps relative to heretofore designed methods and apparatuses.
- It is moreover an object of the present invention to provide an apparatus for exposing an alignment mark of a semiconductor wafer which is less mechanically complex relative to etching apparatuses which have heretofore been designed.
- The above and other objects, features, and advantages of the present invention will become apparent from the following description and the attached drawings.
- FIG. 1 is a plan view of a semiconductor wafer which shows the location of the alignment marks which are utilized during fabrication of the wafer, note that the alignment marks have been enlarged for clarity of description;
- FIG. 2 is an enlarged fragmentary view of the semiconductor wafer of FIG. 1 showing one of the alignment marks in greater detail;
- FIGS.3A-3E are fragmentary cross sectional views of the semiconductor wafer of FIG. 1 taken along the line 3-3 of FIG. 2 (as viewed in the direction of the arrows) during various steps of fabrication of the wafer; and
- FIG. 4 a diagrammatic view showing an etching system which incorporates the features of the present invention therein.
- While the invention is susceptible to various modifications and alternative forms, a specific embodiment thereof has been shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that there is no intent to limit the invention to the particular form disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
- Referring now to FIGS.1-3, there is shown a
semiconductor wafer 10 which has a number ofalignment marks 12 defined therein. Thealignment marks 12 are utilized by various types of manufacturing equipment during fabrication of thesemiconductor wafer 10. For example, thealignment marks 12 may be utilized to align thesemiconductor wafer 10 in a photolithographic stepper during patterning of a metal layer. Note that in FIG. 1, thesemiconductor wafer 10 is shown having four alignment marks 12. However, thesemiconductor wafer 10 may be configured to include any number of alignment marks to fit the particular needs of a given manufacturing process. - Each of the alignment marks12 includes a pattern of horizontal and vertical lines and spaces which are defined in certain layers of the
semiconductor wafer 10. In particular, thesemiconductor wafer 10 includes asemiconductor substrate 14, such as silicon. Thesemiconductor substrate 14 has a number of horizontal andvertical trenches 16 etched therein (see FIG. 3A). An oxide layer 18 (e.g. silicon oxide) and a nitride layer 20 (e.g. silicon nitride) are then deposited or otherwise disposed on the semiconductor substrate 14 (see FIGS. 3B and 3C). In particular, the fabrication process deposits theoxide layer 18 on thesemiconductor substrate 14 such that a corresponding number of horizontal andvertical trenches 22 are defined in thesemiconductor wafer 10 at a location above thesemiconductor substrate 14. Moreover, the fabrication process deposits thenitride layer 20 on theoxide layer 18 such that a corresponding number of horizontal andvertical trenches 24 are defined in thesemiconductor wafer 10 at a location above the oxide layer 18 (and hence the semiconductor substrate 14). As a result, the horizontal andvertical trenches 24 of the alignment marks 12 define a pattern which may be utilized by fabrication equipment (e.g. a photolithographic stepper) to align thesemiconductor wafer 10 during subsequent processing thereof. It should be appreciated that numerous other conformal layers such as additional oxide or nitride layers or a conformal metal layer may be deposited on thenitride layer 20 so long as subsequent horizontal and vertical trenches are fabricated to function as the alignment marks 12. - As shown in FIG. 3D, residual material or
debris 26 such as metal residue from a metal layer or dielectric residue from a dielectric layer may accumulate or otherwise be deposited in the horizontal and vertical trenches associated with the alignment marks 12 (e.g. thetrenches 24 in the case of where thenitride layer 20 is the outer layer of the alignment marks 12). It should be appreciated that such accumulation ofdebris 26 may be the result of a previous polishing step (e.g. CMP) in the fabrication process. Moreover, accumulation ofsuch debris 26 reduces or eliminates the effectiveness of the alignment marks 12 in facilitating alignment of thesemiconductor wafer 10 in fabrication equipment (e.g. a photolithographic stepper). In particular,such debris 26 may cause misalignment of thesemiconductor wafer 10 thereby potentially causing manufacturing defects (e.g. printing defects). - In order to remove the
debris 26 from thetrenches 24 so as to expose the alignment marks 12, an etching system 30 (see FIG. 4) according to the present invention etches or otherwise removes thedebris 26 from the alignment marks 12. What is meant herein by the phrases “expose the alignment mark” or “exposing the alignment mark” is debris removal to the extent that the debris is substantially removed from the horizontal and vertical trenches associated with the alignment mark such that the alignment mark is detectable or otherwise suitable for use by fabrication equipment (e.g. a photolithographic stepper) during fabrication of the semiconductor wafer. - The
etching system 30 includes avacuum chamber 32, analignment chamber 33, an alignment device ormechanism 34, awafer chuck 35, alight source unit 36, and acontroller 38. Thealignment mechanism 34 is positioned in thealignment chamber 33. Thealignment mechanism 34 of the present invention is preferably configured as a coarse alignment mechanism which has an alignment accuracy of one millimeter (i.e. ±1 mm) of its target. Examples of an alignment mechanism which is suitable for use as thealignment mechanism 34 of the present invention include the coarse alignment mechanism included in a model number 9600 plasma etching system which is commercially available from LAM Research Corporation of Fremont, Calif. or the coarse alignment mechanism included in a Centura model plasma etching systems which are commercially available from Applied Materials of Santa Clara, Calif. Once thesemiconductor wafer 10 has been aligned by thealignment mechanism 34, a carrier device such as a robotic arm mechanism or the like (not shown) transfers thesemiconductor wafer 10 from thealignment chamber 33 to thevacuum chamber 32. In particular, once thesemiconductor wafer 10 has been aligned by thealignment mechanism 34, a robotic arm mechanism (not shown) removes thesemiconductor wafer 10 from thealignment mechanism 34 and hence thealignment chamber 33, and thereafter places thesemiconductor wafer 10 in thewafer chuck 35 within thevacuum chamber 32. - The
vacuum chamber 32 has aninlet 40 which is fluidly coupled to a gas source (not shown) in order to provide for a flow of a photochemical reactant gas or gases into thevacuum chamber 32. The photochemical reactant gas may be any gas or mixture of gases which is utilized to etch wafer material in the presence of energy such as the energy supplied by thelight source unit 36. Examples of photochemical reactant gases include ClF3, F2, BrF3, Cl2, or combinations thereof such as ClF3/Cl2 and F2/Cl2. Such reactant gases, particularly when used in conjunction with a carrier gas such as N2, have been found to be particularly useful when etching oxides and nitrides. Other combinations of gases which may be utilized as a reactant gas of the present invention in order to etch oxides and nitrides include CF4/CHF3, C2F6/CHF3, CF4/O2, C2F6, SF6/He, and SF6/HBr/O2. Other combinations of gases which may be utilized as a reactant gas of the present invention in order to etch polysilicon or metals include Cl2/HBr/He and Cl2/BCl3. It should be noted that each of the above-mentioned combinations may also be utilized in conjunction with a carrier gas such as Ar or N2. It should be appreciated that the above-mentioned photochemical reactant gases, and the combinations thereof, are exemplary in nature and that numerous other photochemical reactant gases may also be utilized to fit the needs of a givenetching system 30. - The
vacuum chamber 32 also has anoutlet 42 which is fluidly coupled to a vacuum pump (not shown) in order to selectively reduce pressure within thevacuum chamber 32 to a predetermined pressure level. One vacuum chamber (and associated components) which is suitable for use as thevacuum chamber 32 of the present invention is the model number 9600 plasma etching system from LAM Research. Other suitable vacuum chambers (and associated components) which are suitable for use as thevacuum chamber 32 of the present invention are the model number P5000 and the Centura model plasma etching systems from Applied Materials. - The
wafer chuck 35 is configured to retain thesemiconductor wafer 10. In particular, thewafer chuck 35 includes retaining mechanisms (not shown) for holding a back side 46 (see FIGS. 3A-3E) of thesemiconductor wafer 10. For example, thewafer chuck 35 may include a clamp ring assembly (not shown) for retaining thesemiconductor wafer 10. - Moreover, the
wafer chuck 35 has aheating device 37 associated therewith. Theheating device 37 is provided to heat thesemiconductor wafer 10. In particular, theheating device 37 heats thesemiconductor wafer 10 to a predetermined temperature in order to provide energy which is utilized in conjunction with the energy provided by the light beams generated by thelight source unit 36 in order to generate the reactant specie from the photochemical reactant gas. In such an arrangement, temperature within thevacuum chamber 32 may be maintained within a predetermined operating range so as to facilitate etching of thesemiconductor wafer 10. For example, during etching of thesemiconductor wafer 10, temperature within the vacuum chamber is maintained above zero degrees Celsius (0°C.). - The
light source unit 36 is electrically coupled to thecontroller 38 via asignal line 52 and is positioned such that light beams generated by thelight source unit 36 are impinged or otherwise directed on afront side 48 of thesemiconductor wafer 10 when thewafer 10 is positioned in thevacuum chamber 32. Moreover, thelight source unit 36 is configured to impinge light beams on a localized portion of thefront side 48 of thesemiconductor wafer 10. In particular, thelight source unit 36 includes beam positioning, focusing, and scanning optics (not shown) such that light beams may be scanned on thefront side 48 of thesemiconductor wafer 10 at predetermined locations thereof. For example, thelight source unit 36 is preferably configured as a raster scanning light source unit which is capable of raster scanning light beams on a localized portion of thefront side 48 of thesemiconductor wafer 10. What is meant herein by the term “localized portion” is a relatively small portion of the total surface area of thefront side 48 of thesemiconductor wafer 10. Examples of localized portions of thefront side 48 of thesemiconductor wafer 10 include the alignment marks 12 themselves, or a ‘clear-out’ portion 50 (see FIG. 1) surrounding each of the alignment marks 12. Such clear-out portions typically have a width of 2-3 millimeters. - The
light source unit 36 may be configured as one of numerous types of light source units. For example, thelight source unit 36 may be configured as a scanning mercury-arc lamp which is capable of raster or otherwise scanning ultraviolet (UV) light beams on localized portions (e.g. the alignment marks 12) of thefront side 48 of thesemiconductor wafer 10. Moreover, thelight source unit 36 may be configured as a laser raster scanner which is capable of raster scanning laser beams on localized portions (e.g. the alignment marks 12) of thefront side 48 of thesemiconductor wafer 10. One such laser raster scanner which is suitable for use as thelight source unit 36 of the present invention is an Alta 3500 Raster Scanner which is commercially available from Etec Systems, Incorporated of Hayward, Calif. It should be appreciated that thelight source unit 36 may be embodied as numerous types of light source units in addition to a UV or laser light source units and may be operated to produce light at various wavelengths. - Light beams (e.g. laser or UV) generated by the
light source unit 36 cause selective etching of localized portions of thefront side 48 of thesemiconductor wafer 10. Hence, light beams (e.g. laser or UV) generated by thelight source unit 36 may be utilized to cause selective etching of all or part of the clear-outportions 50 of thefront side 48 of thesemiconductor wafer 10 thereby exposing the alignment marks 12 therein. In particular, when thesemiconductor wafer 10 is positioned in thevacuum chamber 32 in the presence of the photochemical reactant gas (or gases), light beams generated by thelight source unit 36 provide the energy necessary to break down the photochemical reactant gas in the area proximate the localized portion of thewafer 10 thereby causing a reactant specie to be generated from the photochemical reactant gas. The reactant specie in turn causes etching (i.e. removal) of material within the localized portion of thewafer 10. Hence, in the case of where the localized portion is selected to be all or part of each of the clear-outportions 50, the reactant specie generated by the breakdown of the photochemical reactant gas by the light beams impinging on the clear-outportion 50 etches the debris 26 (see FIG. 3D) deposited in the horizontal and vertical trenches (e.g. the trenches 24) thereby exposing the alignment marks 12. - It should be appreciated that the
light source unit 36 may be operated to scan the localized portion (e.g. each of the clear-out portions 50) of thewafer 10 for a predetermined period of time in order to etch thefront side 48 of thewafer 10 for an amount of time necessary to remove substantially all of the desired material (e.g. the debris 26). For example, in the case of when thelight source unit 36 is embodied as a laser raster scanner, thecontroller 38 controls thelaser raster scanner 36 via thesignal line 52 such that thelaser raster scanner 36 scans all or a portion of each of the clear-outportions 50 for a predetermined period of time. During such a predetermined period of time, laser beams generated by thelaser raster scanner 36 are impinged on the clear-outportions 50 of thefront side 48 of thewafer 10 such that material (e.g. the debris 26) is removed from thefront side 48 of thewafer 10 within the clear-out portion 50 (including the horizontal and vertical trenches associated with the alignment marks 12) by the reactant specie generated by presence of the energy from the laser beams. After the predetermined period of time, thecontroller 38 communicates with thelaser raster scanner 36 such that thescanner 36 is deactuated thereby causing thescanner 36 to cease to emit laser beams which in turns ceases generation of reactant specie from the photochemical reactant gas. It should be appreciated that thewafer 10 ceases to be etched in the localized portion (e.g. the clear-out portion 50), or anywhere else for that matter, when reactant specie generation is ceased. It should be noted that the duration of the predetermined time period is selected to be long enough to adequately clear thedebris 26 from the alignment marks 12, yet not so long as to cause excessive etching of either theoxide layer 18 or thenitride layer 20. Moreover, the type of photochemical reactant gas utilized within thevacuum chamber 32 may also be selectively chosen so as to eliminate or reduce the amount of etching of theoxide layer 18 or thenitride layer 20 which occurs during clearing of the alignment marks 12 in the manner discussed above. - Moreover, it should be further appreciated that the
light source unit 36 may be operated to generate light beams either continuously or may alternatively pulse light beams onto thefront side 48 of thesemiconductor wafer 10. Yet further, as alluded to above, thelight source unit 36 may also be configured with a number of convex lenses or the like for focusing the light beams from thelight source unit 36 onto thefront side 48 of thesemiconductor wafer 10. It should be appreciated that such focusing increases the intensity of the light beams thereby increasing the reaction rate associated with the photochemical reactant gas. - In operation, during fabrication of the
semiconductor wafer 10, theetching system 30 may be utilized to cleardebris 26 from horizontal and vertical trenches associated with the alignment marks 12 thereby exposing the alignment marks 12. In particular, subsequent to polishing (e.g. CMP) of thesemiconductor wafer 10, debris such as residual metal or dielectric may be deposited in the trenches associated with the alignment marks 12. Hence, in order to expose or clear the alignment marks 12, thesemiconductor wafer 10 is first positioned in thealignment chamber 33 so as to be aligned by thecoarse alignment mechanism 34. Once aligned, thesemiconductor wafer 10 is transferred so as to be positioned in thewafer chuck 35 within thevacuum chamber 32. - Once positioned in the
vacuum chamber 32, thesemiconductor wafer 10 is exposed to a photochemical reactant gas or gases. In particular, photochemical reactant gas is advanced from a gas source (not shown) into thevacuum chamber 32 via theinlet 40. Note that the vacuum pump (not shown) coupled to theoutlet 42 maintains pressure within thevacuum chamber 32 at a predetermined pressure level. - In the presence of the photochemical reactant gas, the
light source unit 36 generates light beams (e.g. laser or UV light beams) which are utilized to cause selective etching of all or part of each of the clear-outportions 50 of thefront side 48 of thesemiconductor wafer 10 in order to remove thedebris 26 from the horizontal and vertical trenches associated with the alignment marks 12. In particular, when thesemiconductor wafer 10 is positioned in thevacuum chamber 32 in the presence of the photochemical reactant gas, light beams generated by thelight source unit 36 are scanned on thefront side 48 of thesemiconductor wafer 10 over all or a portion of each of the clear-outportions 50. The scanning light beams provide the energy necessary to break down the photochemical reactant gas in the area proximate the clear-outportions 50 thereby causing a reactant specie to be generated from the photochemical reactant gas. Such reactant specie generation selectively etches the debris 26 (see FIG. 3D) deposited in the horizontal and vertical trenches thereby exposing the alignment marks 12 (as shown in FIG. 3E). It should be appreciated that each of the remaining alignment marks 12 of thesemiconductor wafer 10 are then exposed or otherwise cleared in a similar manner. - It should be appreciated that once each of the alignment marks12 has been exposed in the manner described above, the
semiconductor wafer 12 may be advanced to subsequent wafer fabrication processes. For example, once the alignment marks 12 have been cleared or otherwise exposed by use of theetching system 30, thewafer 10 may have a pattern associated with a metal layer printed thereon by use of a photolithographic stepper. - Hence, as described above, the
etching system 30 provides numerous advantages over systems which have heretofore been designed for the purpose of clearing alignment marks. For example, theetching system 30 of the present invention may be utilized to clear or otherwise expose the alignment marks 12 of thewafer 10 in fewer steps relative to systems which have heretofore been designed. In particular, theetching system 30 of the present invention does not require thesemiconductor wafer 10 to have a resist pattern printed or otherwise disposed thereon prior to etching of the alignment marks 12. - While the invention has been illustrated and described in detail in the drawings and foregoing description, such illustration and description is to be considered as exemplary and not restrictive in character, it being understood that only a preferred embodiment has been shown and described and that all changes and modifications that come within the spirit of the invention are desired to be protected.
- For example, it should be appreciated that the
light source unit 36 may alternatively be positioned outside of thevacuum chamber 32 such that light signals generated by thelight source unit 36 are first directed through a sapphire window or the like positioned in an upper wall of thevacuum chamber 32 and thereafter impinged upon thefront side 48 of thesemiconductor wafer 10. - In addition, it should be appreciated that the
wafer chuck 35 may be configured so as to be movable to a number of locations within thevacuum chamber 32 under the control of thecontroller 38. In such an arrangement, the clear outportions 50 of thesemiconductor wafer 10 may be selectively positioned under thelight source unit 36 thereby allowing thelight source unit 36 to be configured without positioning optics.
Claims (19)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/210,184 US6288773B2 (en) | 1998-12-11 | 1998-12-11 | Method and apparatus for removing residual material from an alignment mark of a semiconductor wafer |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/210,184 US6288773B2 (en) | 1998-12-11 | 1998-12-11 | Method and apparatus for removing residual material from an alignment mark of a semiconductor wafer |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010001571A1 true US20010001571A1 (en) | 2001-05-24 |
US6288773B2 US6288773B2 (en) | 2001-09-11 |
Family
ID=22781900
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/210,184 Expired - Lifetime US6288773B2 (en) | 1998-12-11 | 1998-12-11 | Method and apparatus for removing residual material from an alignment mark of a semiconductor wafer |
Country Status (1)
Country | Link |
---|---|
US (1) | US6288773B2 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030127107A1 (en) * | 2002-01-07 | 2003-07-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method for removing coating layers from alignment marks |
US20030224260A1 (en) * | 2002-06-03 | 2003-12-04 | Infineon Technologies North America Corp. | Lithography alignment and overlay measurement marks formed by resist mask blocking for MRAMs |
US20040043579A1 (en) * | 2002-09-04 | 2004-03-04 | Joachim Nuetzel | MRAM MTJ stack to conductive line alignment method |
US20060024923A1 (en) * | 2004-08-02 | 2006-02-02 | Chandrasekhar Sarma | Deep alignment marks on edge chips for subsequent alignment of opaque layers |
US20070076197A1 (en) * | 2005-10-04 | 2007-04-05 | Canon Kabushiki Kaisha | Exposure method, exposure apparatus, and device manufacturing method |
US20100320613A1 (en) * | 2004-03-25 | 2010-12-23 | Infineon Technologies Ag | Integrated circuit arrangement with an auxiliary indentation, particularly with aligning marks |
EP3447581A1 (en) * | 2017-08-23 | 2019-02-27 | ASML Netherlands B.V. | A clear-out tool, a lithographic apparatus and a device manufacturing method |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6529274B1 (en) * | 1999-05-11 | 2003-03-04 | Micron Technology, Inc. | System for processing semiconductor products |
KR100597043B1 (en) * | 2001-05-08 | 2006-07-04 | 에이에스엠엘 네델란즈 비.브이. | Optical Exposure Method, Device Manufacturing Method and Lithographic Projection Apparatus |
US7150811B2 (en) | 2002-11-26 | 2006-12-19 | Pei Company | Ion beam for target recovery |
US20050279453A1 (en) | 2004-06-17 | 2005-12-22 | Uvtech Systems, Inc. | System and methods for surface cleaning |
US20070056138A1 (en) * | 2005-09-13 | 2007-03-15 | International Business Machines Corporation | High volume brush cleaning apparatus |
US8233696B2 (en) * | 2007-09-22 | 2012-07-31 | Dynamic Micro System Semiconductor Equipment GmbH | Simultaneous wafer ID reading |
TWI630383B (en) * | 2017-10-17 | 2018-07-21 | 亞亞科技股份有限公司 | Positioning method for detecting perforated steel plate |
US11244907B2 (en) | 2020-01-02 | 2022-02-08 | International Business Machines Corporation | Metal surface preparation for increased alignment contrast |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4374915A (en) | 1981-07-30 | 1983-02-22 | Intel Corporation | High contrast alignment marker for integrated circuit fabrication |
US4632724A (en) | 1985-08-19 | 1986-12-30 | International Business Machines Corporation | Visibility enhancement of first order alignment marks |
DE4018954A1 (en) * | 1989-06-15 | 1991-01-03 | Mitsubishi Electric Corp | DRYING MACHINE |
US5090482A (en) * | 1990-01-03 | 1992-02-25 | Spectronix Ltd. | Method and apparatus for extinguishing fires |
US5656229A (en) | 1990-02-20 | 1997-08-12 | Nikon Corporation | Method for removing a thin film layer |
US5271798A (en) | 1993-03-29 | 1993-12-21 | Micron Technology, Inc. | Method for selective removal of a material from a wafer's alignment marks |
AU7682594A (en) * | 1993-09-08 | 1995-03-27 | Uvtech Systems, Inc. | Surface processing |
US5456756A (en) | 1994-09-02 | 1995-10-10 | Advanced Micro Devices, Inc. | Holding apparatus, a metal deposition system, and a wafer processing method which preserve topographical marks on a semiconductor wafer |
US5627110A (en) | 1994-10-24 | 1997-05-06 | Advanced Micro Devices, Inc. | Method for eliminating window mask process in the fabrication of a semiconductor wafer when chemical-mechanical polish planarization is used |
US5637966A (en) * | 1995-02-06 | 1997-06-10 | The Regents Of The University Of Michigan | Method for generating a plasma wave to accelerate electrons |
US5716873A (en) | 1996-05-06 | 1998-02-10 | Micro Technology, Inc. | Method for cleaning waste matter from the backside of a semiconductor wafer substrate |
US5705320A (en) | 1996-11-12 | 1998-01-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Recovery of alignment marks and laser marks after chemical-mechanical-polishing |
US6031598A (en) * | 1998-09-25 | 2000-02-29 | Euv Llc | Extreme ultraviolet lithography machine |
-
1998
- 1998-12-11 US US09/210,184 patent/US6288773B2/en not_active Expired - Lifetime
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030127107A1 (en) * | 2002-01-07 | 2003-07-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method for removing coating layers from alignment marks |
US6682605B2 (en) * | 2002-01-07 | 2004-01-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method for removing coating layers from alignment marks |
US20030224260A1 (en) * | 2002-06-03 | 2003-12-04 | Infineon Technologies North America Corp. | Lithography alignment and overlay measurement marks formed by resist mask blocking for MRAMs |
US6979526B2 (en) | 2002-06-03 | 2005-12-27 | Infineon Technologies Ag | Lithography alignment and overlay measurement marks formed by resist mask blocking for MRAMs |
US20040043579A1 (en) * | 2002-09-04 | 2004-03-04 | Joachim Nuetzel | MRAM MTJ stack to conductive line alignment method |
US6858441B2 (en) * | 2002-09-04 | 2005-02-22 | Infineon Technologies Ag | MRAM MTJ stack to conductive line alignment method |
US20100320613A1 (en) * | 2004-03-25 | 2010-12-23 | Infineon Technologies Ag | Integrated circuit arrangement with an auxiliary indentation, particularly with aligning marks |
US8901737B2 (en) * | 2004-03-25 | 2014-12-02 | Infineon Technologies Ag | Integrated circuit arrangement with an auxiliary indentation, particularly with aligning marks |
US7442624B2 (en) | 2004-08-02 | 2008-10-28 | Infineon Technologies Ag | Deep alignment marks on edge chips for subsequent alignment of opaque layers |
US20060024923A1 (en) * | 2004-08-02 | 2006-02-02 | Chandrasekhar Sarma | Deep alignment marks on edge chips for subsequent alignment of opaque layers |
US20070076197A1 (en) * | 2005-10-04 | 2007-04-05 | Canon Kabushiki Kaisha | Exposure method, exposure apparatus, and device manufacturing method |
EP3447581A1 (en) * | 2017-08-23 | 2019-02-27 | ASML Netherlands B.V. | A clear-out tool, a lithographic apparatus and a device manufacturing method |
WO2019037964A1 (en) * | 2017-08-23 | 2019-02-28 | Asml Netherlands B.V. | A clear-out tool, a lithographic apparatus and a device manufacturing method |
CN110998456A (en) * | 2017-08-23 | 2020-04-10 | Asml荷兰有限公司 | Cleaning tool, lithographic apparatus and device manufacturing method |
US20200183288A1 (en) * | 2017-08-23 | 2020-06-11 | Asml Netherlands B.V. | A clear-out tool, a lithographic apparatus and a device manufacturing method |
Also Published As
Publication number | Publication date |
---|---|
US6288773B2 (en) | 2001-09-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6288773B2 (en) | Method and apparatus for removing residual material from an alignment mark of a semiconductor wafer | |
US6261406B1 (en) | Confinement device for use in dry etching of substrate surface and method of dry etching a wafer surface | |
US7361234B2 (en) | Photolithographic stepper and/or scanner machines including cleaning devices and methods of cleaning photolithographic stepper and/or scanner machines | |
KR100808694B1 (en) | Cluster tool and method for process integration in manufacturing of a photomask | |
KR101114131B1 (en) | Chemical vapor deposition chamber with dual frequency bias and method for manufacturing a photomask using the same | |
US6949147B2 (en) | In situ module for particle removal from solid-state surfaces | |
US20080050661A1 (en) | Photomask fabrication utilizing a carbon hard mask | |
US7879510B2 (en) | Method for quartz photomask plasma etching | |
JP2011507274A (en) | Silicon carbide focus ring for plasma etching system | |
KR20010052752A (en) | Chamber having improved process monitoring window | |
US20090095421A1 (en) | Etch amount detection method, etching method, and etching system | |
KR20010033061A (en) | Method for high temperature etching of patterned layers using an organic mask stack | |
US20070023393A1 (en) | Interferometer endpoint monitoring device | |
US7425510B2 (en) | Methods of cleaning processing chamber in semiconductor device fabrication equipment | |
US6265138B1 (en) | Process and apparatus for oblique beam revolution, for the effective laser stripping of sidewalls | |
US7374866B2 (en) | System and method for exposure of partial edge die | |
WO1998056040A2 (en) | Electrostatic chucks | |
US20090032192A1 (en) | Method for Resist Strip in Presence of Low K Dielectric Material and Apparatus for Performing the Same | |
JP2002511642A (en) | Apparatus and method for improving etching uniformity | |
KR20010108643A (en) | Apparatus for manufacturing semiconductor device using plasma | |
JP2001023874A (en) | Method for forming resist pattern, method for manufacturing semiconductor device using the same, and semiconductor manufacturing apparatus |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: LSI LOGIC CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JOHNSON, GREGORY A.;TARAVADE, KUNAL N.;REEL/FRAME:009644/0138 Effective date: 19981210 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG Free format text: PATENT SECURITY AGREEMENT;ASSIGNORS:LSI CORPORATION;AGERE SYSTEMS LLC;REEL/FRAME:032856/0031 Effective date: 20140506 |
|
AS | Assignment |
Owner name: LSI CORPORATION, CALIFORNIA Free format text: CHANGE OF NAME;ASSIGNOR:LSI LOGIC CORPORATION;REEL/FRAME:033102/0270 Effective date: 20070406 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LSI CORPORATION;REEL/FRAME:035390/0388 Effective date: 20140814 |
|
AS | Assignment |
Owner name: LSI CORPORATION, CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS (RELEASES RF 032856-0031);ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:037684/0039 Effective date: 20160201 Owner name: AGERE SYSTEMS LLC, PENNSYLVANIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS (RELEASES RF 032856-0031);ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:037684/0039 Effective date: 20160201 |
|
AS | Assignment |
Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:037808/0001 Effective date: 20160201 Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:037808/0001 Effective date: 20160201 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041710/0001 Effective date: 20170119 Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041710/0001 Effective date: 20170119 |
|
AS | Assignment |
Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;BROADCOM CORPORATION;REEL/FRAME:044886/0001 Effective date: 20171208 |
|
AS | Assignment |
Owner name: CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERA Free format text: SECURITY INTEREST;ASSIGNORS:HILCO PATENT ACQUISITION 56, LLC;BELL SEMICONDUCTOR, LLC;BELL NORTHERN RESEARCH, LLC;REEL/FRAME:045216/0020 Effective date: 20180124 |
|
AS | Assignment |
Owner name: BELL NORTHERN RESEARCH, LLC, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:060885/0001 Effective date: 20220401 Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:060885/0001 Effective date: 20220401 Owner name: HILCO PATENT ACQUISITION 56, LLC, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:060885/0001 Effective date: 20220401 |