US20010000306A1 - High density flash memory architecture with columnar substrate coding - Google Patents

High density flash memory architecture with columnar substrate coding Download PDF

Info

Publication number
US20010000306A1
US20010000306A1 US09/733,427 US73342700A US2001000306A1 US 20010000306 A1 US20010000306 A1 US 20010000306A1 US 73342700 A US73342700 A US 73342700A US 2001000306 A1 US2001000306 A1 US 2001000306A1
Authority
US
United States
Prior art keywords
flash memory
cell
substrate
active substrate
columnar
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/733,427
Other versions
US6396737B2 (en
Inventor
Sukyoon Yoon
Pavel Klinger
Joo Yoon
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix America Inc
Original Assignee
Hyundai Electronics America Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hyundai Electronics America Inc filed Critical Hyundai Electronics America Inc
Priority to US09/733,427 priority Critical patent/US6396737B2/en
Publication of US20010000306A1 publication Critical patent/US20010000306A1/en
Application granted granted Critical
Publication of US6396737B2 publication Critical patent/US6396737B2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5621Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5621Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
    • G11C11/5628Programming or writing circuits; Data input circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5621Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
    • G11C11/5628Programming or writing circuits; Data input circuits
    • G11C11/5635Erasing circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5621Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
    • G11C11/5642Sensing or reading circuits; Data output circuits
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2211/00Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C2211/56Indexing scheme relating to G11C11/56 and sub-groups for features not covered by these groups
    • G11C2211/564Miscellaneous aspects
    • G11C2211/565Multilevel memory comprising elements in triple well structure

Definitions

  • Flash memory was originally developed as a derivative of Erasable Programmable Read Only Memory (EPROM).
  • EPROM Erasable Programmable Read Only Memory
  • Conventional EPROM technology uses hot electron injection (also called avalanche injection) to program the memory and ultraviolet (UV) light to erase the contents of the memory.
  • Avalanche injection of electrons into the floating gate is achieved by applying high positive voltage to both the drain and the control gate, and grounding the source. Exposing the cell to UV light increases the energy of the floating gate electrons to a level where they may jump the energy barrier between the floating gate and the oxide.
  • flash memory allows for electrical erasure of the contents of the memory, either of the entire memory array at once or of a sector of the memory at once, by way of cold electron tunneling (also called Fowler-Nordheim tunneling).
  • cold electron tunneling also called Fowler-Nordheim tunneling
  • FIG. 1 An example of a conventional single-transistor cell for flash memory is illustrated in FIG. 1.
  • Such a flash memory cell typically has thinner oxide under the floating gate (between the floating gate ( 106 ) and the channel) than an EPROM cell has.
  • the thinner oxide allows for erasure to be achieved via cold electron tunneling between the floating gate ( 106 ) and the source ( 104 ).
  • programming of conventional single-transistor cell flash memory is typically performed by applying high positive voltage to both the drain ( 102 ) via the bitline and the control gate ( 108 ) via the wordline, while grounding the source ( 104 ). This causes hot electron injection from the substrate ( 101 ) near the drain ( 102 ) to the floating gate ( 106 ).
  • This programming by way of hot electron injection is crude in that the charge stored in the floating gate ( 106 ) is difficult to control precisely.
  • This inability to control precisely the charge stored in the floating gate ( 106 ) is a first disadvantage of conventional single-transistor cell flash memory. This disadvantage makes it difficult to store multi-levels (i.e. more than one bit of information) in a flash cell.
  • Erasure of conventional single-transistor cell flash memory may be performed by applying a high positive voltage (for example, plus 12 volts) to the substrate ( 101 )and grounding the control gates ( 108 ) in a sector. This causes the tunneling of the electrons from the floating gates ( 106 ) to the sources ( 104 ). Portions of the memory smaller than a sector cannot be erased because the common substrate is shared by all cells in a sector.
  • the size of a sector may be, for example, 512 kilobits of cells for a 4 megabit flash memory organized into 8 sectors. Thus, the inability to erase portions of the memory smaller than a sector is a second disadvantage of conventional single-transistor cell flash memory.
  • conventional flash memory may instead utilize cells with two or more transistors.
  • each cell may include two transistors: one being a select transistor; and the other being a storage transistor. Utilizing such multiple-transistor cells, erasure of portions as small as a single word have been achieved. However, such multiple-transistor cells are substantially larger than single-transistor cells, and hence are not suitable for high density flash memory applications.
  • Cell size in conventional flash memory is limited by cell punchthrough requirements.
  • Cell punchthrough occurs when the depletion region of the drain junction merges with the depletion region of the source junction.
  • a minimum distance is typically required between drain ( 102 ) and source ( 104 ) along a bitline (or column). The higher the maximum voltage applied to a drain during operation, the larger the minimum distance must be. In this way, cell punchthrough limits the size of cells along the columnar direction, and so is a third disadvantage of conventional single-transistor cell flash memory.
  • the present invention relates to flash memory technology which overcomes the disadvantages and problems discussed above. Instead of using a common substrate ( 101 ) for each sector, the present invention uses trenches to isolate columnar active substrate regions ( 304 ) of the substrate ( 101 ) and further provides circuitry for independent access to each of these columnar regions ( 304 ).
  • the independent access to each of these columnar regions ( 304 ) provides a capability for achieving more precise control over the charge on the floating gates ( 106 ).
  • flash memory in accordance with the present invention is better suited for multi-level storage (storing of more than 1 bit of information per cell). Since each bitline may be accessed individually during erase, as well as during programming, a capability is provided to correct for any “overshoot” during the programming of a bit. Programming algorithms may use this capability in order to achieve the storage of more precise voltage levels which is needed for multi-level storage.
  • additional precision in the control of the stored voltage levels is provided by the present invention because both programming and erase utilize a tunneling mechanism, instead of an injection mechanism.
  • each of these columnar regions ( 304 ) provides a capability for areas of flash memory smaller than an entire sector to be erased at one time. Without columnar substrate isolation, all cells would be erased (or at least the charge on the floating gates would be substantially disturbed) by way of the common substrate even if the sources of individual rows were disconnected (or decoded).
  • n-polarity source line ( 504 ) corresponding to the selected wordline ( 108 ) floats to a level near to the positive voltage of the active substrate regions ( 304 ).
  • a single cell may be erased by applying a high negative voltage to the control gates ( 108 ) in a selected wordline, a small positive voltage to unselected wordlines to serve as an inhibit voltage, grounding the columnar active substrate region ( 304 ) corresponding to a particular bitline, and allowing the drains ( 102 ) and sources ( 104 ) to float. In this case, no voltage is induced in the floating source line ( 504 ) because ground does not induce any potential in the floating terminal. Hence, a single cell may be erased.
  • FIG. 1 is a cross-sectional schematic diagram illustrating a conventional single-transistor flash memory cell.
  • FIG. 2 is a cross-sectional schematic diagram illustrating a conventional triple-well substrate configuration.
  • FIG. 3A is a cross-sectional schematic diagram illustrating a triple-well substrate configuration including deep trench isolation (DTI) in accordance with a preferred embodiment of the present invention.
  • DTI deep trench isolation
  • FIG. 3B is a cross-sectional schematic diagram illustrating a triple-well substrate configuration including shallow trench isolation (STI) in accordance with a preferred embodiment of the present invention.
  • STI shallow trench isolation
  • FIG. 3C is a top-view schematic layout illustrating trenches and active substrate regions in accordance with a preferred embodiment of the present invention.
  • FIG. 4A is a cross-sectional schematic diagram illustrating a single-transistor flash memory cell along a bitline in accordance with a preferred embodiment of the present invention.
  • FIG. 4B is a cross-sectional schematic diagram illustrating a single-transistor flash memory cell along a wordline in accordance with a preferred embodiment of the present invention.
  • FIG. 5A is a first top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention.
  • FIG. 5B is a second top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention.
  • FIG. 5C is a third top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention.
  • FIG. 1 is a cross-sectional schematic diagram illustrating a conventional single-transistor flash memory cell.
  • the conventional cell is shown as being based on a triple p-well ( 101 ) which is the topmost well of a conventional triple well substrate configuration.
  • a conventional triple well substrate configuration is illustrated in FIG. 2.
  • the conventional cell includes a n+ doped drain ( 102 ), a n+ doped source ( 104 ), a floating gate (FG) ( 106 ), a control gate ( 108 ), oxide ( 110 ), a drain contact ( 112 ), and a source contact ( 114 ).
  • the drain voltage is represented by Vd
  • the source voltage is represented by Vs
  • the control gate voltage is represented by Vg. Flash memory is conventionally configured such that the wordline [WL] is the control gate ( 108 ) and the bitline [BL] connects to the drain ( 102 ).
  • the conventional cell is typically programmed by hot electron injection from the channel (the substrate region between the drain ( 102 ) and the source ( 104 )) to the floating gate ( 106 ). This is typically achieved by applying a high positive voltage to both the drain ( 102 ) and the control gate ( 108 ) while grounding the source ( 104 ). Electrons are thus injected into the floating gate ( 106 ).
  • the cell has been programmed, there is a negative charge on the floating gate due to the electrons collected thereon. The negative charge raises the threshold voltage of the device as seen from the control gate ( 108 ).
  • the transistor will not turn on, as long as the control gate voltage is lower than the cell threshold voltage.
  • the conventional cell is typically erased by cold electron tunneling by applying a high positive voltage to the source ( 104 ) or to the Pwell ( 101 ) while grounding the control gate ( 108 ). This causes electrons from the floating gate ( 106 ) to tunnel to the source ( 104 ).
  • the collection of electrons on the floating gate ( 106 ) has been removed. This reduces the threshold voltage of the device.
  • a positive voltage is applied to the control gate ( 108 )
  • the transistor will turn on.
  • FIG. 1 is for purposes of illustration and is not drawn to scale.
  • source and drain may be more asymmetrical than is shown in FIG. 1, with different junction depths.
  • the other figures in this application are also for purposes of illustration are not drawn to scale.
  • FIG. 2 is a cross-sectional schematic diagram illustrating a conventional triple-well substrate configuration.
  • the configuration includes a p doped substrate ( 202 ). Within the p doped substrate, a n doped well ( 204 ) is formed. Within the n doped well ( 204 ), a p doped well ( 101 ) is formed. It is on this Pwell (the triple Pwell) ( 101 ) that the cell shown in FIG. 1 is formed.
  • the present invention relates to isolating the substrate for each bitline (or column) of cells from the substrates of the other bitlines.
  • This isolation is not feasible to achieve by creating separate Pwells during the Pwell implant because, at least for small bitline separations (for example, less than 0.5 micrometers given current technology), the separate Pwells would merge due to lateral diffusion.
  • the present invention relates to using trenches to achieve the isolation. Two options for using trenches to achieve the isolation are illustrated in FIGS. 3A and 3B.
  • FIG. 3A is a cross-sectional schematic diagram illustrating a triple-well substrate configuration including deep trench isolation (DTI) in accordance with a preferred embodiment of the present invention.
  • the configuration of FIG. 3 includes a deep trench ( 302 ) which is filled with oxide.
  • the deep trench ( 302 ) extends to a depth somewhat below the bottom of the Pwell ( 101 ) in order to ensure isolation of active substrate regions ( 304 ) within the Pwell ( 101 ).
  • the sidewalls may be implanted with p-implant. P-implant in the trench sidewalls increases the threshold (turn on) voltage for the trenches thereby ensuring that they remain in the “off” state and serve as isolation regions.
  • FIG. 3B is a cross-sectional schematic diagram illustrating a triple-well substrate configuration including shallow trench isolation (STI) in accordance with a preferred embodiment of the present invention.
  • STI shallow trench isolation
  • the configuration of FIG. 3B uses a combination of a deep n+ implant ( 306 ) followed by a shallow trench ( 308 ) which is filled with oxide. It would be problematic to utilize n+ implant alone to fully isolate the active substrate regions ( 304 ) along the entire depth of the Pwell ( 101 ). So, instead, n+ implant ( 306 ) is used in the deep regions, and shallow trenches ( 308 ) filled with oxide are used in the shallow regions above the n+ implants.
  • each active substrate region ( 304 ) being isolated from the other regions ( 304 ) by trenches ( 302 or 306 + 308 ), and each of the active substrate regions ( 304 ) comprising an isolated columnar substrate onto which a column of flash memory cells are formed.
  • FIG. 3C is a top-view schematic layout illustrating trenches ( 302 or 306 + 308 ) and multiple active substrate regions ( 304 ) in accordance with a preferred embodiment of the present invention.
  • the multiple active substrate regions ( 304 ) are shown separated by the trenches ( 302 or 306 + 308 ) in a columnar configuration, where each isolated active substrate region ( 304 ) corresponds to a column or bitline.
  • FIG. 4A is a cross-sectional schematic diagram illustrating a single-transistor flash memory cell along a bitline in accordance with a preferred embodiment of the present invention.
  • the cell of FIG. 4 differs from the cell of FIG. 1 in a few significant aspects.
  • the cell of FIG. 4 is formed on an isolated columnar active substrate region ( 304 ) of the substrate while the cell of FIG. 1 is not.
  • an electrical connection ( 402 ) is made to the isolated columnar active substrate region ( 304 ).
  • the electrical connection ( 402 ) may be used as a sort of second bitline [BL′] for purposes of program and erase, while the first bitline [BL] may be used for purposes of read only (and allowed to float during program and erase).
  • no source contact ( 114 ) is needed because local interconnect is used to connect to the sources ( 104 ).
  • FIG. 4B is a cross-sectional schematic diagram illustrating a single-transistor flash memory cell along a wordline in accordance with a preferred embodiment of the present invention.
  • the floating gate ( 106 ) is formed by a first polysilicon layer (poly 1 )
  • the control gate ( 108 ) is formed by a second polysilicon layer (poly 2 ).
  • the present invention also relates to providing for connections to the flash cells, including separate access to each columnar active substrate region ( 304 ). Three options for providing for the connections are illustrated in FIGS. 5A, 5B, and 5 C.
  • FIG. 5A is a first top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention.
  • the first layout includes floating gates (FG) ( 106 ), drain contacts ( 112 ), Pwell contacts ( 402 ), drain lines [BL] ( 502 ), source lines ( 504 ), control lines [WL] ( 506 ), and substrate lines [BL′] ( 508 ).
  • FG floating gates
  • drain contacts 112
  • Pwell contacts 402
  • drain lines [BL] 502
  • source lines 504
  • control lines [WL] 506
  • substrate lines [BL′] 508 .
  • the layout dimensions are meant for purposes of illustration and are not meant to be exact.
  • the Pwell contacts ( 402 ) need not be made for every cell or pair of cells, but only as often as needed to keep the columnar substrate resistance sufficiently low.
  • the floating gates ( 106 ) are shown as formed from a first polysilicon layer (poly 1 ).
  • the drain lines ( 502 ) are shown as formed from a first metal layer (metal 1 ) and are connected to the drains ( 102 ) via the drain contacts ( 112 ). Voltages on the drain lines ( 502 ) are represented by Vd.
  • the source lines ( 504 ) are shown as formed from local interconnect (LI) and are connected to the sources ( 104 ). Because local interconnect is used, no source contact is needed to connect to each source ( 104 ).
  • Vs Voltages on the source lines ( 504 ) are represented by Vs.
  • the source lines ( 104 ) comprise common source lines which are each shared by a pair of rows of cells.
  • Local interconnect is a metal conductor capable of crossing isolation regions such as trenches. Local interconnect is also situated in a different level than regular metal (aluminum) or polysilicon, allowing it to cross those conductors. In a preferred embodiment, the local interconnect comprises tungsten.
  • the control lines ( 506 ) are shown as formed from a second polysilicon layer (poly 2 ). Above each floating gate ( 106 ), a control gate ( 108 ) is formed by a control line ( 506 ).
  • Vg Voltages on the control lines ( 506 ) are represented by Vg.
  • the substrate lines ( 508 ) are shown to be formed from a third polysilicon layer (poly 3 ) and are connected to the isolated columnar active substrate regions ( 304 ) via the Pwell contacts ( 402 ). Voltages on the substrate lines ( 508 ) are represented by Vb.
  • the Pwell contacts ( 402 ) shown in FIG. 5A comprise in-array contacts to the isolated columnar active substrate regions ( 304 ). Such contacts ( 402 ) along the columns are necessary for cases where substrate resistance is sufficiently high to require them. Otherwise, if contacts are only made at the ends of the columnar active substrate regions ( 304 ), then the voltage drops due to the substrate resistance would substantially effect the substrate voltage (Vb) at cells towards the middle of the columns.
  • FIG. 5B is a second top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention.
  • the second layout in FIG. 5B includes neither in-array Pwell contacts ( 402 ) nor substrate lines ( 508 ).
  • contacts (not shown) are only made at the ends of the columnar active substrate regions ( 304 ) because substrate resistance is sufficiently low.
  • the second bit lines [BL′] (not shown), which are utilized during program and erase, are connected to these end-of-column contacts.
  • the second layout should allow for a smaller cell size than the first layout.
  • FIG. 5C is a third top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention.
  • the third layout in FIG. 5C includes a different configuration for the source lines ( 504 ).
  • the third layout does not include in-array Pwell contacts ( 402 ) and hence has an estimated cell size of 0.675 square microns using 0.25 micron fabrication technology.
  • the n-diffusion opening areas drawn in FIG. 5C designate openings in the mask used for n-diffusion implantation.
  • the diffusion regions will only be formed in the active regions, and therefore the sources ( 104 ) of cells located along the same wordline will not be connected.
  • the source ( 104 ) of a selected cell is permanently connected to the substrate ( 304 ).
  • a common source is typically grounded during program operation and either floating (for channel erase) or under positive voltage (for source erase) during erase operation.
  • the source ( 104 ) cannot be kept floating during erase operation, but this does not preclude erasing the cell.
  • all sources are connected together which can be realized by tying all LI lines.
  • Table 1 shows an example of operational conditions for a flash memory cell in accordance with the present invention.
  • the voltages shown in Table 1 are for purposes of illustration only and are meant to be neither exact nor limiting.
  • the source voltage Vs is shown as floating during certain operations in the above table, the source voltage Vs is actually allowed to float only under the layout schemes of FIGS. 5A and 5B. Under the layout scheme of FIG. 5C, the source voltage Vs would generally be equal to the substrate voltage Vb.
  • flash memory in accordance with the present invention is well suited for multi-level storage operation in which more than 1 bit of information is stored per cell.
  • the independent access to each of the columnar regions ( 304 ) provides a capability for achieving more precise control over the voltages stored on the floating gates ( 106 ). More precise control over the stored voltages is required for multi-level storage. Since each bitline may be accessed individually during erase, as well as during programming, a capability is provided to correct for any “overshoot” during the programming of a bit. Programming algorithms may use this capability in order to achieve the storage of more precise voltage levels which is needed for multi-level storage.
  • additional precision in the control of the stored voltage levels is provided by the present invention because both programming and erase utilize a tunneling mechanism, instead of an injection mechanism.
  • the independent access to each of these columnar regions ( 304 ) provides a capability for areas of flash memory smaller than an entire sector to be erased at one time.
  • As few as one or two wordlines (also called rows) may be erased at one time by applying a high negative voltage to control gates ( 108 ) of the selected wordline, a small positive voltage to the control gates ( 108 ) of the unselected wordlines, and a high positive voltage to the active substrate regions ( 304 ), while allowing the sources ( 104 ) and drains ( 102 ) to float.
  • the n-polarity source line ( 504 ) corresponding to the selected wordline ( 108 ) floats to a level near to the positive voltage of the active substrate regions ( 304 ).
  • each wordline has its own source line ( 504 ), then one wordline at a time may be so erased.
  • two neighboring wordlines share a common source line ( 504 ), then two neighboring wordlines at a time may be so erased.
  • a single cell may be erased by applying a high negative voltage to the control gates ( 108 ) in a selected wordline, grounding the columnar active substrate region ( 304 ) corresponding to a particular bitline, and allowing the drains ( 102 ) and sources ( 104 ) to float. In this case, no voltage is induced in the floating source line ( 504 ). Hence, a single cell may be erased.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)

Abstract

Instead of using a common substrate (101) for each sector of a flash memory, trenches are used to isolate columnar active substrate regions (304) of the substrate (101), and independent access to each of these columnar regions (304) is provided. First, the independent access to each of these columnar regions (304) provides a capability for achieving more precise control over the voltage on the floating gates (106). For example, flash memory in accordance with the present invention is better suited for multi-level storage (storing of more than 1 bit of information per cell). Second, the independent access to each of these columnar regions (304) also provides a capability for areas of flash memory smaller than an entire sector to be erased at one time. Finally, since both programming and erasing is achieved by way of cold electron tunneling from the columnar active substrate region (304), no high voltages need to be applied to either the drain (102) or source (104). This is advantageous in that the minimum distance required by cell punchthrough is reduced. Hence, higher densities of flash memory may be achieved.

Description

    BACKGROUND OF THE INVENTION
  • 1. Flash memory was originally developed as a derivative of Erasable Programmable Read Only Memory (EPROM). Conventional EPROM technology uses hot electron injection (also called avalanche injection) to program the memory and ultraviolet (UV) light to erase the contents of the memory. Avalanche injection of electrons into the floating gate is achieved by applying high positive voltage to both the drain and the control gate, and grounding the source. Exposing the cell to UV light increases the energy of the floating gate electrons to a level where they may jump the energy barrier between the floating gate and the oxide.
  • 2. Conventional single-transistor cell flash memory technology is similar to single-transistor cell EPROM technology. However, flash memory allows for electrical erasure of the contents of the memory, either of the entire memory array at once or of a sector of the memory at once, by way of cold electron tunneling (also called Fowler-Nordheim tunneling).
  • 3. An example of a conventional single-transistor cell for flash memory is illustrated in FIG. 1. Such a flash memory cell typically has thinner oxide under the floating gate (between the floating gate (106) and the channel) than an EPROM cell has. The thinner oxide allows for erasure to be achieved via cold electron tunneling between the floating gate (106) and the source (104).
  • 4. Like programming of EPROM, programming of conventional single-transistor cell flash memory is typically performed by applying high positive voltage to both the drain (102) via the bitline and the control gate (108) via the wordline, while grounding the source (104). This causes hot electron injection from the substrate (101) near the drain (102) to the floating gate (106). This programming by way of hot electron injection is crude in that the charge stored in the floating gate (106) is difficult to control precisely. This inability to control precisely the charge stored in the floating gate (106) is a first disadvantage of conventional single-transistor cell flash memory. This disadvantage makes it difficult to store multi-levels (i.e. more than one bit of information) in a flash cell.
  • 5. Erasure of conventional single-transistor cell flash memory may be performed by applying a high positive voltage (for example, plus 12 volts) to the substrate (101)and grounding the control gates (108) in a sector. This causes the tunneling of the electrons from the floating gates (106) to the sources (104). Portions of the memory smaller than a sector cannot be erased because the common substrate is shared by all cells in a sector. The size of a sector may be, for example, 512 kilobits of cells for a 4 megabit flash memory organized into 8 sectors. Thus, the inability to erase portions of the memory smaller than a sector is a second disadvantage of conventional single-transistor cell flash memory.
  • 6. As an alternative to using single-transistor cells, conventional flash memory may instead utilize cells with two or more transistors. For example, each cell may include two transistors: one being a select transistor; and the other being a storage transistor. Utilizing such multiple-transistor cells, erasure of portions as small as a single word have been achieved. However, such multiple-transistor cells are substantially larger than single-transistor cells, and hence are not suitable for high density flash memory applications.
  • 7. Cell size in conventional flash memory is limited by cell punchthrough requirements. Cell punchthrough occurs when the depletion region of the drain junction merges with the depletion region of the source junction. In order to prevent cell punchthrough, a minimum distance is typically required between drain (102) and source (104) along a bitline (or column). The higher the maximum voltage applied to a drain during operation, the larger the minimum distance must be. In this way, cell punchthrough limits the size of cells along the columnar direction, and so is a third disadvantage of conventional single-transistor cell flash memory.
  • SUMMARY OF THE INVENTION
  • 8. The present invention relates to flash memory technology which overcomes the disadvantages and problems discussed above. Instead of using a common substrate (101) for each sector, the present invention uses trenches to isolate columnar active substrate regions (304) of the substrate (101) and further provides circuitry for independent access to each of these columnar regions (304).
  • 9. As a first advantage, the independent access to each of these columnar regions (304) provides a capability for achieving more precise control over the charge on the floating gates (106). For example, flash memory in accordance with the present invention is better suited for multi-level storage (storing of more than 1 bit of information per cell). Since each bitline may be accessed individually during erase, as well as during programming, a capability is provided to correct for any “overshoot” during the programming of a bit. Programming algorithms may use this capability in order to achieve the storage of more precise voltage levels which is needed for multi-level storage. In addition, additional precision in the control of the stored voltage levels is provided by the present invention because both programming and erase utilize a tunneling mechanism, instead of an injection mechanism.
  • 10. As a second advantage, the independent access to each of these columnar regions (304) provides a capability for areas of flash memory smaller than an entire sector to be erased at one time. Without columnar substrate isolation, all cells would be erased (or at least the charge on the floating gates would be substantially disturbed) by way of the common substrate even if the sources of individual rows were disconnected (or decoded). With columnar substrate isolation, as few as one or two wordlines (also called rows) may be erased at one time by applying a high negative voltage to control gates (108) of the selected wordline, a small positive voltage to the control gates (108) of the unselected wordlines, and a high positive voltage to the active substrate regions (304), while allowing the sources (104) and drains (102) to float. In this case, the n-polarity source line (504) corresponding to the selected wordline (108) floats to a level near to the positive voltage of the active substrate regions (304). Hence, if each wordline has its own source line (504), then one wordline at a time may be so erased. Alternatively, if two neighboring wordlines share a common source line (504), then two neighboring wordlines at a time may be so erased. Moreover, even smaller than one or two word lines, a single cell may be erased by applying a high negative voltage to the control gates (108) in a selected wordline, a small positive voltage to unselected wordlines to serve as an inhibit voltage, grounding the columnar active substrate region (304) corresponding to a particular bitline, and allowing the drains (102) and sources (104) to float. In this case, no voltage is induced in the floating source line (504) because ground does not induce any potential in the floating terminal. Hence, a single cell may be erased.
  • 11. As a third advantage, since both programming and erasing is achieved by way of cold electron tunneling from the columnar active substrate region (304), no high voltages need to be applied to either the drain (102) or source (104). This is advantageous in that the minimum distance required by cell punchthrough is reduced. As a result, the size of the cell may be reduced along the columnar direction. Hence, higher densities of flash memory may be achieved.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • 12.FIG. 1 is a cross-sectional schematic diagram illustrating a conventional single-transistor flash memory cell.
  • 13.FIG. 2 is a cross-sectional schematic diagram illustrating a conventional triple-well substrate configuration.
  • 14.FIG. 3A is a cross-sectional schematic diagram illustrating a triple-well substrate configuration including deep trench isolation (DTI) in accordance with a preferred embodiment of the present invention.
  • 15.FIG. 3B is a cross-sectional schematic diagram illustrating a triple-well substrate configuration including shallow trench isolation (STI) in accordance with a preferred embodiment of the present invention.
  • 16.FIG. 3C is a top-view schematic layout illustrating trenches and active substrate regions in accordance with a preferred embodiment of the present invention.
  • 17.FIG. 4A is a cross-sectional schematic diagram illustrating a single-transistor flash memory cell along a bitline in accordance with a preferred embodiment of the present invention.
  • 18.FIG. 4B is a cross-sectional schematic diagram illustrating a single-transistor flash memory cell along a wordline in accordance with a preferred embodiment of the present invention.
  • 19.FIG. 5A is a first top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention.
  • 20.FIG. 5B is a second top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention.
  • 21.FIG. 5C is a third top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention.
  • DESCRIPTION OF THE SPECIFIC EMBODIMENTS
  • 22.FIG. 1 is a cross-sectional schematic diagram illustrating a conventional single-transistor flash memory cell. The conventional cell is shown as being based on a triple p-well (101) which is the topmost well of a conventional triple well substrate configuration. Such a conventional triple well substrate configuration is illustrated in FIG. 2.
  • 23. The conventional cell includes a n+ doped drain (102), a n+ doped source (104), a floating gate (FG) (106), a control gate (108), oxide (110), a drain contact (112), and a source contact (114). The drain voltage is represented by Vd, the source voltage is represented by Vs, and the control gate voltage is represented by Vg. Flash memory is conventionally configured such that the wordline [WL] is the control gate (108) and the bitline [BL] connects to the drain (102).
  • 24. The conventional cell is typically programmed by hot electron injection from the channel (the substrate region between the drain (102) and the source (104)) to the floating gate (106). This is typically achieved by applying a high positive voltage to both the drain (102) and the control gate (108) while grounding the source (104). Electrons are thus injected into the floating gate (106). When the cell has been programmed, there is a negative charge on the floating gate due to the electrons collected thereon. The negative charge raises the threshold voltage of the device as seen from the control gate (108). Hence, with the application of a positive voltage on the control gate (108), the transistor will not turn on, as long as the control gate voltage is lower than the cell threshold voltage.
  • 25. The conventional cell is typically erased by cold electron tunneling by applying a high positive voltage to the source (104) or to the Pwell (101) while grounding the control gate (108). This causes electrons from the floating gate (106) to tunnel to the source (104). When the cell has been erased, the collection of electrons on the floating gate (106) has been removed. This reduces the threshold voltage of the device. Hence, when a positive voltage is applied to the control gate (108), the transistor will turn on.
  • 26. Note that FIG. 1 is for purposes of illustration and is not drawn to scale. For example, source and drain may be more asymmetrical than is shown in FIG. 1, with different junction depths. Similarly, the other figures in this application are also for purposes of illustration are not drawn to scale.
  • 27.FIG. 2 is a cross-sectional schematic diagram illustrating a conventional triple-well substrate configuration. The configuration includes a p doped substrate (202). Within the p doped substrate, a n doped well (204) is formed. Within the n doped well (204), a p doped well (101) is formed. It is on this Pwell (the triple Pwell) (101) that the cell shown in FIG. 1 is formed.
  • 28. As discussed above, the present invention relates to isolating the substrate for each bitline (or column) of cells from the substrates of the other bitlines. This isolation is not feasible to achieve by creating separate Pwells during the Pwell implant because, at least for small bitline separations (for example, less than 0.5 micrometers given current technology), the separate Pwells would merge due to lateral diffusion. Hence, the present invention relates to using trenches to achieve the isolation. Two options for using trenches to achieve the isolation are illustrated in FIGS. 3A and 3B.
  • 29.FIG. 3A is a cross-sectional schematic diagram illustrating a triple-well substrate configuration including deep trench isolation (DTI) in accordance with a preferred embodiment of the present invention. In addition to the triple well substrate configuration of FIG. 2, the configuration of FIG. 3 includes a deep trench (302) which is filled with oxide. In a preferred embodiment, the deep trench (302) extends to a depth somewhat below the bottom of the Pwell (101) in order to ensure isolation of active substrate regions (304) within the Pwell (101). To ensure isolation along the sidewalls of the trenches (302), the sidewalls may be implanted with p-implant. P-implant in the trench sidewalls increases the threshold (turn on) voltage for the trenches thereby ensuring that they remain in the “off” state and serve as isolation regions.
  • 30.FIG. 3B is a cross-sectional schematic diagram illustrating a triple-well substrate configuration including shallow trench isolation (STI) in accordance with a preferred embodiment of the present invention. Instead of using the deep trench isolation of FIG. 3A, the configuration of FIG. 3B uses a combination of a deep n+ implant (306) followed by a shallow trench (308) which is filled with oxide. It would be problematic to utilize n+ implant alone to fully isolate the active substrate regions (304) along the entire depth of the Pwell (101). So, instead, n+ implant (306) is used in the deep regions, and shallow trenches (308) filled with oxide are used in the shallow regions above the n+ implants.
  • 31. Although for purposes of illustration only one active substrate region (304) is shown in FIGS. 3A and 3B, multiple active substrate regions (304) are formed in accordance with this invention. Each of the active substrate regions (304) being isolated from the other regions (304) by trenches (302 or 306+308), and each of the active substrate regions (304) comprising an isolated columnar substrate onto which a column of flash memory cells are formed.
  • 32.FIG. 3C is a top-view schematic layout illustrating trenches (302 or 306+308) and multiple active substrate regions (304) in accordance with a preferred embodiment of the present invention. The multiple active substrate regions (304) are shown separated by the trenches (302 or 306+308) in a columnar configuration, where each isolated active substrate region (304) corresponds to a column or bitline.
  • 33.FIG. 4A is a cross-sectional schematic diagram illustrating a single-transistor flash memory cell along a bitline in accordance with a preferred embodiment of the present invention. The cell of FIG. 4 differs from the cell of FIG. 1 in a few significant aspects. First, the cell of FIG. 4 is formed on an isolated columnar active substrate region (304) of the substrate while the cell of FIG. 1 is not. Second, an electrical connection (402) is made to the isolated columnar active substrate region (304). Third, because of the electrical contact (402) to the isolated region (304), erasure of the cell may be performed using cold electron tunneling from the floating gate (106) to the isolated columnar active substrate region (304). Hence, the electrical connection (402) may be used as a sort of second bitline [BL′] for purposes of program and erase, while the first bitline [BL] may be used for purposes of read only (and allowed to float during program and erase). Fourth, no source contact (114) is needed because local interconnect is used to connect to the sources (104).
  • 34.FIG. 4B is a cross-sectional schematic diagram illustrating a single-transistor flash memory cell along a wordline in accordance with a preferred embodiment of the present invention. As shown in FIG. 4B, the floating gate (106) is formed by a first polysilicon layer (poly1), and the control gate (108) is formed by a second polysilicon layer (poly2).
  • 35. As discussed above, the present invention also relates to providing for connections to the flash cells, including separate access to each columnar active substrate region (304). Three options for providing for the connections are illustrated in FIGS. 5A, 5B, and 5C.
  • 36.FIG. 5A is a first top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention. The first layout includes floating gates (FG) (106), drain contacts (112), Pwell contacts (402), drain lines [BL] (502), source lines (504), control lines [WL] (506), and substrate lines [BL′] (508). Note that the layout dimensions are meant for purposes of illustration and are not meant to be exact. In addition, the Pwell contacts (402) need not be made for every cell or pair of cells, but only as often as needed to keep the columnar substrate resistance sufficiently low.
  • 37. In the first layout, the floating gates (106) are shown as formed from a first polysilicon layer (poly1). The floating gates (106), of course, float in that they are surrounded by silicon dioxide and hence there are no direct connections to them. The drain lines (502) are shown as formed from a first metal layer (metal1) and are connected to the drains (102) via the drain contacts (112). Voltages on the drain lines (502) are represented by Vd. The source lines (504) are shown as formed from local interconnect (LI) and are connected to the sources (104). Because local interconnect is used, no source contact is needed to connect to each source (104). Voltages on the source lines (504) are represented by Vs. As shown in FIG. 5A, the source lines (104) comprise common source lines which are each shared by a pair of rows of cells. Local interconnect is a metal conductor capable of crossing isolation regions such as trenches. Local interconnect is also situated in a different level than regular metal (aluminum) or polysilicon, allowing it to cross those conductors. In a preferred embodiment, the local interconnect comprises tungsten. The control lines (506) are shown as formed from a second polysilicon layer (poly2). Above each floating gate (106), a control gate (108) is formed by a control line (506). Voltages on the control lines (506) are represented by Vg. Finally, the substrate lines (508) are shown to be formed from a third polysilicon layer (poly3) and are connected to the isolated columnar active substrate regions (304) via the Pwell contacts (402). Voltages on the substrate lines (508) are represented by Vb.
  • 38. The Pwell contacts (402) shown in FIG. 5A comprise in-array contacts to the isolated columnar active substrate regions (304). Such contacts (402) along the columns are necessary for cases where substrate resistance is sufficiently high to require them. Otherwise, if contacts are only made at the ends of the columnar active substrate regions (304), then the voltage drops due to the substrate resistance would substantially effect the substrate voltage (Vb) at cells towards the middle of the columns. An estimated cell size with the first layout using 0.25 micron fabrication technology would be 0.75 microns (along the row direction)×1.1 microns (along the column direction)=0.825 square microns.
  • 39.FIG. 5B is a second top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention. In comparison with the first layout in FIG. 5A, the second layout in FIG. 5B includes neither in-array Pwell contacts (402) nor substrate lines (508). In this case, contacts (not shown) are only made at the ends of the columnar active substrate regions (304) because substrate resistance is sufficiently low. The second bit lines [BL′] (not shown), which are utilized during program and erase, are connected to these end-of-column contacts. Without the in-array Pwell contacts (402), the second layout should allow for a smaller cell size than the first layout. An estimated cell size with the second layout using 0.25 micron fabrication technology would be 0.75 microns (along the row direction)×0.9 microns (along the column direction)=0.675 square microns.
  • 40.FIG. 5C is a third top-view schematic layout illustrating connection layers and contacts to flash memory cells in accordance with a preferred embodiment of the present invention. In comparison with the second layout in FIG. 5B, the third layout in FIG. 5C includes a different configuration for the source lines (504). Like the second layout, the third layout does not include in-array Pwell contacts (402) and hence has an estimated cell size of 0.675 square microns using 0.25 micron fabrication technology.
  • 41. The n-diffusion opening areas drawn in FIG. 5C designate openings in the mask used for n-diffusion implantation. The diffusion regions will only be formed in the active regions, and therefore the sources (104) of cells located along the same wordline will not be connected.
  • 42. In the connection scheme presented in FIG. 5C, the source (104) of a selected cell is permanently connected to the substrate (304). In a conventional scheme, a common source is typically grounded during program operation and either floating (for channel erase) or under positive voltage (for source erase) during erase operation. In the present scheme, the source (104) cannot be kept floating during erase operation, but this does not preclude erasing the cell. For programming operation, all sources are connected together which can be realized by tying all LI lines.
  • 43. Table 1 shows an example of operational conditions for a flash memory cell in accordance with the present invention. The voltages shown in Table 1 are for purposes of illustration only and are meant to be neither exact nor limiting.
    TABLE 1
    Operational Conditions
    Operation Vg [WL] Vd [BL] Vb [BL′] Vs
    Program 9 V float −7 V  float
    Erase −8 V  float 9 V float
    Read 4 V 0.8 V 0 V 0 V
    Program Inhibit 9 V float 0 V float
  • 44. Note that while the source voltage Vs is shown as floating during certain operations in the above table, the source voltage Vs is actually allowed to float only under the layout schemes of FIGS. 5A and 5B. Under the layout scheme of FIG. 5C, the source voltage Vs would generally be equal to the substrate voltage Vb.
  • 45. The present invention is advantageous in several aspects. First, flash memory in accordance with the present invention is well suited for multi-level storage operation in which more than 1 bit of information is stored per cell. The independent access to each of the columnar regions (304) provides a capability for achieving more precise control over the voltages stored on the floating gates (106). More precise control over the stored voltages is required for multi-level storage. Since each bitline may be accessed individually during erase, as well as during programming, a capability is provided to correct for any “overshoot” during the programming of a bit. Programming algorithms may use this capability in order to achieve the storage of more precise voltage levels which is needed for multi-level storage. In addition, additional precision in the control of the stored voltage levels is provided by the present invention because both programming and erase utilize a tunneling mechanism, instead of an injection mechanism.
  • 46. Second, the independent access to each of these columnar regions (304) provides a capability for areas of flash memory smaller than an entire sector to be erased at one time. As few as one or two wordlines (also called rows) may be erased at one time by applying a high negative voltage to control gates (108) of the selected wordline, a small positive voltage to the control gates (108) of the unselected wordlines, and a high positive voltage to the active substrate regions (304), while allowing the sources (104) and drains (102) to float. In this case, the n-polarity source line (504) corresponding to the selected wordline (108) floats to a level near to the positive voltage of the active substrate regions (304). Hence, if each wordline has its own source line (504), then one wordline at a time may be so erased. Alternatively, if two neighboring wordlines share a common source line (504), then two neighboring wordlines at a time may be so erased.
  • 47. Moreover, even smaller than one or two word lines, a single cell may be erased by applying a high negative voltage to the control gates (108) in a selected wordline, grounding the columnar active substrate region (304) corresponding to a particular bitline, and allowing the drains (102) and sources (104) to float. In this case, no voltage is induced in the floating source line (504). Hence, a single cell may be erased.
  • 48. Finally, since both programming and erasing is achieved by way of cold electron tunneling from the columnar active substrate region (304), no high voltages need to be applied to either the drain (102) or source (104). As can be seen from Table 1, the highest voltage applied between drain and source occurs during the read operation and is less than one volt. This reduces the minimum distance required by cell punchthrough; hence, the size of the cell may be reduced along the columnar direction. As a result, higher densities of flash memory may be achieved.

Claims (28)

What is claimed is:
1. A flash memory comprising:
a semiconductor substrate;
a plurality of trenches separating the semiconductor substrate into a plurality of columnar active substrate regions;
a plurality of flash memory cells formed in each of the columnar active substrate regions; and
circuitry for providing independent electronic access to each of the columnar active substrate regions.
2. The flash memory of
claim 1
, where the semiconductor substrate includes a multiple well structure, and the trenches extend for an entire depth of a top well of the triple well structure.
3. The flash memory of
claim 2
, where the trenches comprise deep trenches filled with oxide.
4. The flash memory of
claim 2
, where the trenches comprise deep ion implants below shallow trenches filled with oxide.
5. The flash memory of
claim 1
, where the circuitry for providing independent electronic access includes contacts at ends of the columnar active substrate regions.
6. The flash memory of
claim 1
, where the circuitry for providing independent electronic access includes in-array contacts to the columnar active substrate regions.
7. The flash memory of
claim 1
, where connections to sources of the flash memory cells are formed using local interconnect.
8. The flash memory of
claim 1
, where individual access to bitlines during erase is provided by way of the columnar active substrate regions.
9. The flash memory of
claim 8
, where during programming an algorithm uses the individual access to bitlines to correct for overshoot.
10. The flash memory of
claim 9
, where more than one bit of data is stored per memory cell.
11. The flash memory of
claim 1
, where an area smaller than an entire sector is erased at one time.
12. The flash memory of
claim 11
, where the area comprises one wordline.
13. The flash memory of
claim 11
, where common source lines are used, and the area comprises two wordlines.
14. The flash memory of
claim 11
, where the area comprises a single cell.
15. The flash memory of
claim 1
, where during operation of the flash memory only low magnitude voltages are applied to drains and sources of the flash memory cells.
16. The flash memory of
claim 15
, where during operation a maximum magnitude voltage of less than one volt is applied to the drains and sources of the flash memory cells, and the maximum magnitude voltage is applied during a read operation.
17. The flash memory of
claim 15
, where a minimum distance required by cell punchthrough is thereby reduced, and so higher density of the flash memory cells is achieved.
18. The flash memory of
claim 1
, further comprising:
floating gates of the flash memory cells;
a set of wordlines including control gates of the flash memory cells;
drain contacts through oxide to drains of the flash memory cells;
a set of drain lines connecting to the drain contacts;
a set of source lines connecting to sources of the flash memory cells;
substrate contacts through oxide to the columnar active substrate regions; and
a set of substrate lines connecting to the substrate contacts, the set of substrate lines providing for the independent electronic access to each of the columnar active substrate regions.
19. The flash memory of
claim 18
, where the set of source lines comprise a local interconnect layer.
20. The flash memory of
claim 19
, where the local interconnect layer comprises tungsten.
21. The flash memory of
claim 18
,
where the set of source lines comprise a local interconnect layer;
the set of drain lines comprise a first metal layer;
the floating gates comprise a first polysilicon layer;
the set of wordlines comprise a second polysilicon layer; and
the set of substrate lines comprise a third polysilicon layer.
22. The flash memory of
claim 18
, where the set of drain lines comprise a first set of bitlines, and the set of substrate lines comprise a second set of bitlines.
23. The flash memory of
claim 22
, where the first set of bitlines is used to provide access to the flash memory cells during read operations, and the second set of bitlines is used to provide access to the flash memory cells during program and erase operations.
24. A method of operating a non-volatile memory comprising:
programming a floating gate of a memory cell; and
erasing the memory cell via cold electron tunneling from the floating gate to a columnar active substrate region of substrate.
25. The method of
claim 24
, further comprising:
reading the memory cell by applying voltages of low magnitude to drain and source of the memory cell, where the low magnitude of the applied voltages reduces a cell punchthrough requirement.
26. The method of
claim 25
, where the voltages low in magnitude are less than one volt in magnitude.
27. The method of
claim 24
, where the erasing is achieved by applying high voltages of opposite sign to the columnar active substrate region and to a control gate of the memory cell.
28. The method of
claim 24
, where the programming is achieved by applying high voltages of opposite sign to the columnar active substrate region and to a control gate of the memory cell.
US09/733,427 1999-10-08 2000-12-08 High density flash memory architecture with columnar substrate coding Expired - Lifetime US6396737B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/733,427 US6396737B2 (en) 1999-10-08 2000-12-08 High density flash memory architecture with columnar substrate coding

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/415,770 US6198658B1 (en) 1999-10-08 1999-10-08 High density flash memory architecture with columnar substrate coding
US09/733,427 US6396737B2 (en) 1999-10-08 2000-12-08 High density flash memory architecture with columnar substrate coding

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/415,770 Continuation US6198658B1 (en) 1999-10-08 1999-10-08 High density flash memory architecture with columnar substrate coding

Publications (2)

Publication Number Publication Date
US20010000306A1 true US20010000306A1 (en) 2001-04-19
US6396737B2 US6396737B2 (en) 2002-05-28

Family

ID=23647119

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/415,770 Expired - Lifetime US6198658B1 (en) 1999-10-08 1999-10-08 High density flash memory architecture with columnar substrate coding
US09/733,427 Expired - Lifetime US6396737B2 (en) 1999-10-08 2000-12-08 High density flash memory architecture with columnar substrate coding

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/415,770 Expired - Lifetime US6198658B1 (en) 1999-10-08 1999-10-08 High density flash memory architecture with columnar substrate coding

Country Status (1)

Country Link
US (2) US6198658B1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050110073A1 (en) * 2003-11-26 2005-05-26 Gregorio Spadea Low voltage EEPROM memory arrays
US20050180215A1 (en) * 2003-06-27 2005-08-18 Danny Shum One transistor flash memory cell
US20060026461A1 (en) * 2004-07-29 2006-02-02 Fujitsu Limited Information processing apparatus having command-retry verification function, and command retry method
CN103002759A (en) * 2010-05-25 2013-03-27 英美烟草(投资)有限公司 Aerosol generator

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6198658B1 (en) * 1999-10-08 2001-03-06 Hyundai Electronics America, Inc. High density flash memory architecture with columnar substrate coding
EP1240670A1 (en) * 1999-12-20 2002-09-18 Infineon Technologies AG Non-volatile nor semiconductor memory device and method for the programming thereof
JPWO2002067320A1 (en) * 2001-02-22 2004-06-24 シャープ株式会社 Semiconductor storage device and semiconductor integrated circuit
US6844588B2 (en) * 2001-12-19 2005-01-18 Freescale Semiconductor, Inc. Non-volatile memory
US6864530B2 (en) * 2002-03-05 2005-03-08 Hynix Semiconductor America, Inc. High density flash memory architecture with columnar substrate coding
US7495279B2 (en) * 2005-09-09 2009-02-24 Infineon Technologies Ag Embedded flash memory devices on SOI substrates and methods of manufacture thereof
US20070140008A1 (en) * 2005-12-21 2007-06-21 Microchip Technology Incorporated Independently programmable memory segments within an NMOS electrically erasable programmable read only memory array achieved by P-well separation and method therefor

Family Cites Families (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4905062A (en) * 1987-11-19 1990-02-27 Texas Instruments Incorporated Planar famos transistor with trench isolation
US5010028A (en) * 1989-12-29 1991-04-23 Texas Instruments Incorporated Method of making hot electron programmable, tunnel electron erasable contactless EEPROM
US5060195A (en) * 1989-12-29 1991-10-22 Texas Instruments Incorporated Hot electron programmable, tunnel electron erasable contactless EEPROM
US5467305A (en) * 1992-03-12 1995-11-14 International Business Machines Corporation Three-dimensional direct-write EEPROM arrays and fabrication methods
JP3431198B2 (en) * 1993-02-26 2003-07-28 株式会社東芝 Semiconductor storage device and method of manufacturing the same
US6281103B1 (en) * 1993-07-27 2001-08-28 Micron Technology, Inc. Method for fabricating gate semiconductor
US5680345A (en) * 1995-06-06 1997-10-21 Advanced Micro Devices, Inc. Nonvolatile memory cell with vertical gate overlap and zero birds beaks
US5598367A (en) * 1995-06-07 1997-01-28 International Business Machines Corporation Trench EPROM
TW382147B (en) * 1996-05-31 2000-02-11 United Microeletronics Corp Trench-type condensed junction-less flash memory and manufacturing method thereof
JP3710880B2 (en) * 1996-06-28 2005-10-26 株式会社東芝 Nonvolatile semiconductor memory device
US5889303A (en) * 1997-04-07 1999-03-30 Motorola, Inc. Split-Control gate electrically erasable programmable read only memory (EEPROM) cell
US5854114A (en) * 1997-10-09 1998-12-29 Advanced Micro Devices, Inc. Data retention of EEPROM cell with shallow trench isolation using thicker liner oxide
US6011288A (en) * 1997-12-22 2000-01-04 Taiwan Semiconductor Manufacturing Company, Ltd. Flash memory cell with vertical channels, and source/drain bus lines
US5923063A (en) * 1998-02-19 1999-07-13 Advanced Micro Devices, Inc. Double density V nonvolatile memory cell
US6087222A (en) * 1998-03-05 2000-07-11 Taiwan Semiconductor Manufacturing Company Method of manufacture of vertical split gate flash memory device
US5969992A (en) * 1998-12-21 1999-10-19 Vantis Corporation EEPROM cell using P-well for tunneling across a channel
US6140182A (en) * 1999-02-23 2000-10-31 Actrans System Inc. Nonvolatile memory with self-aligned floating gate and fabrication process
US6060742A (en) * 1999-06-16 2000-05-09 Worldwide Semiconductor Manufacturing Corporation ETOX cell having bipolar electron injection for substrate-hot-electron program
US6198658B1 (en) * 1999-10-08 2001-03-06 Hyundai Electronics America, Inc. High density flash memory architecture with columnar substrate coding

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050180215A1 (en) * 2003-06-27 2005-08-18 Danny Shum One transistor flash memory cell
US7190022B2 (en) * 2003-06-27 2007-03-13 Infineon Technologies Ag One transistor flash memory cell
US20050110073A1 (en) * 2003-11-26 2005-05-26 Gregorio Spadea Low voltage EEPROM memory arrays
WO2005055243A2 (en) * 2003-11-26 2005-06-16 Gregorio Spadea Low voltage eeprom memory arrays with isolated wells for each colum
WO2005055243A3 (en) * 2003-11-26 2005-09-22 Gregorio Spadea Low voltage eeprom memory arrays with isolated wells for each colum
US7075140B2 (en) 2003-11-26 2006-07-11 Gregorio Spadea Low voltage EEPROM memory arrays
US20060026461A1 (en) * 2004-07-29 2006-02-02 Fujitsu Limited Information processing apparatus having command-retry verification function, and command retry method
CN103002759A (en) * 2010-05-25 2013-03-27 英美烟草(投资)有限公司 Aerosol generator

Also Published As

Publication number Publication date
US6396737B2 (en) 2002-05-28
US6198658B1 (en) 2001-03-06

Similar Documents

Publication Publication Date Title
US6657894B2 (en) Apparatus and method for programming virtual ground nonvolatile memory cell array without disturbing adjacent cells
US8901634B2 (en) Nonvolatile memory cells with a vertical selection gate of variable depth
US7120063B1 (en) Flash memory cell and methods for programming and erasing
US5422844A (en) Memory array with field oxide islands eliminated and method
US5932908A (en) Trench EPROM
US6191975B1 (en) Non-volatile NAND type semiconductor memory device with stacked gate memory cells and a stacked gate select transistor
US5822242A (en) Asymmetric virtual ground p-channel flash cell with latid n-type pocket and method of fabrication therefor
US5515319A (en) Non-volatile memory cell and level shifter
US6212103B1 (en) Method for operating flash memory
US6653685B2 (en) Nonvolatile memory device
US8940604B2 (en) Nonvolatile memory comprising mini wells at a floating potential
US8830761B2 (en) Method of reading and writing nonvolatile memory cells
US20070015332A1 (en) Non-volatile memory with asymmetrical doping profile
US7638835B2 (en) Double density NROM with nitride strips (DDNS)
KR0179175B1 (en) Method of manufacturing semiconductor memory device
US5822243A (en) Dual mode memory with embedded ROM
US6198658B1 (en) High density flash memory architecture with columnar substrate coding
US4845538A (en) E2 prom cell including isolated control diffusion
US7449744B1 (en) Non-volatile electrically alterable memory cell and use thereof in multi-function memory array
US5467307A (en) Memory array utilizing low voltage Fowler-Nordheim Flash EEPROM cell
US6864530B2 (en) High density flash memory architecture with columnar substrate coding
KR101024079B1 (en) Silicon nitride charge trapping memory device
US7151697B2 (en) Non-volatile semiconductor memory
US6392927B2 (en) Cell array, operating method of the same and manufacturing method of the same
JP2007150343A (en) Integrated circuit having memory cell, and information storage method to the same

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 12