US12256551B2 - Method for forming semiconductor memory structure - Google Patents

Method for forming semiconductor memory structure Download PDF

Info

Publication number
US12256551B2
US12256551B2 US18/057,225 US202218057225A US12256551B2 US 12256551 B2 US12256551 B2 US 12256551B2 US 202218057225 A US202218057225 A US 202218057225A US 12256551 B2 US12256551 B2 US 12256551B2
Authority
US
United States
Prior art keywords
forming
trench
insulating layers
stack
semiconductor substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US18/057,225
Other versions
US20230083447A1 (en
Inventor
Nuo XU
Sai-Hooi Yeong
Yu-Ming Lin
Zhiqiang Wu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US18/057,225 priority Critical patent/US12256551B2/en
Publication of US20230083447A1 publication Critical patent/US20230083447A1/en
Priority to US19/052,306 priority patent/US20250185251A1/en
Application granted granted Critical
Publication of US12256551B2 publication Critical patent/US12256551B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B51/00Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors
    • H10B51/30Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors characterised by the memory core region
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/22Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
    • G11C11/223Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements using MOS with ferroelectric gate insulating film
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0466Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS]
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0483Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
    • H01L27/0688
    • H01L29/6684
    • H01L29/78391
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B51/00Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B51/00Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors
    • H10B51/20Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors characterised by the three-dimensional arrangements, e.g. with cells on different height levels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/0415Manufacture or treatment of FETs having insulated gates [IGFET] of FETs having ferroelectric gate insulators
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/701IGFETs having ferroelectric gate insulators, e.g. ferroelectric FETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/01Manufacture or treatment
    • H10D64/031Manufacture or treatment of data-storage electrodes
    • H10D64/033Manufacture or treatment of data-storage electrodes comprising ferroelectric layers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D88/00Three-dimensional [3D] integrated devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/22Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B51/00Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors
    • H10B51/10Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors characterised by the top-view layout

Definitions

  • a three dimensional (3D) memory array architecture has been realized by stacking several cells in series vertically up on each cell which is located in two dimensional (2D) array matrix.
  • FIG. 1 is a flowchart of a method for forming a semiconductor memory structure according to various aspects of the present disclosure.
  • FIGS. 2 A, 3 A, 4 A, 5 A, 6 A, 7 A, 8 A, 9 A, 10 A, 11 A, 12 A, 13 A, and 14 A are schematic views of a semiconductor memory structure at various stages in the method for forming a semiconductor memory structure according to aspects of one or more embodiments of the present disclosure.
  • FIGS. 2 B, 3 B, 4 B, 5 B, 6 B, 7 B, 8 B, 9 B, 10 B, 11 B, 12 B, 13 B and 14 B are schematic cross-sectional views taken along line I-I′ of FIGS. of 2 A, 3 A, 4 A, 5 A, 6 A, 7 A, 8 A, 9 A, 10 A, 11 A, 12 A, 13 A, and 14 A, respectively, according to aspects of one or more embodiments of the present disclosure.
  • FIG. 15 is a schematic drawing illustrating a memory cell of the semiconductor memory structure.
  • FIGS. 16 and 17 are schematic drawings illustrating the memory cell in different operation states, respectively.
  • first and second features are formed in direct contact
  • additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
  • present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
  • spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper,” “on” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
  • the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
  • the device may be otherwise oriented (rotated 100 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
  • first,” “second” and “third” describe various elements, components, regions, layers and/or sections, but these elements, components, regions, layers and/or sections should not be limited by these terms. These terms may be only used to distinguish one element, component, region, layer or section from another.
  • the terms such as “first,” “second” and “third” when used herein do not imply a sequence or order unless clearly indicated by the context.
  • NVM non-volatile memory
  • Example NVM includes flash memory
  • flash memory includes two main types: NAND-type memory and NOR-type memory.
  • the NAND-type memory has an advantage of a high-density structure including a number of storage transistors series-connected to form strings. However, reading and writing the content of any of the series-connected storage transistor requires activation of all series-connected storage transistors in one string, results in slow read/write access speed.
  • a ferroelectric FET which provides a field-switching based storage instead of a charge-based storage, can be used in the 3D NAND-type memory.
  • FeFET is more scalable.
  • the FeFET includes a ferroelectric layer, where dipoles, which are bonded, immobile “charges”, are formed. The dipoles flip under electric field generated by potential difference, which refers to voltage drop across the channel and the gate stack.
  • positive voltage is applied on the gate of the FeFET for programming, and negative voltage is applied on the gate of the FeFET for erasing.
  • the FeFET when the FeFET includes a channel layer that including materials such as intrinsically strong N type material or intrinsically strong P type material, the FeFET has difficulty in erasing or programming. In other words, memory wind (MW) is decreased. In some comparative approaches, voltages for programming and erasing are increase to overcome the small MW issue. However, it raises reliability issue: The gate of Fe FET may breakdown in cycles fewer than expected.
  • the present disclosure therefore provides a semiconductor memory structure and a method for forming the same that is able to improve erasing operation efficiency and thus mitigate the small MW issue.
  • doped regions are formed in the substrate on which the 3D memory array is stacked. Accordingly, NPN junctions or PNP junctions are formed by the substrate and the doped region.
  • the NPN junctions or PNP junctions are able to provide charge carriers (hereinafter referred to as carriers) into the channel layer. Further, the carriers are injected into the channel layer, and thus an inversion layer may be formed in the channel layer.
  • the inversion layer helps to screen electric field toward the channel layer. Therefore, the electric fields generated to flip dipoles can be concentrated in the ferroelectric layer. Thus erasing and programming operation efficiency can be improved.
  • FIG. 1 is a flowchart representing a method 10 for forming a semiconductor memory structure according to aspects of the present disclosure.
  • the method 10 includes a number of operations ( 101 , 102 , 103 , 104 , 105 , 106 , 107 and 108 ) and is further described below according to one or more embodiments. It should be noted that the operations of the method 10 may be omitted, rearranged, or otherwise modified within the scope of the various aspects. It should further be noted that additional operations may be provided before, during, and after the method 10 , and that some other operations may just be briefly described herein.
  • the method 10 forms a plurality of doped regions 204 in a semiconductor substrate 202 (hereinafter referred to as substrate 202 ).
  • the substrate 202 is a silicon substrate.
  • the substrate 202 includes germanium, an alloy semiconductor (for example, SiGe), another suitable semiconductor material, or combinations thereof.
  • the substrate 202 is a semiconductor-on-insulator substrate, such as a silicon-on-insulator (SOI) substrate, a silicon germanium-on-insulator (SGOI) substrate, or a germanium-on-insulator (GOI) substrate.
  • SOI silicon-on-insulator
  • SGOI silicon germanium-on-insulator
  • GOI germanium-on-insulator
  • Semiconductor-on-insulator substrates may be fabricated using separation by implantation of oxygen (SIMOX), wafer bonding, and/or other suitable methods.
  • the substrate 202 can include various devices, such as CMOS devices, though not shown.
  • the substrate 202 includes dopants of first conductivity type.
  • the substrate 202 may include p-type dopants such as boron, indium, another p-type dopant, or a combination thereof.
  • the substrate 202 may include n-type dopants such as phosphorus, arsenic, another n-type dopant, or a combination thereof.
  • a concentration of the dopants of the first conductivity type in the substrate 202 may be between approximately 1E15 ions/cm 3 and approximately 1E17 ions/cm 3 , but the disclosure is not limited thereto.
  • the doped regions 204 may be formed in the substrate 202 by ion implantation and anneal.
  • Each of the doped regions 204 includes dopants of a second conductivity type, which is complementary to the first conductivity type.
  • the doped regions 204 include the n-type dopants.
  • the doped regions 204 include the p-type dopants.
  • a concentration of the dopants of the second conductivity type in the doped regions 204 is greater than the concentration of the dopants of the first conductivity type in the substrate 202 .
  • the concentration of the dopants of the second conductivity type in each of the doped regions 204 is between approximately 1E18 ions/cm 3 and approximately 1E20 ions/cm 3 , but the disclosure is not limited thereto.
  • the doped regions 204 are formed in the substrate 202 , and sidewalls and a bottom surface of each doped region 204 may be in contact with the substrate 202 .
  • the doped regions 204 can be referred to as island-like features separated from each other in the substrate 202 .
  • the doped regions 204 are arranged in an array pattern.
  • the doped regions 204 are arranged in a staggered array pattern, as shown in FIG. 2 A , but the disclosure is not limited thereto.
  • the doped regions 204 are formed in a cell array region CA where a memory cell array is to be formed, but the disclosure is not limited thereto.
  • the method 10 forms a stack 210 over the substrate 202 .
  • the stack 210 includes a plurality of first insulating layers 212 and a plurality of second insulating layers 214 . Further, the first insulating layers 212 and the second insulating layers 214 are alternately arranged. The number of the alternating layers 212 and 214 included in the stack 210 can be made as high as the number of layers needed for the semiconductor memory device. Further, in some embodiments, the topmost layer and the bottommost layer may both be the first insulating layers 212 , as shown in FIGS. 3 A and 3 B , but the disclosure is not limited thereto.
  • Thicknesses of the first insulating layers 212 and thicknesses of the second insulating layers 214 may be similar or different, depending on different product requirements.
  • the first insulating layers 212 and the second insulating layers 214 include different materials.
  • the first insulating layers 212 may include silicon oxide
  • the second insulating layers 214 may include silicon nitride, but the disclosure is not limited thereto.
  • portions of the first insulating layers 212 and portions of the second insulating layers 214 are removed, such that remaining first insulating layers 212 and remaining second insulating layers 214 over the substrate 202 form a staircase configuration.
  • portions of the second insulating layers 214 are exposed, and areas of the exposed second insulating layers 214 may be similar.
  • the remaining topmost first insulating layer 212 can be used to define a location and a dimension of a cell array region CA, which will be described below.
  • a dielectric structure 220 may be formed over the substrate 202 . Further, a top surface of the dielectric structure 220 can be aligned with a top surface of the topmost first insulating layer 212 , as shown in FIG. 5 A . Consequently, an even and flush surface can be obtained.
  • the method 10 forms a trench 221 in the dielectric structure 220 and the stack 210 .
  • the trench 221 extends along a first direction D 1 .
  • a plurality of trenches 221 may be formed in the dielectric structure 220 and the stack 210 .
  • the trenches 221 extend along the first direction D 1 , and are arranged along a second direction D 2 , which is different from the first direction D 1 .
  • the first direction D 1 and the second direction D 2 are perpendicular with each other.
  • Each of the trenches 221 may penetrate the dielectric structure 220 and the stack 210 (i.e., the remaining first and second insulating layers 212 and 214 in the staircase configuration). Further, depths of the trenches 221 are similar with each other. In some embodiments, the trenches 221 are formed offset from the doped regions 204 . Further, a width of the trenches 221 may be less than a distance between adjacent two doped regions 204 . Thus, the substrate 202 may be exposed through a bottom of each trench 221 , as shown in FIGS. 6 A and 6 B , but the disclosure is not limited thereto. In some embodiments, the first insulating layer layers 212 and the second insulating layers 214 may be exposed through two opposite sidewalls of each trench 221 .
  • the method 10 replaces the second insulating layers 214 with a plurality of conductive layers 216 .
  • portions of the second insulating layers 214 may be removed to form a plurality of recesses (not shown), which extend along the second direction D 2 into the stack 210 .
  • an etchant which has a higher selectivity for the second insulating layers 214 than the first insulating layers 212 may be introduced into the trenches 221 . Accordingly, the portions of the second insulating layers 214 are removed to form the recesses between the first insulating layers 212 , though not shown.
  • a conductive material can be formed to fill the recesses and to form the conductive layer 216 .
  • the conductive material may include, for example but not limited thereto, titanium nitride and tungsten (TiN/W), titanium nitride and copper (TiN/Cu), tantalum nitride and copper (TaN/Cu), cobalt and tungsten (Co/W), ruthenium (Ru), or other suitable conductive materials.
  • a barrier layer and/or an adhesive layer 218 may be formed prior to the forming of the conductive material, as shown in FIGS. 7 A and 7 B , but the disclosure is not limited thereto.
  • the conductive layer 216 may fill each of the recesses and cover sidewalls of each trench 221 , as shown in FIG. 7 B . Further, after the forming of the conductive layers 216 , a sacrificial layer 219 may be formed to fill the trenches 221 .
  • the sacrificial layer 219 may include insulating materials different from the second insulating layers 214 , but the disclosure is not limited thereto.
  • a planarization operation such as a chemical-mechanical polishing (CMP) operation can be performed to remove superfluous barrier layer 218 , conductive layers 216 and sacrificial layer 219 .
  • CMP chemical-mechanical polishing
  • a top surface of the conductive layers 216 , a top surface of the sacrificial layer 219 and a top surface of the topmost first insulating layer 212 are aligned with each other (i.e., substantially co-planar), as shown in FIG. 7 B .
  • the operations 103 and 104 can be repeatedly performed to replace the second insulating layers 214 with the conductive layers 216 , which may serve as gate layers for the semiconductor memory structure to be formed.
  • a plurality of trenches 223 may be formed in the dielectric structure 220 and the stack 210 . As shown in FIG. 8 A , the trenches 223 extend along the first direction D 1 , and are arranged along the second direction D 2 . Further, depths of the trenches 223 are similar with each other.
  • each of the trenches 223 may penetrate the dielectric structure 220 and the stack 210 (i.e., the remaining first and second insulating layers 212 and 214 in staircase configuration). Further, dimensions of the trenches 223 are similar to that of the trenches 221 . It should be noted that the trenches 223 and the trenches 221 (now filled with the barrier layer 218 , the conductive layer 216 and the sacrificial layer 219 ) are alternately arranged. In some embodiments, the trenches 223 are formed offset from the doped regions 204 . Further, a width of the trenches 223 may be less than the distance between adjacent two doped regions 204 .
  • the substrate 202 may be exposed through a bottom of each trench 223 , as shown in FIGS. 8 A and 8 B , but the disclosure is not limited thereto.
  • the first insulating layer layers 212 and the second insulating layers 214 may be exposed through two opposite sidewalls of each trench 223 .
  • the method 10 replaces the second insulating layers 214 , which are exposed through sidewalls of the trenches 223 , with a plurality of conductive layers 216 .
  • portions of the second insulating layers 214 may be removed to form a plurality of recesses (not shown), which extend along the second direction D 2 into the stack 210 .
  • an etchant which has a higher selectivity for the second insulating layers 214 than the first insulating layers 212 can be introduced into the first trenches 212 .
  • the portions of the second insulating layers 214 are removed to form the recesses between the first insulating layers 212 , though not shown.
  • the conductive material may be formed to fill the recesses and to form the conductive layer 216 .
  • a barrier layer and/or an adhesive layer 218 may be formed prior to the forming of the conductive material, as shown in FIGS. 9 A and 9 B , but the disclosure is not limited thereto.
  • the conductive layer 216 may fill each of the recesses and cover sidewalls of each trench 223 , as shown in FIG. 9 B .
  • a sacrificial layer 219 may be formed to fill the trenches 223 .
  • a planarization operation such as a CMP operation may be performed to remove superfluous barrier layer 218 , conductive layers 216 and sacrificial layer 219 . Consequently, a top surface of the conductive layers 216 , a top surface of the sacrificial layer 219 and a top surface of topmost the first insulating layer 212 are aligned with each other (i.e., substantially co-planar), as shown in FIG. 9 B .
  • the method 10 forms another trench 225 .
  • a plurality of trenches 225 can be formed, the trenches 225 can extend along the first direction D 1 and arranged along the second direction D 2 , but the disclosure is not limited thereto.
  • the sacrificial layer 219 and portions of the conductive layers 216 may be removed to form the trenches 225 .
  • the sacrificial layer 219 may be entirely removed, and portions of the conductive layers 216 are removed to expose the substrate 202 through bottoms of the trenches 225 , as shown in FIGS. 10 A and 10 B , but the disclosure is not limited thereto.
  • depths of the trenches 225 are similar with each other.
  • the trenches 225 are formed offset from the doped regions 204 .
  • a width of the trenches 225 may be less than a distance between two adjacent doped regions 204 .
  • remaining conductive layers 216 may be exposed through sidewalls of the trenches 225 .
  • the method 10 forms a charge-trapping layer 242 and a channel layer 244 in each trench 225 .
  • the charge-trapping layer 242 can be referred to as a memory layer.
  • the charge-trapping layer 242 may be conformally formed in each trench 225 by, for example but not limited thereto, a deposition. Therefore, the charge-trapping layer 242 covers the sidewalls and the bottom of each trench 225 . Further, a bottom surface of the charge-trapping layer 242 is in contact with the substrate 202 but separated from the doped regions 204 .
  • the charge-trapping layer 242 includes ferroelectric material, such as hafnium silicates (HfSiO), hafnium zirconium oxide (HfZrO, also referred to as HZO), and the like.
  • ferroelectric material such as hafnium silicates (HfSiO), hafnium zirconium oxide (HfZrO, also referred to as HZO), and the like.
  • the channel layer 244 is formed on the charge-trapping layer 242 .
  • the channel layer 224 exposes the charge-trapping layer 242 over the bottoms of the trenches 225 but covers the charge-trapping layer 242 over the sidewalls of the trenches 225 .
  • the channel layer 244 is separated from the substrate 202 by the charge-trapping layer 242 .
  • the channel layer 244 may include semiconductor materials.
  • the method 10 forms an isolation structure 252 in each trench 225 after the forming of the charge-trapping layer 242 and the channel layer 244 .
  • the isolation structure 252 may be formed by filling each second trench 223 with a dielectric material, such as silicon oxide, silicon oxycarbide, silicon oxynitride, silicon carbonitride, and the like.
  • the dielectric material may be used to fill up the trenches 225 and covers top surface of the stack 210 and dielectric structure 220 .
  • a planarization operation such as a CMP may be performed to remove superfluous dielectric material to form the isolations structure 252 .
  • a top surface of the isolation structure 252 , the top surface of the dielectric structure 220 , the top surface of the topmost first insulating layer 212 , a topmost surface of the charge-trapping layer 242 , and a topmost surface of the channel layer 244 may be aligned with each other.
  • the method 10 forms a source structure 254 S and a drain structure 254 D at two sides of the isolation structure 252 .
  • portions of the isolation structure 252 and portions of the channel layer 244 are removed.
  • a plurality of recesses 251 are formed in the cell array region CA.
  • dimensions and depth of the recesses 251 are the same.
  • the channel layer 244 may be exposed through two opposite sidewalls of each recess 251 , while the charge-trapping layer 242 may be exposed through a bottom of each recess 251 .
  • the recesses 251 may be arranged to form a staggered pattern, but the disclosure is not limited thereto. In some embodiments, the recesses 251 are formed offset from the doped regions 204 . Further, a width of each recess 251 is less than the distance between adjacent two doped regions 204 .
  • the semiconductor memory structure 200 includes the substrate 202 , the doped regions 204 in the substrate 202 and separated from each other by the substrate 202 , and the plurality of conductive layers 216 and the first insulating layers 212 alternately stacked over the substrate 202 .
  • the semiconductor memory structure 200 further includes a plurality of columns 250 disposed over the substrate 202 . As shown in FIGS. 14 A and 14 B , the columns 250 penetrate the stack 210 including the alternating conductive layers 216 and first insulating layers 212 . Further, each of the columns 250 includes an isolation structure 252 , a source structure 254 S and a drain structure 254 D. As shown in FIG.
  • the semiconductor memory structure 200 further includes a charge-trapping layer 242 disposed at two sides of each column 250 , and a channel layer 244 between the charge trapping layer 242 and each column 250 .
  • the columns 250 are arranged to form an array pattern. In some embodiments, the columns 250 are arranged to form a staggered array pattern, as shown in FIG. 14 A , but the disclosure is not limited thereto.
  • Each of the columns 250 is offset from the doped regions 204 . Further, a width of each column 250 is less than the distance between adjacent two doped regions 204 .
  • the columns 250 are separated from the substrate 202 by the charge-trapping layer 242 . Additionally, the channel layer 244 is also separated from the substrate 202 by the charge-trapping layer 242 .
  • each of the columns 250 includes a plurality of memory cells Mc. Further, each of the memory cells Mc includes a conductive layer 216 (serving as a gate layer), a portion of the charge-trapping layer 242 , a portion of the channel layer 244 , a portion of the source structure 254 S and a portion of the drain structure 254 D.
  • a conductive layer 216 serving as a gate layer
  • the charge-trapping layer 242 includes a portion of the charge-trapping layer 242 , a portion of the channel layer 244 , a portion of the source structure 254 S and a portion of the drain structure 254 D.
  • FIGS. 16 and 17 are schematic drawings illustrating the memory cell Mc in the programming operation and the erasing operation, respectively.
  • positive voltage is applied to the conductive layer 216 (i.e., V WL >0)
  • electrons are accumulated in the channel layer 244
  • the memory cell Mc is in On state.
  • negative voltage is applied to the conductive layer 216 (i.e., V WL ⁇ 0), electrons are depleted, and the memory cell Mc is in Off state.
  • the NPN junction or the N+PN+ junction helps to inject the carriers, such as holes into the channel layer 244 .
  • an inversion layer may be formed in the channel layer 244 due to the carrier injection.
  • the inversion layer helps to screen electric field toward the channel layer 242 . Therefore, the electric fields generated to flip dipoles can be concentrated in the ferroelectric layer 242 . Thus, at least the erasing operation efficiency can be improved.
  • the PNP junction helps to inject charge carriers, such as electrons into the channel layer 244 .
  • the present disclosure provides a semiconductor memory structure and a method for forming the same that is able to improve erasing operation efficiency and thus mitigate the small MW issue.
  • the doped regions are formed in the substrate on which the 3D memory array is stacked. Accordingly, NPN junctions or PNP junctions are formed by the substrate and the doped region. The NPN junctions or PNP junctions are able to provide carriers. As mentioned above, the carriers are injected into the channel layer, thereby an inversion layer that is able to help to screen electric field toward the channel layer may be formed. Accordingly, the electric fields generated to flip dipoles can be concentrated in the ferroelectric layer. Thus erasing and programming operation efficiency can be improved, and the small MW issue can be mitigated.
  • a method for forming a semiconductor memory structure includes following operations.
  • a plurality of doped regions are formed in a semiconductor substrate.
  • the doped regions are separated from each other.
  • a stack including a plurality of first insulating layers and a plurality of second insulating layers alternately arranged is formed over the semiconductor substrate.
  • a first trench is formed in the stack.
  • the second insulating layers are replaced with a plurality of conductive layers.
  • a second trench is formed.
  • a charge-trapping layer and a channel layer are formed in the second trench.
  • An isolation structure is formed to fill the second trench.
  • a source structure and a drain structure are formed at two sides of the isolation structure.
  • a method for forming a semiconductor memory structure includes following operations.
  • a semiconductor substrate is received.
  • the semiconductor substrate includes a plurality of doped regions separated from each other.
  • a stack including a plurality of first insulating layers and a plurality of conductive layers are formed over the semiconductor substrate.
  • the first insulating layers and the second insulating layers are alternately arranged.
  • a trench is formed in the stack.
  • a charge-trapping layer and a channel layer are formed in the trench.
  • An isolation structure is formed to fill the trench.
  • a source structure and a drain structures are formed at two sides of the isolation structure.
  • a method for forming a semiconductor memory structure includes following operations.
  • a semiconductor substrate is received.
  • the semiconductor substrate includes at least a doped region.
  • a stack is formed over the semiconductor substrate.
  • the stack includes a plurality of first insulating layers and a plurality of conductive layers alternately arranged.
  • a first trench is formed in the stack.
  • a charge-trapping layer and a channel layer are formed in the first trench.
  • the charge-trapping layer is in contact with the semiconductor substrate and separated from the doped region.
  • An isolation structure is formed to fill the first trench.
  • a first recess and a second recess separated from each other are formed in the isolation structure.
  • a source structure is formed in the first recess, and a drain structure is formed in the second recess.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)

Abstract

A method for forming a semiconductor memory structure includes following operations. A plurality of doped regions are formed in a semiconductor substrate. The doped regions are separated from each other. A stack including a plurality of first insulating layers and a plurality of second insulating layers alternately arranged is formed over the semiconductor substrate. A first trench is formed in the stack. The second insulating layers are replaced with a plurality of conductive layers. A second trench is formed. A charge-trapping layer and a channel layer are formed in the second trench. An isolation structure is formed to fill the second trench. A source structure and a drain structure are formed at two sides of the isolation structure.

Description

PRIORITY CLAIM AND CROSS-REFERENCE
This application is a divisional application of U.S. patent application Ser. No. 17/142,166 filed on Jan. 5, 2021, entitled of “SEMICONDUCTOR MEMORY STRUCTURE AND METHOD FOR FORMING THE SAME”, which is incorporated by reference in its entirety.
BACKGROUND
Recently, great progress has been achieved in development of semiconductor memory devices. Due to continuously increasing requirements for memory devices with mass capacity, integration density of memory cells in a memory device keeps increasing. Scaling the memory cell size and realizing high-density memory are eagerly needed for various applications such as internet of things (IoT) and mechanism learning. As critical dimensions of devices in integrated circuits shrink to the limits of common memory cell technologies, designers have been looking to techniques for stacking multiple planes of memory cells to achieve greater storage capacity, and to achieve lower costs per bit. A three dimensional (3D) memory array architecture has been realized by stacking several cells in series vertically up on each cell which is located in two dimensional (2D) array matrix. There is a continuous demand to develop improved semiconductor memory structures for satisfying the above requirements.
BRIEF DESCRIPTION OF THE DRAWINGS
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It should be noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
FIG. 1 is a flowchart of a method for forming a semiconductor memory structure according to various aspects of the present disclosure.
FIGS. 2A, 3A, 4A, 5A, 6A, 7A, 8A, 9A, 10A, 11A, 12A, 13A, and 14A are schematic views of a semiconductor memory structure at various stages in the method for forming a semiconductor memory structure according to aspects of one or more embodiments of the present disclosure.
FIGS. 2B, 3B, 4B, 5B, 6B, 7B, 8B, 9B, 10B, 11B, 12B, 13B and 14B are schematic cross-sectional views taken along line I-I′ of FIGS. of 2A, 3A, 4A, 5A, 6A, 7A, 8A, 9A, 10A, 11A, 12A, 13A, and 14A, respectively, according to aspects of one or more embodiments of the present disclosure.
FIG. 15 is a schematic drawing illustrating a memory cell of the semiconductor memory structure.
FIGS. 16 and 17 are schematic drawings illustrating the memory cell in different operation states, respectively.
DETAILED DESCRIPTION
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of elements and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper,” “on” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The device may be otherwise oriented (rotated 100 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
As used herein, the terms such as “first,” “second” and “third” describe various elements, components, regions, layers and/or sections, but these elements, components, regions, layers and/or sections should not be limited by these terms. These terms may be only used to distinguish one element, component, region, layer or section from another. The terms such as “first,” “second” and “third” when used herein do not imply a sequence or order unless clearly indicated by the context.
Many modern day electronic devices contain electronic memory configured to store data. Electronic memory may be volatile memory or non-volatile memory. Volatile memory stores data when it is powered, while non-volatile memory (NVM) generally refers to any memory or storage that can retain stored data even when no power is applied. Example NVM includes flash memory, and flash memory includes two main types: NAND-type memory and NOR-type memory. The NAND-type memory has an advantage of a high-density structure including a number of storage transistors series-connected to form strings. However, reading and writing the content of any of the series-connected storage transistor requires activation of all series-connected storage transistors in one string, results in slow read/write access speed. Therefore, a memory structure complying with high-speed requirement in AI and high bandwidth memory, and high density requirements is needed. Existing 3D NAND-type memory bases on charge-trapping memory (CTM), which uses traps in insulating layers to store charge, instead of floating gates. Consequently, charge number needed for programming and erasing is reduced, resulting faster write speed and less write power consumption.
In some embodiments, a ferroelectric FET (FeFET), which provides a field-switching based storage instead of a charge-based storage, can be used in the 3D NAND-type memory. Further, FeFET is more scalable. The FeFET includes a ferroelectric layer, where dipoles, which are bonded, immobile “charges”, are formed. The dipoles flip under electric field generated by potential difference, which refers to voltage drop across the channel and the gate stack. In some embodiments, positive voltage is applied on the gate of the FeFET for programming, and negative voltage is applied on the gate of the FeFET for erasing.
In some embodiments, when the FeFET includes a channel layer that including materials such as intrinsically strong N type material or intrinsically strong P type material, the FeFET has difficulty in erasing or programming. In other words, memory wind (MW) is decreased. In some comparative approaches, voltages for programming and erasing are increase to overcome the small MW issue. However, it raises reliability issue: The gate of Fe FET may breakdown in cycles fewer than expected.
The present disclosure therefore provides a semiconductor memory structure and a method for forming the same that is able to improve erasing operation efficiency and thus mitigate the small MW issue. In some embodiments, doped regions are formed in the substrate on which the 3D memory array is stacked. Accordingly, NPN junctions or PNP junctions are formed by the substrate and the doped region. The NPN junctions or PNP junctions are able to provide charge carriers (hereinafter referred to as carriers) into the channel layer. Further, the carriers are injected into the channel layer, and thus an inversion layer may be formed in the channel layer. In some embodiments, the inversion layer helps to screen electric field toward the channel layer. Therefore, the electric fields generated to flip dipoles can be concentrated in the ferroelectric layer. Thus erasing and programming operation efficiency can be improved.
FIG. 1 is a flowchart representing a method 10 for forming a semiconductor memory structure according to aspects of the present disclosure. In some embodiments, the method 10 includes a number of operations (101, 102, 103, 104, 105, 106, 107 and 108) and is further described below according to one or more embodiments. It should be noted that the operations of the method 10 may be omitted, rearranged, or otherwise modified within the scope of the various aspects. It should further be noted that additional operations may be provided before, during, and after the method 10, and that some other operations may just be briefly described herein.
Referring to FIG. 2A and FIG. 2B, in operation 101, the method 10 forms a plurality of doped regions 204 in a semiconductor substrate 202 (hereinafter referred to as substrate 202). In some embodiments, the substrate 202 is a silicon substrate. In some embodiments, the substrate 202 includes germanium, an alloy semiconductor (for example, SiGe), another suitable semiconductor material, or combinations thereof. In other embodiments, the substrate 202 is a semiconductor-on-insulator substrate, such as a silicon-on-insulator (SOI) substrate, a silicon germanium-on-insulator (SGOI) substrate, or a germanium-on-insulator (GOI) substrate. Semiconductor-on-insulator substrates may be fabricated using separation by implantation of oxygen (SIMOX), wafer bonding, and/or other suitable methods. In some embodiments, the substrate 202 can include various devices, such as CMOS devices, though not shown.
In some embodiments, the substrate 202 includes dopants of first conductivity type. For example, the substrate 202 may include p-type dopants such as boron, indium, another p-type dopant, or a combination thereof. Alternatively, the substrate 202 may include n-type dopants such as phosphorus, arsenic, another n-type dopant, or a combination thereof. In some embodiments, a concentration of the dopants of the first conductivity type in the substrate 202 may be between approximately 1E15 ions/cm3 and approximately 1E17 ions/cm3, but the disclosure is not limited thereto.
Still referring to FIGS. 2A and 2B, in some embodiments, the doped regions 204 may be formed in the substrate 202 by ion implantation and anneal. Each of the doped regions 204 includes dopants of a second conductivity type, which is complementary to the first conductivity type. For example, when the substrate 202 includes the p-type dopants, the doped regions 204 include the n-type dopants. Alternatively, when the substrate 202 includes the n-type dopants, the doped regions 204 include the p-type dopants. In some embodiments, a concentration of the dopants of the second conductivity type in the doped regions 204 is greater than the concentration of the dopants of the first conductivity type in the substrate 202. In some embodiments, the concentration of the dopants of the second conductivity type in each of the doped regions 204 is between approximately 1E18 ions/cm3 and approximately 1E20 ions/cm3, but the disclosure is not limited thereto.
As shown in FIGS. 2A and 2B, the doped regions 204 are formed in the substrate 202, and sidewalls and a bottom surface of each doped region 204 may be in contact with the substrate 202. In other words, the doped regions 204 can be referred to as island-like features separated from each other in the substrate 202. In some embodiments, the doped regions 204 are arranged in an array pattern. In some embodiments, the doped regions 204 are arranged in a staggered array pattern, as shown in FIG. 2A, but the disclosure is not limited thereto. In some embodiments, the doped regions 204 are formed in a cell array region CA where a memory cell array is to be formed, but the disclosure is not limited thereto.
Referring to FIGS. 3A and 3B, in operation 102, the method 10 forms a stack 210 over the substrate 202. In some embodiments, the stack 210 includes a plurality of first insulating layers 212 and a plurality of second insulating layers 214. Further, the first insulating layers 212 and the second insulating layers 214 are alternately arranged. The number of the alternating layers 212 and 214 included in the stack 210 can be made as high as the number of layers needed for the semiconductor memory device. Further, in some embodiments, the topmost layer and the bottommost layer may both be the first insulating layers 212, as shown in FIGS. 3A and 3B, but the disclosure is not limited thereto. Thicknesses of the first insulating layers 212 and thicknesses of the second insulating layers 214 may be similar or different, depending on different product requirements. In some embodiments, the first insulating layers 212 and the second insulating layers 214 include different materials. Fox example, the first insulating layers 212 may include silicon oxide, and the second insulating layers 214 may include silicon nitride, but the disclosure is not limited thereto.
Referring to FIGS. 4A and 4B, portions of the first insulating layers 212 and portions of the second insulating layers 214 are removed, such that remaining first insulating layers 212 and remaining second insulating layers 214 over the substrate 202 form a staircase configuration. In some embodiments, portions of the second insulating layers 214 are exposed, and areas of the exposed second insulating layers 214 may be similar. In some embodiments, the remaining topmost first insulating layer 212 can be used to define a location and a dimension of a cell array region CA, which will be described below.
Referring to FIGS. 5A and 5B, in some embodiments, a dielectric structure 220 may be formed over the substrate 202. Further, a top surface of the dielectric structure 220 can be aligned with a top surface of the topmost first insulating layer 212, as shown in FIG. 5A. Consequently, an even and flush surface can be obtained.
Referring to FIGS. 6A and 6B, in operation 103, the method 10 forms a trench 221 in the dielectric structure 220 and the stack 210. In some embodiments, the trench 221 extends along a first direction D1. In some embodiments, a plurality of trenches 221 may be formed in the dielectric structure 220 and the stack 210. As shown in FIG. 6A, the trenches 221 extend along the first direction D1, and are arranged along a second direction D2, which is different from the first direction D1. In some embodiments, the first direction D1 and the second direction D2 are perpendicular with each other. Each of the trenches 221 may penetrate the dielectric structure 220 and the stack 210 (i.e., the remaining first and second insulating layers 212 and 214 in the staircase configuration). Further, depths of the trenches 221 are similar with each other. In some embodiments, the trenches 221 are formed offset from the doped regions 204. Further, a width of the trenches 221 may be less than a distance between adjacent two doped regions 204. Thus, the substrate 202 may be exposed through a bottom of each trench 221, as shown in FIGS. 6A and 6B, but the disclosure is not limited thereto. In some embodiments, the first insulating layer layers 212 and the second insulating layers 214 may be exposed through two opposite sidewalls of each trench 221.
Referring to FIGS. 7A and 7B, in some embodiments, in operation 104, the method 10 replaces the second insulating layers 214 with a plurality of conductive layers 216. In some embodiments, portions of the second insulating layers 214 may be removed to form a plurality of recesses (not shown), which extend along the second direction D2 into the stack 210. In some embodiments, an etchant which has a higher selectivity for the second insulating layers 214 than the first insulating layers 212 may be introduced into the trenches 221. Accordingly, the portions of the second insulating layers 214 are removed to form the recesses between the first insulating layers 212, though not shown. A conductive material can be formed to fill the recesses and to form the conductive layer 216. In some embodiments, the conductive material may include, for example but not limited thereto, titanium nitride and tungsten (TiN/W), titanium nitride and copper (TiN/Cu), tantalum nitride and copper (TaN/Cu), cobalt and tungsten (Co/W), ruthenium (Ru), or other suitable conductive materials. In some embodiments, a barrier layer and/or an adhesive layer 218 may be formed prior to the forming of the conductive material, as shown in FIGS. 7A and 7B, but the disclosure is not limited thereto. In some embodiments, the conductive layer 216 may fill each of the recesses and cover sidewalls of each trench 221, as shown in FIG. 7B. Further, after the forming of the conductive layers 216, a sacrificial layer 219 may be formed to fill the trenches 221. The sacrificial layer 219 may include insulating materials different from the second insulating layers 214, but the disclosure is not limited thereto. In some embodiments, a planarization operation such as a chemical-mechanical polishing (CMP) operation can be performed to remove superfluous barrier layer 218, conductive layers 216 and sacrificial layer 219. Consequently, a top surface of the conductive layers 216, a top surface of the sacrificial layer 219 and a top surface of the topmost first insulating layer 212 are aligned with each other (i.e., substantially co-planar), as shown in FIG. 7B.
Referring to FIGS. 8A, 8B, 9A and 9B, in some embodiments, the operations 103 and 104 can be repeatedly performed to replace the second insulating layers 214 with the conductive layers 216, which may serve as gate layers for the semiconductor memory structure to be formed. For example, a plurality of trenches 223 may be formed in the dielectric structure 220 and the stack 210. As shown in FIG. 8A, the trenches 223 extend along the first direction D1, and are arranged along the second direction D2. Further, depths of the trenches 223 are similar with each other. Similar to the trenches 221, each of the trenches 223 may penetrate the dielectric structure 220 and the stack 210 (i.e., the remaining first and second insulating layers 212 and 214 in staircase configuration). Further, dimensions of the trenches 223 are similar to that of the trenches 221. It should be noted that the trenches 223 and the trenches 221 (now filled with the barrier layer 218, the conductive layer 216 and the sacrificial layer 219) are alternately arranged. In some embodiments, the trenches 223 are formed offset from the doped regions 204. Further, a width of the trenches 223 may be less than the distance between adjacent two doped regions 204. Thus, the substrate 202 may be exposed through a bottom of each trench 223, as shown in FIGS. 8A and 8B, but the disclosure is not limited thereto. In some embodiments, the first insulating layer layers 212 and the second insulating layers 214 may be exposed through two opposite sidewalls of each trench 223.
Referring to FIGS. 9A and 9B, in some embodiments, in operation 104, the method 10 replaces the second insulating layers 214, which are exposed through sidewalls of the trenches 223, with a plurality of conductive layers 216. As mentioned above, portions of the second insulating layers 214 may be removed to form a plurality of recesses (not shown), which extend along the second direction D2 into the stack 210. In some embodiments, an etchant which has a higher selectivity for the second insulating layers 214 than the first insulating layers 212 can be introduced into the first trenches 212. Accordingly, the portions of the second insulating layers 214 are removed to form the recesses between the first insulating layers 212, though not shown. The conductive material may be formed to fill the recesses and to form the conductive layer 216. In some embodiments, a barrier layer and/or an adhesive layer 218 may be formed prior to the forming of the conductive material, as shown in FIGS. 9A and 9B, but the disclosure is not limited thereto. In some embodiments, the conductive layer 216 may fill each of the recesses and cover sidewalls of each trench 223, as shown in FIG. 9B. Further, after the forming of the conductive layers 216, a sacrificial layer 219 may be formed to fill the trenches 223. In some embodiments, a planarization operation such as a CMP operation may be performed to remove superfluous barrier layer 218, conductive layers 216 and sacrificial layer 219. Consequently, a top surface of the conductive layers 216, a top surface of the sacrificial layer 219 and a top surface of topmost the first insulating layer 212 are aligned with each other (i.e., substantially co-planar), as shown in FIG. 9B.
Referring to FIGS. 10A and 10B, in operation 105, the method 10 forms another trench 225. In some embodiments, a plurality of trenches 225 can be formed, the trenches 225 can extend along the first direction D1 and arranged along the second direction D2, but the disclosure is not limited thereto. In some embodiments, the sacrificial layer 219 and portions of the conductive layers 216 may be removed to form the trenches 225. For example, the sacrificial layer 219 may be entirely removed, and portions of the conductive layers 216 are removed to expose the substrate 202 through bottoms of the trenches 225, as shown in FIGS. 10A and 10B, but the disclosure is not limited thereto. Further, depths of the trenches 225 are similar with each other. In some embodiments, the trenches 225 are formed offset from the doped regions 204. Further, a width of the trenches 225 may be less than a distance between two adjacent doped regions 204. In some embodiments, remaining conductive layers 216 may be exposed through sidewalls of the trenches 225.
Referring to FIGS. 11A and 11B, in operation 106, the method 10 forms a charge-trapping layer 242 and a channel layer 244 in each trench 225. In some embodiments, the charge-trapping layer 242 can be referred to as a memory layer. The charge-trapping layer 242 may be conformally formed in each trench 225 by, for example but not limited thereto, a deposition. Therefore, the charge-trapping layer 242 covers the sidewalls and the bottom of each trench 225. Further, a bottom surface of the charge-trapping layer 242 is in contact with the substrate 202 but separated from the doped regions 204. In some embodiments, the charge-trapping layer 242 includes ferroelectric material, such as hafnium silicates (HfSiO), hafnium zirconium oxide (HfZrO, also referred to as HZO), and the like.
Still referring to FIGS. 11A and 11B, in some embodiments, the channel layer 244 is formed on the charge-trapping layer 242. In some embodiments, the channel layer 224 exposes the charge-trapping layer 242 over the bottoms of the trenches 225 but covers the charge-trapping layer 242 over the sidewalls of the trenches 225. Additionally, the channel layer 244 is separated from the substrate 202 by the charge-trapping layer 242. In some embodiments, the channel layer 244 may include semiconductor materials.
Referring to FIGS. 12A and 12B, in operation 107, the method 10 forms an isolation structure 252 in each trench 225 after the forming of the charge-trapping layer 242 and the channel layer 244. In some embodiments, the isolation structure 252 may be formed by filling each second trench 223 with a dielectric material, such as silicon oxide, silicon oxycarbide, silicon oxynitride, silicon carbonitride, and the like. The dielectric material may be used to fill up the trenches 225 and covers top surface of the stack 210 and dielectric structure 220. A planarization operation such as a CMP may be performed to remove superfluous dielectric material to form the isolations structure 252. Accordingly, a top surface of the isolation structure 252, the top surface of the dielectric structure 220, the top surface of the topmost first insulating layer 212, a topmost surface of the charge-trapping layer 242, and a topmost surface of the channel layer 244 may be aligned with each other.
Referring to FIGS. 13A, 13B, 14A and 14B, in operation 108, the method 10 forms a source structure 254S and a drain structure 254D at two sides of the isolation structure 252. In some embodiments, portions of the isolation structure 252 and portions of the channel layer 244 are removed. Accordingly, a plurality of recesses 251 are formed in the cell array region CA. In some embodiments, dimensions and depth of the recesses 251 are the same. Further, the channel layer 244 may be exposed through two opposite sidewalls of each recess 251, while the charge-trapping layer 242 may be exposed through a bottom of each recess 251. In the cell array region CA, the recesses 251 may be arranged to form a staggered pattern, but the disclosure is not limited thereto. In some embodiments, the recesses 251 are formed offset from the doped regions 204. Further, a width of each recess 251 is less than the distance between adjacent two doped regions 204.
Referring to FIGS. 14A and 14B, the source structure 254S and the drain structure 254D are respectively formed in the recesses 251. In some embodiments, a barrier layer (not shown) can be formed to cover sidewalls and a bottom of each recess 251, and then the recesses 251 are filled with a conductive material. A planarization operation such as a CMP operation is performed to remove superfluous barrier layer and conductive material. Consequently, the source structure 254S and the drain structure 254D are formed at the two sides of the isolation structure 252. In some embodiments, the conductive material can include doped polysilicon, doped amorphous silicon, tungsten, copper, and the like. In some embodiments, a plurality of stacked memory cells Mc may be formed in the cell array region CA after the forming the of source structure 254S and the drain structure 254D.
Still referring to FIGS. 14A and 14B, accordingly, a semiconductor memory structure 200 is obtained. The semiconductor memory structure 200 includes the substrate 202, the doped regions 204 in the substrate 202 and separated from each other by the substrate 202, and the plurality of conductive layers 216 and the first insulating layers 212 alternately stacked over the substrate 202. The semiconductor memory structure 200 further includes a plurality of columns 250 disposed over the substrate 202. As shown in FIGS. 14A and 14B, the columns 250 penetrate the stack 210 including the alternating conductive layers 216 and first insulating layers 212. Further, each of the columns 250 includes an isolation structure 252, a source structure 254S and a drain structure 254D. As shown in FIG. 14A, the source structure 254S and the drain structure 254D are disposed at two opposite sides of the isolation structure 252. The semiconductor memory structure 200 further includes a charge-trapping layer 242 disposed at two sides of each column 250, and a channel layer 244 between the charge trapping layer 242 and each column 250.
In some embodiments, the columns 250 are arranged to form an array pattern. In some embodiments, the columns 250 are arranged to form a staggered array pattern, as shown in FIG. 14A, but the disclosure is not limited thereto. Each of the columns 250 is offset from the doped regions 204. Further, a width of each column 250 is less than the distance between adjacent two doped regions 204. Further, as shown in FIG. 14B, the columns 250 are separated from the substrate 202 by the charge-trapping layer 242. Additionally, the channel layer 244 is also separated from the substrate 202 by the charge-trapping layer 242.
Referring to FIG. 15 , which is an enlarged view of a portion of the semiconductor memory structure 200, each of the columns 250 includes a plurality of memory cells Mc. Further, each of the memory cells Mc includes a conductive layer 216 (serving as a gate layer), a portion of the charge-trapping layer 242, a portion of the channel layer 244, a portion of the source structure 254S and a portion of the drain structure 254D.
As mentioned above, the doped regions 204 include dopants of the second conductivity type, which is complementary to the dopants of the first conductivity type in the substrate 202, therefore, an NPN junction or a PNP junction may be formed by the doped regions 204 and the substrate 202. In some embodiments, an NPN junction or a PNP junction may be formed by the doped regions 204 and the substrate 202.
Referring to FIGS. 16 and 17 , which are schematic drawings illustrating the memory cell Mc in the programming operation and the erasing operation, respectively. Referring to FIG. 16 , during the programming operation, positive voltage is applied to the conductive layer 216 (i.e., VWL>0), electrons are accumulated in the channel layer 244, and the memory cell Mc is in On state. Referring to FIG. 17 , during the erasing operation, negative voltage is applied to the conductive layer 216 (i.e., VWL<0), electrons are depleted, and the memory cell Mc is in Off state. In some embodiments, when the doped regions 204 and the substrate 202 form the NPN or N+PN+ junction, the NPN junction or the N+PN+ junction helps to inject the carriers, such as holes into the channel layer 244. Further, an inversion layer may be formed in the channel layer 244 due to the carrier injection. In some embodiments, the inversion layer helps to screen electric field toward the channel layer 242. Therefore, the electric fields generated to flip dipoles can be concentrated in the ferroelectric layer 242. Thus, at least the erasing operation efficiency can be improved. Additionally, when the doped regions 204 and the substrate 202 form PNP junction, the PNP junction helps to inject charge carriers, such as electrons into the channel layer 244.
Accordingly, the present disclosure provides a semiconductor memory structure and a method for forming the same that is able to improve erasing operation efficiency and thus mitigate the small MW issue. In some embodiments, the doped regions are formed in the substrate on which the 3D memory array is stacked. Accordingly, NPN junctions or PNP junctions are formed by the substrate and the doped region. The NPN junctions or PNP junctions are able to provide carriers. As mentioned above, the carriers are injected into the channel layer, thereby an inversion layer that is able to help to screen electric field toward the channel layer may be formed. Accordingly, the electric fields generated to flip dipoles can be concentrated in the ferroelectric layer. Thus erasing and programming operation efficiency can be improved, and the small MW issue can be mitigated.
In some embodiments, a method for forming a semiconductor memory structure is provided. The method includes following operations. A plurality of doped regions are formed in a semiconductor substrate. The doped regions are separated from each other. A stack including a plurality of first insulating layers and a plurality of second insulating layers alternately arranged is formed over the semiconductor substrate. A first trench is formed in the stack. The second insulating layers are replaced with a plurality of conductive layers. A second trench is formed. A charge-trapping layer and a channel layer are formed in the second trench. An isolation structure is formed to fill the second trench. A source structure and a drain structure are formed at two sides of the isolation structure.
In some embodiments, a method for forming a semiconductor memory structure is provided. The method includes following operations. A semiconductor substrate is received. The semiconductor substrate includes a plurality of doped regions separated from each other. A stack including a plurality of first insulating layers and a plurality of conductive layers are formed over the semiconductor substrate. The first insulating layers and the second insulating layers are alternately arranged. A trench is formed in the stack. A charge-trapping layer and a channel layer are formed in the trench. An isolation structure is formed to fill the trench. A source structure and a drain structures are formed at two sides of the isolation structure.
In some embodiments, a method for forming a semiconductor memory structure is provided. The method includes following operations. A semiconductor substrate is received. The semiconductor substrate includes at least a doped region. A stack is formed over the semiconductor substrate. The stack includes a plurality of first insulating layers and a plurality of conductive layers alternately arranged. A first trench is formed in the stack. A charge-trapping layer and a channel layer are formed in the first trench. The charge-trapping layer is in contact with the semiconductor substrate and separated from the doped region. An isolation structure is formed to fill the first trench. A first recess and a second recess separated from each other are formed in the isolation structure. A source structure is formed in the first recess, and a drain structure is formed in the second recess.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

Claims (20)

What is claimed is:
1. A method for forming a semiconductor memory structure, comprising:
forming a plurality of doped regions separated from each other in a semiconductor substrate;
forming a stack comprising a plurality of first insulating layers and a plurality of second insulating layers alternately arranged over the semiconductor substrate;
forming a first trench in the stack;
replacing the plurality of second insulating layers with a plurality of conductive layers;
forming a second trench in the stack;
forming a charge-trapping layer and a channel layer in the second trench, wherein the charge-trapping layer is in physical contact with the semiconductor substrate and separated from the plurality of doped regions;
forming an isolation structure filling the second trench, wherein sidewalls of the isolation structure are in contact with the channel layer, and a bottom of the isolation structure is in contact with the charge-trapping layer; and
forming a source structure and a drain structure at two sides of the isolation structure.
2. The method of claim 1, wherein the semiconductor substrate comprises dopants of a first conductivity type, and the plurality of doped regions comprise dopants of a second conductivity type complementary to the first conductivity type.
3. The method of claim 2, wherein a concentration of the dopants of the first conductivity type in the semiconductor substrate is less than a concentration of the dopants of the second conductivity type in each of the plurality of doped regions.
4. A method for forming a semiconductor memory structure, comprising:
receiving a semiconductor substrate comprising a plurality of doped regions separated from each other;
forming a stack comprising a plurality of first insulating layers and a plurality of conductive layers alternately arranged over the semiconductor substrate;
forming a trench in the stack;
forming a charge-trapping layer and a channel layer in the trench;
forming an isolation structure filling the trench; and
forming a source structure and a drain structure at two sides of the isolation structure, wherein the source structure and the drain structure are offset from the plurality of doped regions.
5. The method of claim 4, wherein the semiconductor substrate comprises dopants of a first conductivity type, and the plurality of doped regions comprise dopants of a second conductivity type complementary to the first conductivity type.
6. The method of claim 5, wherein a concentration of the dopants of the first conductivity type in the semiconductor substrate is less than a concentration of the dopants of the second conductivity type in each of the plurality of doped regions.
7. The method of claim 4, wherein the forming of the stack further comprises:
forming the plurality of first insulating layers and a plurality of second insulating layers alternately arranged over the semiconductor substrate;
removing portions of the plurality of first insulating layers and portions of the plurality of second insulating layers;
forming a dielectric structure over the stack; and
replacing the plurality of second insulating layers with the plurality of conductive layers.
8. The method of claim 7, wherein the stack comprises a staircase configuration after the removing of the portions of the plurality of first insulating layers and the portions of the plurality of second insulating layers.
9. The method of claim 4, wherein the charge-trapping layer is in contact with the semiconductor substrate and separated from the plurality of doped regions.
10. A method for forming a semiconductor memory structure, comprising:
receiving a semiconductor substrate comprising at least a doped region;
forming a stack comprising a plurality of first insulating layers and a plurality of conductive layers alternately arranged over the semiconductor substrate;
forming a first trench in the stack;
forming a charge-trapping layer and a channel layer in the first trench, wherein the charge-trapping layer is in physical contact with the semiconductor substrate and separated from the doped region;
forming an isolation structure filling the first trench;
simultaneously forming a first recess and a second recess at opposite sides of the isolation structure and separated from each other by the isolation structure; and
simultaneously forming a source structure in the first recess and a drain structure in the second recess, wherein the source structure and the drain structure are separated from the doped region.
11. The method of claim 10, wherein the semiconductor substrate comprises dopants of a first conductivity type, and the doped region comprises dopants of a second conductivity type complementary to the first conductivity type.
12. The method of claim 11, wherein a concentration of the dopants of the first conductivity type in the semiconductor substrate is less than a concentration of the dopants of the second conductivity type in the doped region.
13. The method of claim 10, wherein the forming of the stack further comprises:
forming the plurality of first insulating layers and a plurality of second insulating layers alternately arranged over the semiconductor substrate; and
replacing the plurality of second insulating layers with the plurality of conductive layers.
14. The method of claim 13, further comprising:
removing portions of the plurality of first insulating layers and portions of the plurality of second insulating layers; and
forming a dielectric structure over the stack.
15. The method of claim 14, wherein the stack comprises a staircase configuration after the removing of the portions of the plurality of first insulating layers and the portions of the plurality of second insulating layers.
16. The method of claim 13, wherein the replacing of the plurality of second insulating layers with the plurality of conductive layers further comprises:
forming a second trench in the stack;
removing a portion of each second insulating layer through the second trench;
forming the plurality of conductive layers in the second trench;
filling the second trench with a first sacrificial layer;
forming a third trench in the stack;
removing remaining second insulating layers through the third trench;
forming the plurality of conductive layers in the third trench; and
filling the third trench with a second sacrificial layer.
17. The method of claim 16, wherein the second trench and the third trench are parallel to each other.
18. The method of claim 16, further comprising removing the first sacrificial layer and the second sacrificial layer to form the first trench.
19. The method of claim 10, wherein the first trench is offset from the doped region.
20. The method of claim 10, wherein sidewalls of the isolation structure are in contact with the channel layer, and a bottom of the isolation structure is in contact with the charge-trapping layer.
US18/057,225 2021-01-05 2022-11-20 Method for forming semiconductor memory structure Active 2041-01-31 US12256551B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US18/057,225 US12256551B2 (en) 2021-01-05 2022-11-20 Method for forming semiconductor memory structure
US19/052,306 US20250185251A1 (en) 2021-01-05 2025-02-13 Method for forming semiconductor memory structure

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US17/142,166 US11508754B2 (en) 2021-01-05 2021-01-05 Semiconductor memory structure and method for forming the same
US18/057,225 US12256551B2 (en) 2021-01-05 2022-11-20 Method for forming semiconductor memory structure

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US17/142,166 Division US11508754B2 (en) 2021-01-05 2021-01-05 Semiconductor memory structure and method for forming the same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US19/052,306 Continuation US20250185251A1 (en) 2021-01-05 2025-02-13 Method for forming semiconductor memory structure

Publications (2)

Publication Number Publication Date
US20230083447A1 US20230083447A1 (en) 2023-03-16
US12256551B2 true US12256551B2 (en) 2025-03-18

Family

ID=82219011

Family Applications (3)

Application Number Title Priority Date Filing Date
US17/142,166 Active 2041-01-09 US11508754B2 (en) 2021-01-05 2021-01-05 Semiconductor memory structure and method for forming the same
US18/057,225 Active 2041-01-31 US12256551B2 (en) 2021-01-05 2022-11-20 Method for forming semiconductor memory structure
US19/052,306 Pending US20250185251A1 (en) 2021-01-05 2025-02-13 Method for forming semiconductor memory structure

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US17/142,166 Active 2041-01-09 US11508754B2 (en) 2021-01-05 2021-01-05 Semiconductor memory structure and method for forming the same

Family Applications After (1)

Application Number Title Priority Date Filing Date
US19/052,306 Pending US20250185251A1 (en) 2021-01-05 2025-02-13 Method for forming semiconductor memory structure

Country Status (1)

Country Link
US (3) US11508754B2 (en)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102020123746B4 (en) * 2020-05-29 2023-02-16 Taiwan Semiconductor Manufacturing Co., Ltd. Three-dimensional non-volatile memory device and method of making same
US11404091B2 (en) 2020-06-19 2022-08-02 Taiwan Semiconductor Manufacturing Co., Ltd. Memory array word line routing
US11640974B2 (en) 2020-06-30 2023-05-02 Taiwan Semiconductor Manufacturing Co., Ltd. Memory array isolation structures
US11355516B2 (en) 2020-07-16 2022-06-07 Taiwan Semiconductor Manufacturing Co., Ltd. Three-dimensional memory device and method
US11647634B2 (en) 2020-07-16 2023-05-09 Taiwan Semiconductor Manufacturing Co., Ltd. Three-dimensional memory device and method
US11423966B2 (en) 2020-07-30 2022-08-23 Taiwan Semiconductor Manufacturing Co., Ltd. Memory array staircase structure

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170148517A1 (en) * 2015-11-25 2017-05-25 Eli Harari Three-dimensional vertical nor flash thin film transistor strings
US20170236831A1 (en) * 2016-02-17 2017-08-17 SK Hynix Inc. Semiconductor device and method of manufacturing the same
US20200185411A1 (en) * 2018-12-07 2020-06-11 Sunrise Memory Corporation Methods for forming multi-layer vertical nor-type memory string arrays
US20200381450A1 (en) * 2019-06-03 2020-12-03 Macronix International Co, Ltd. 3d flash memory and array layout thereof

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101762823B1 (en) * 2010-10-29 2017-07-31 삼성전자주식회사 Nonvolatile memory device and manufacturing method thereof
KR102054226B1 (en) * 2013-03-14 2019-12-10 삼성전자주식회사 Semiconductor device and method of manufacturing the same
KR102872609B1 (en) * 2019-12-09 2025-10-17 에스케이하이닉스 주식회사 non volatile memory device having ferroelectric layer

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170148517A1 (en) * 2015-11-25 2017-05-25 Eli Harari Three-dimensional vertical nor flash thin film transistor strings
US20170236831A1 (en) * 2016-02-17 2017-08-17 SK Hynix Inc. Semiconductor device and method of manufacturing the same
US20200185411A1 (en) * 2018-12-07 2020-06-11 Sunrise Memory Corporation Methods for forming multi-layer vertical nor-type memory string arrays
US20200381450A1 (en) * 2019-06-03 2020-12-03 Macronix International Co, Ltd. 3d flash memory and array layout thereof

Also Published As

Publication number Publication date
US20220216223A1 (en) 2022-07-07
US11508754B2 (en) 2022-11-22
US20250185251A1 (en) 2025-06-05
US20230083447A1 (en) 2023-03-16

Similar Documents

Publication Publication Date Title
US12256551B2 (en) Method for forming semiconductor memory structure
US7629640B2 (en) Two bit/four bit SONOS flash memory cell
US10685695B2 (en) Semiconductor device
US9799761B2 (en) 3DIC based system with memory cells and transistors
US7164167B2 (en) Semiconductor storage device, its manufacturing method and operating method, and portable electronic apparatus
US7714377B2 (en) Integrated circuits and methods of manufacturing thereof
TWI611607B (en) Three dimensional memory device
CN115942752A (en) 3D semiconductor device and structure
US12205645B2 (en) Three-dimensional memory structure fabrication using channel replacement
CN100380683C (en) IC card
CN113179666A (en) Ferroelectric memory device including word lines and channel gates and method of forming the same
US20250062223A1 (en) Semiconductor structure
CN106887434A (en) Three-dimensional memory element
US12414295B2 (en) Semiconductor memory structure and method for forming the same
US20090242955A1 (en) Integrated Circuit, Memory Device and Methods of Manufacturing the Same
US12254915B1 (en) Integrated circuit structure and method for forming and operating the same
EP3991219A1 (en) Capacitor structures
CN114284285B (en) NOR type semiconductor memory device and manufacturing method thereof
US12557299B2 (en) Three-dimensional memory devices and fabricating methods thereof
US20240251550A1 (en) Three-dimensional flash memory device and method for forming the same
KR20250163152A (en) Semiconductor device
CN120239279A (en) Semiconductor structure and preparation method thereof, memory system
CN118574428A (en) Functional unit, driving method thereof, storage circuit and stacking structure

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STPP Information on status: patent application and granting procedure in general

Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED

STCF Information on status: patent grant

Free format text: PATENTED CASE