US10510399B2 - Low power SRAM bitcell using resonant drive circuitry - Google Patents
Low power SRAM bitcell using resonant drive circuitry Download PDFInfo
- Publication number
- US10510399B2 US10510399B2 US15/746,615 US201615746615A US10510399B2 US 10510399 B2 US10510399 B2 US 10510399B2 US 201615746615 A US201615746615 A US 201615746615A US 10510399 B2 US10510399 B2 US 10510399B2
- Authority
- US
- United States
- Prior art keywords
- lead
- signal
- input
- input lead
- sram cell
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 230000003068 static effect Effects 0.000 claims description 24
- 230000008878 coupling Effects 0.000 claims description 23
- 238000010168 coupling process Methods 0.000 claims description 23
- 238000005859 coupling reaction Methods 0.000 claims description 23
- 238000000034 method Methods 0.000 claims description 23
- 230000004044 response Effects 0.000 claims description 23
- 239000013078 crystal Substances 0.000 claims description 14
- 230000008859 change Effects 0.000 claims description 8
- 230000001747 exhibiting effect Effects 0.000 claims description 2
- 101100286980 Daucus carota INV2 gene Proteins 0.000 description 14
- 101100397045 Xenopus laevis invs-b gene Proteins 0.000 description 14
- 101150110971 CIN7 gene Proteins 0.000 description 13
- 101150110298 INV1 gene Proteins 0.000 description 13
- 101100397044 Xenopus laevis invs-a gene Proteins 0.000 description 13
- 239000003990 capacitor Substances 0.000 description 10
- 230000006870 function Effects 0.000 description 7
- 238000010586 diagram Methods 0.000 description 6
- 230000007704 transition Effects 0.000 description 5
- 230000001360 synchronised effect Effects 0.000 description 4
- 101100328886 Caenorhabditis elegans col-2 gene Proteins 0.000 description 3
- 238000003491 array Methods 0.000 description 3
- 230000008901 benefit Effects 0.000 description 3
- 230000003071 parasitic effect Effects 0.000 description 2
- 101100328884 Caenorhabditis elegans sqt-3 gene Proteins 0.000 description 1
- 230000006399 behavior Effects 0.000 description 1
- ZXFCRFYULUUSDW-OWXODZSWSA-N chembl2104970 Chemical compound C([C@H]1C2)C3=CC=CC(O)=C3C(=O)C1=C(O)[C@@]1(O)[C@@H]2CC(O)=C(C(=O)N)C1=O ZXFCRFYULUUSDW-OWXODZSWSA-N 0.000 description 1
- 238000007599 discharging Methods 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 230000004907 flux Effects 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000021715 photosynthesis, light harvesting Effects 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 230000001172 regenerating effect Effects 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/413—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
- G11C11/417—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction for memory cells of the field-effect type
- G11C11/419—Read-write [R-W] circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/412—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using field-effect transistors only
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/413—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/06—Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
- G11C7/065—Differential amplifiers of latching type
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1096—Write circuits, e.g. I/O line write drivers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/12—Bit line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, equalising circuits, for bit lines
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/18—Bit line organisation; Bit line lay-out
-
- H01L27/11—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
Definitions
- This invention relates to integrated circuits, and in particular, to static random access memory (SRAM) circuits.
- SRAM static random access memory
- This invention also relates to methods and circuits for storing data in SRAM circuits.
- volatile memory circuits There are two general types of memory circuits: “volatile” and “nonvolatile”. Volatile memory loses its stored information when power is removed from the circuit whereas nonvolatile memory retains its stored information even when power is disconnected from the circuit. Within the “volatile” memory category, there are also two main types: “static” random access memory (or SRAM) and “dynamic” random access memory (or DRAM). Once data is written into an SRAM memory cell it remains available for reading as long as power is supplied to the circuitry. Conversely, a DRAM memory cell requires constant refreshing in order for its data to remain available for reading. If a refresh cycle does not occur within a certain period of time, the data is lost and cannot be recovered.
- SRAM static random access memory
- DRAM dynamic random access memory
- MPUs microprocessor units
- FIG. 1 shows a common architecture for an SRAM cell 1 whereby two inverters INV 1 , INV 2 are connected in a feedback loop which allows 360 degrees of phase inversion. 360 degrees of phase inversion is also called “positive feedback” and creates a regenerative effect whereby cell 1 is stable in a state that has the positive supply rail voltage of the inverters on one of the internal nodes X, Xn and the negative supply rail voltage on the other internal node Xn, X. For example, assuming both switches S 0 and S 1 are open, if node X is at a logical 1 then node Xn is at a logical 0.
- FIG. 2 shows the transistor-level equivalent of SRAM cell 1 wherein switches S 0 and S 1 are implemented as NMOS transistors MN 0 and MN 1 and inverters INV 1 and INV 2 are implemented with transistors MN 2 , MN 3 , MP 2 and MP 3 .
- Transistors MN 0 and MN 1 are controlled by a write word line WORD.
- switches S 0 and S 1 are closed (or equivalently transistors MN 0 and MN 1 are on) to write data into cell 1
- the output leads of inverters INV 1 and INV 2 are “back-driven” in order for SRAM cell 1 to switch states (assuming the new data to be stored in cell 1 is the opposite of the data previously stored in cell 1 ).
- FIG. 3 shows how this occurs.
- drivers DRV, DRVn drive bit lines BIT, BITn to the logical values that SRAM cell 1 will store in the next write cycle.
- bit lines BIT and BITn are first driven to logical 1 and 0 respectively.
- a logical 1 is assumed to correspond to voltage “VDD” in this case).
- word line WORD is pulsed, thereby switching on transistors MN 0 and MN 1 .
- This example assumes a switch resistance of 2000 ohms when either switching transistor MN 0 , MN 1 is in the “on” state.
- This example also assumes an “on” switch resistance of 10,000 ohms for transistor MN 2 and 20,000 ohms for transistor MP 3 .
- Transistors MN 3 and MP 2 are “off” at the beginning of the write cycle and have very large resistance values of approximately 10,000,000,000 ohms each when off.
- the I-Source and I-Sink currents cause power consumption during write operations. Such power consumption is undesirable.
- SRAM cells are typically arranged in arrays comprising rows and columns of cells, each column being accessed by a pair of bit lines (e.g. lines BIT, BITn in FIGS. 1 to 3 ). Owing to the length of the bit lines, the bit lines tend to be highly capacitive. Voltage on bit lines BIT, BITn is raised and lowered by the transistors MN 5 , MN 6 , MP 5 , MP 6 within drivers DRV, DRVn.
- bit lines BIT, BITn e.g. lines BIT, BITn in FIGS. 1 to 3 .
- bit lines BIT, BITn During the process of raising and lowering the voltage on bit lines BIT, BITn, and charging and discharging the bit line capacitance, power is consumed by transistors MN 5 , MN 6 , MP 5 and MP 6 as they transition from on to off or from off to on.
- the capacitance associated with bit lines BIT, BITn is symbolically illustrated as capacitors C, Cn, respectively. It would be desirable to reduce such power consumption.
- One object of an embodiment of the present invention is to provide an SRAM exhibiting reduced power consumption.
- an SRAM cell comprises first and second inverters.
- the output lead of the first inverter is coupled to the input lead of the second inverter via a first resistor.
- the output lead of the second inverter is coupled to the input lead of the first input lead via a second resistor.
- a first write lead is coupled to a first node between the first resistor and the input lead of the second inverter.
- the first write lead provides a first data signal to be stored in the SRAM cell. Because of the first resistor, a circuit driving the first write lead with that first data signal does not have to “overpower” the first inverter when writing that data into the SRAM cell. Thus, write operations are accomplished using less power than would otherwise be required.
- a second write lead is coupled to a second node between the second resistor and the input lead of the first inverter.
- the second write lead provides a second data signal that is the opposite of the first data signal. Because of the second resistor, the circuit driving the second write lead does not have to “overpower” the second inverter when providing the second data signal. Thus, again, write operations are accomplished using less power than would otherwise be required.
- a first switch is provided between the first write lead and the first node, and a second switch is coupled between the second write lead and the second node to facilitate coupling and decoupling the SRAM cell from the first and second write leads.
- the SRAM cell is part of an array of rows and columns of SRAM cells.
- the first and second write leads are write bit lines for writing data into a column of SRAM cells.
- a write word line controls the state of the first and second switches, and thereby controls when data is stored in the SRAM cell.
- the SRAM cell comprises a third switch for selectively coupling the output lead of the first inverter to a first read bit line and a fourth switch for selectively coupling the output lead of the second inverter to a second read bit line.
- the first and second read bit lines are used to read data from the column of SRAM cells.
- first and second write bit lines are selectively coupled to an SRAM cell to perform write operations.
- a resonant circuit is coupled to alternatively drive either the first (or second) write bit line with a sine wave while the second (or first) write bit line is held at a constant value.
- the constant value typically corresponds to a binary logic level (e.g. a binary 0).
- the write bit lines are coupled to the SRAM cell during a time period in which the sine wave is at a voltage opposite that constant value, and then decoupled from the SRAM cell, thereby leaving the SRAM cell in a desired state.
- the constant value is a binary 0, and the first and second bit lines are coupled to the SRAM cell when the sine wave is at a voltage corresponding to a binary 1. Thereafter the bit lines are decoupled from the SRAM cell.
- the resonant circuit is decoupled from the first bit line at a time when the sine wave voltage is equal to the constant value, and then coupled to the second bit line.
- the first and second bit lines are then coupled to the SRAM cell at a time when the sine wave has reached the voltage opposite the constant value.
- bit lines are driven by a resonant circuit, less power is consumed than would be the case if the bit lines were charged and discharged by pull-up and pull-down transistors during write operations.
- a weak “keeper cell” is coupled to the bit lines to maintain them at the constant value when they are not driven by the resonant circuit.
- FIG. 1 is a simplified block diagram of a prior art SRAM cell.
- FIG. 2 schematically illustrates the SRAM cell of FIG. 1 in transistor-level detail.
- FIG. 3 schematically illustrates the SRAM cell of FIG. 1 at the beginning of a write cycle with transistors modelled as voltage-controlled resistors.
- FIG. 4 is a simplified block diagram of a low-power SRAM cell in accordance with my invention.
- FIG. 5 schematically illustrates the SRAM cell of FIG. 4 in transistor-level detail.
- FIG. 6 schematically illustrates the SRAM cell of FIG. 4 at the beginning of a write cycle with transistors modelled as voltage-controlled resistors.
- FIG. 7 illustrates a portion of an SRAM cell array comprising SRAM cells in accordance with my invention.
- FIG. 8 illustrates a resonant circuit and a set of keeper circuits coupled to an array of SRAM cells in accordance with an embodiment of my invention.
- FIG. 9 illustrates an embodiment of a set of switches for holding bit lines at a selected binary voltage level when they are not being driven by a resonant circuit.
- FIG. 10 is a timing diagram showing a data signal, bit line signals and a word line pulse applied to a cell in the array of FIGS. 8 and 9 .
- FIG. 11 illustrates an LC resonating circuit using bipolar transistors.
- FIG. 12 illustrates an LC resonating circuit using MOS transistors.
- FIG. 13 illustrates the LC equivalent resonant circuit of a typical quartz crystal used in oscillators.
- FIG. 14 illustrates a crystal resonating circuit
- FIG. 15 illustrates another embodiment of a crystal resonating circuit.
- FIG. 16 illustrates a phase locked loop circuit for generating timing control signals for use in conjunction with an embodiment of my invention.
- FIG. 17 is a more detailed schematic illustration of an example of a phase locked loop that can be used in conjunction with an embodiment of my invention.
- FIG. 18 illustrates a strobe generator used in accordance with an embodiment of my invention.
- FIG. 19 illustrates a timing diagram illustrating signals in the strobe generator of FIG. 18 .
- FIG. 4 shows a novel SRAM cell 10 in accordance with the invention with separate read bit lines RBIT, RBITn and write bit lines WBIT, WBITn.
- Cell 10 also includes a separate read word line RWD and a write word line WWD to control read and write operations.
- RWD read word line
- WWD write word line
- read word line RWD is pulsed, and data is loaded from cell 10 via switches S 12 , S 13 to read bit lines RBIT, RBITn, which drive a sense amplifier (not shown in FIG. 4 ).
- resistors R 1 and R 2 are coupled from each inverter's output lead to the opposite inverter's input lead within SRAM cell 10 .
- Resistors R 1 , R 2 limit the sink and source currents as cell 10 transitions from one state to another state.
- FIG. 5 A transistor-level representation of cell 10 is shown in FIG. 5 .
- the rail voltage supplies for cell 10 are designated as V 2 and V 1 for the logic high and logic low voltages, respectively.
- Transistors MN 10 , MN 11 , MN 12 and MN 13 perform the function of switches S 10 , S 11 , S 12 and S 13 , respectively.
- FIG. 6 shows the sink (I-Sink) and source (I-Source) currents which must pass through resistors R 1 and R 2 .
- Transistors MN 12 and MN 13 and leads RBIT RBITn and RWD are not shown in FIG. 6 for ease of illustration and clarity.
- I-Source 980 nA.
- I-Sink 972 nA. As can be seen, these I-Source and I-Sink values are much less than the corresponding values for prior art cell 1 discussed above. Thus, cell 10 consumes less power than cell 1 .
- transistors MN 10 and MN 11 are 10K ohms rather than 2K ohms in the prior art example. This is because transistors MN 10 , MN 11 for novel SRAM cell 10 can be smaller than transistors MN 0 , MN 1 in prior art cell 1 .
- the reason for this is as follows. In order to cause SRAM cell 1 to flip state, the voltage on node X of FIG. 3 must reach the trip voltage (also referred to as the “threshold” voltage) of the inverter comprising transistors MN 3 and MP 3 . Conversely, the voltage on node Xn should be pulled below the threshold voltage of the inverter comprising transistors MN 2 and MP 2 .
- Nodes X and Xn typically will not arrive at their respective threshold voltages simultaneously as they transition and hence the side that arrives at the threshold voltage first assists the opposite side to regenerate and flip the state of SRAM cell 1 . If transistor MN 0 (or MN 1 ) in FIG. 3 is not large enough such that the resistor divider comprising the on resistance of transistors MN 0 and MN 2 (or the resistor divider comprising the on resistance of transistors MN 1 and MP 3 ) allows node X (or Xn) to cross the threshold voltage of inverter INV 2 (or inverter INV 1 ), SRAM cell 1 will be unable to change state.
- SRAM cell 10 does not have this “resistor divider” problem with respect to reaching the threshold of inverters INV 1 , INV 2 since the impedance looking into write bit lines WBIT, WBITn of FIG. 6 is very high compared to the impedance of transistors MN 0 , MN 1 due to the 1 megohm resistors R 1 , R 2 added between the inverters.
- SRAM cells constructed in accordance with other embodiments can use other resistance and voltage values.
- Resistors R 1 and R 2 can be implemented in any of a number of ways. In one embodiment, they can be polycrystalline silicon resistors. In another embodiment, they can be implemented using a JFET.
- SRAM cells in accordance with the invention are typically incorporated into an array such as array 20 in FIG. 7 .
- Cells 10 - 11 to 10 - 33 of array 20 are organized into horizontal rows and vertical columns of SRAM cells, each column being associated with a pair of write bit lines and a pair of read bit lines.
- column COL- 2 of SRAM cells are associated with write bit lines WBIT- 2 , WBITn- 2 and read bit lines RBIT- 2 , RBITn- 2 .
- Write bit lines WBIT- 2 , WBITn- 2 perform the same function for the cells 10 - 12 , 10 - 22 , 10 - 32 of column COL- 2 as lines WBIT, WBITn perform for cell 10 in FIG. 4 above.
- read bit lines RBIT- 2 , RBITn- 2 perform the same function for the cells in column COL- 2 as lines RBIT, RBITn perform for cell 10 of FIG. 4 .
- the other write bit lines WBIT- 1 , WBITn- 1 , WBIT- 3 , WBITn- 3 and read bit lines RBIT- 1 , RBITn- 1 , RBIT- 3 , RBITn- 3 perform the same functions for their associated columns of cells COL- 1 , COL- 3 .
- FIG. 7 Although only three columns and three rows of SRAM cells are shown in FIG. 7 , in other embodiments, other numbers of rows and columns (typically more than three) are present.
- Each row of cells in array 20 is associated with a write word line and a read word line.
- row ROW- 2 of cells 10 - 21 , 10 - 22 and 10 - 23 are associated with a write word line WWD- 2 and a read word line RWD- 2 .
- Word line WWD- 2 performs the same function for cells 10 - 21 , 10 - 22 and 10 - 23 as word line WWD performs for cell 10 above
- read word line RWD- 2 performs the same function for cells 10 - 21 , 10 - 22 and 10 - 23 as line RWD for cell 10 above.
- Write word lines WWD- 1 and WWD- 3 and read word lines RWD- 1 , RWD- 3 perform these functions for rows ROW- 1 and ROW- 3 , respectively.
- An SRAM typically receives an address for selecting a row of cells within the SRAM array for reading and writing, e.g. from a microprocessor or other device.
- the SRAM typically comprises an address decoder for generating control signals, e.g. for selecting a particular word line RWD, WWD that is to be pulsed during a read or write operation.
- a row of cells within array 20 is accessed during a read or write operation.
- the address decoder can also select one or more columns of SRAM cells to be accessed during a read or write operation.
- an array in accordance with the invention can be used in conjunction with an address decoder such as described in my U.S. Provisional Patent Application entitled “A Low Power Decoder Using Resonant Drive Circuitry”, filed Jul. 27, 2015 (Ser. No. 62/282,214) and incorporated herein by reference.
- other address decoders can also be used.
- a resonant circuit 40 provides a resonating signal RSR (typically sinusoidal) which drives selected write bit lines WBIT, WBITn of array 20 ( FIG. 8 ).
- Resonating signal RSR is applied to a selected one of write bit lines WBIT, WBITn within a pair of bit lines to communicate a binary one on that selected write bit line, whereas a DC voltage corresponding to a binary 0 is applied to the other write bit line WBITn, WBIT within the pair to communicate a binary 0.
- RSR typically sinusoidal
- resonating signal RSR is applied to write bit lines WBIT- 1 to WBIT- 3 and WBITn- 1 to WBITn- 3 via switches S 20 - 1 to S 20 - 3 and S 20 n - 1 to S 20 n - 3 , respectively.
- Whether resonant circuit 40 drives write bit line WBIT- 1 or WBITn- 1 with signal RSR depends on the logic state of data signal DATA- 1 .
- Data signal DATA- 2 similarly controls whether resonant circuit 40 drives write bit line WBIT- 2 or WBITn- 2 with signal RSR
- data signal DATA- 3 controls whether resonant circuit 40 drives write bit line WBIT- 3 or WBITn- 3 with signal RSR.
- Data signals DATA- 1 to DATA- 3 are provided from outside SRAM array 20 , e.g. by a device such as a microprocessor.
- Write word lines WWD are only pulsed when signal RSR is at or near its peak voltage (corresponding to a binary 1 voltage). Therefore, for example, cell 10 - 22 is only coupled to write bit line WBIT- 2 , WBITn- 2 when simultaneously a) one of bit lines WBIT- 2 , WBITn- 2 carries signal RSR, b) signal RSR is at or near a binary one voltage level, and c) the other bit line WBITn- 2 , WBIT- 2 is carrying a binary 0 voltage level.
- a word line WWD is pulsed, the row of cells corresponding to that word line receives appropriate binary voltages corresponding to data values to be stored in those cells.
- the pulse on the selected word line WWD is narrow, and only occurs at or near the peaks of resonating signal RSR, thereby allowing the largest differential voltage to be presented to the SRAM cells and thereby minimizing the chances of writing an erroneous value to the SRAM cells.
- Switches S 20 - 1 to S 20 - 3 and S 20 n - 1 to S 20 n - 3 only switch when signal RSR is at its lowest voltage (corresponding to a binary 0 voltage). This prevents discontinuities from appearing in the waveform of signal RSR and provides a clean transition from one set of bit lines to the other.
- a set of keeper circuits K comprising pairs of inverters INV 11 and INV 12 and resistor R 20 are coupled to associated write word lines WBIT- 1 to WBIT- 3 and WBITn- 1 to WBITn- 3 .
- Keeper circuits K keep their associated write bit lines at a DC binary zero voltage level when resonant circuit 40 is no longer driving them.
- Inverter INV 11 is “weak”, i.e. the transistors within inverter INV 11 (not shown) are typically very resistive when on.
- Keeper circuits K typically draw only a very small current to overcome leakage current, e.g. about 2 nA. Thus, very little power is consumed even when keeper circuits K and resonant circuit 40 simultaneously drive a word line.
- a set of switches S 30 - 1 , S 30 n - 1 ( FIG. 9 ) maintains lines WBIT- 1 and WBITn- 1 at a binary zero voltage level (voltage V 1 ) when lines WBIT- 1 and WBITn- 1 are not coupled to receive signal RSR.
- Switch S 30 - 1 is controlled by data signal DATA- 1
- switch S 30 n - 1 is controlled by the logical inverse of data signal DATA- 1 .
- Similar switches hold bit lines WBIT- 2 .
- WBITn- 2 , WBIT- 3 and WBITn- 3 at a binary 0 voltage level (voltage V 1 ) when they are not driven with signal RSR,
- a large resistor can be provided between lines WBIT, WBITn and voltage V 1 .
- Such a resistor will not draw significant current when signal RSR is high and applied to lines WBIT, WBITn, but will suffice to keep lines WBIT, WBITn at a binary zero voltage level when they are not coupled to receive signal RSR.
- FIG. 10 is a timing diagram showing data being written into SRAM cell 10 - 22 .
- data signal DATA- 2 (received from an external source) is a binary zero.
- output signal RSR from resonant circuit 40 is coupled via switch S 20 n - 2 to bit line WBITn- 2 , while bit line WBIT- 2 is held at a binary zero voltage by its associated keeper circuit K.
- data signal DATA- 2 goes to a binary 1 state.
- Switch S 20 - 2 turns on and switch S 20 n - 2 turns off at a time when signal RSR is at a voltage corresponding to a binary 0, and thereafter, write bit line WBITn- 2 is held at a binary 0 by its associated keeper circuit K, while switch S 20 - 2 couples signal RSR to bit line WBIT- 2 .
- a pulse P is applied to write word line WWD- 2 to turn on switches S 10 and S 11 within cell 10 - 22 to thereby store data in cell 10 - 22 .
- a binary 1 is applied to the input lead of inverter INV 2 within cell 10 - 22
- a binary 0 is applied to the input lead of inverter INV 1 within cell 10 - 22 .
- word line WWD- 2 goes low
- write bit lines WBIT- 2 and WBITn- 2 are decoupled from cell 10 - 22
- cell 10 - 22 is left in a state corresponding to data signal DATA- 2 .
- Cells 10 - 21 and 10 - 23 simultaneously store data corresponding to data signals DATA- 1 and DATA- 3 in response to pulse P.
- data signal DATA- 2 becomes a binary 0 and a binary 1 respectively, thereby causing switches S- 22 and Sn- 22 to change state, and changing whether signal RSR is applied to bit line WBIT- 2 or WBITn- 2 . Since a write pulse is not applied to word line WWD- 2 , this does not affect cell 10 - 22 .
- write bit lines WBIT- 1 , WBIT- 2 , WBIT 3 , WBITn- 1 , WBITn- 2 and WBITn- 3 are not driven from one rail voltage to another rail voltage by CMOS transistor switches (as is done in prior art arrays of cell 1 ).
- write bit lines WBIT, WBITn are not driven from one rail voltage to another rail voltage by transistors such as MN 5 , MN 6 , MP 5 and MP 6 ( FIGS. 2 and 3 ).
- bit line BIT (or BITn) is charged to a voltage V and then discharged by driver DRV (or DRVn)
- an amount of energy equal to 1 ⁇ 2 CV 2 (where C is the capacitance of bit line BIT or BITn) is dissipated.
- switches S 20 - 1 , S 20 - 2 , S 20 - 3 , S 20 n - 1 , S 20 n - 2 and S 20 n - 3 switch when signal RSR is at a voltage corresponding to a binary zero in response to data signals DATA- 1 , DATA- 2 and DATA- 3 .
- data signals DATA- 1 to DATA- 3 are synchronized to switch when signal RSR is at the binary zero voltage level.
- the pulses on word lines WWD- 1 to WWD- 3 are synchronized to occur when signal RSR is at or near its peak voltage (which corresponds to a binary one). Appropriate timing control for these signals is discussed below.
- switches S 20 - 1 , S 20 - 2 , S 20 - 3 , S 20 n - 1 , S 20 n - 2 and S 20 n - 3 switch when resonating signal RSR is at a voltage corresponding to a binary 1. This will also avoid discontinuities in resonating signal RSR.
- keeper circuits K (or alternatively switches S 30 or high value resistors) maintain their corresponding bit lines at a binary 1 level and word lines WWD- 1 , WWD- 2 and WWD- 3 are pulsed when signal RSR is at a voltage corresponding to a binary 0 level.
- the keeper circuits K maintain the write bit lines at a binary 1 voltage level using a switch instead of two inverters INV 11 , INV 12 (e.g. in a manner similar to that shown in FIG. 9 ), such switches are provided to couple their associated bit lines to a binary 1 voltage level.
- such resistors can be provided between their associated write bit lines and the binary 1 voltage level.
- the resistance value is selected so that only a small current to overcome leakage current, e.g. about 2 nA flow therein.
- FIGS. 11 and 12 illustrate examples of resonators 45 and 50 comprising inductors and capacitors, and using bipolar and MOS transistors, respectively.
- LC resonant circuits are well-known in the art.
- Such resonant circuits can be used as circuit 40 to provide resonating signal RSR.
- capacitor C 3 in FIG. 11 may be unnecessary if the capacitive loading of the SRAM itself (and other associated circuitry) is sufficiently large to resonate with the inductor at an appropriate frequency.
- Capacitors store energy in the electric field across the two plates. Inductors store energy in magnetic flux linkages which circulate around the a carrying current. By connecting the capacitor and inductor in series or parallel, a “tank” circuit is created whereby energy can be alternately stored either on the capacitor or the inductor as current moves charge back and forth between the two components. Maximum energy is stored on the capacitor when the current equals zero. Maximum energy is stored on the inductor when the current reaches a peak. The only energy losses (neglecting “radiant” energy) come from heat dissipation from any parasitic resistance found in the signal path. In contrast, all of the energy associated with a capacitor switching from supply potential to ground potential is lost to heat (e.g.
- a crystal can also be used to resonate in a resonant circuit although that aspect of its behavior that can be modelled as an inductor does not come from a coil, but rather the “motional” inductance of the crystal mass which vibrates when electrically stimulated.
- One type of well-known crystal resonant circuit is a Pierce Oscillator.
- FIG. 13 shows a crystal 60 and an RLC equivalent circuit 70 . Both the inductor and the capacitor are “energy-storing” elements.
- FIGS. 14 and 15 illustrate resonators 80 and 90 comprising crystals. Resonators 80 and 90 are described in my U.S. Provisional Patent Application Ser. No. 62/231,458 entitled “A Pierce Oscillator Using Three Series Inverters”, filed on Jul. 6, 2015, and incorporated herein by reference.) Resonators 80 and 90 can also be used as resonant circuit 40 to generate signal RSR.
- the capacitive loading on output node 41 of resonant circuit 40 cooperates with the capacitance within resonant circuit to establish the resonating frequency of signal RSR ( FIG. 8 ).
- This capacitive loading includes the capacitance of bit lines WBIT and WBITn coupled to node 41 .
- the capacitive loading on each bit line WBIT is symbolically illustrated as capacitance CWBIT and the capacitive loading of each bit line WBITn is symbolically illustrated as capacitance CWBITn. It is desirable that these capacitances CWBIT and CWBITn are nearly equal. Otherwise the frequency of resonant circuit 40 will change based on the formula:
- C represents the total effective capacitance seen by the resonant tank circuit in parallel with the inductor (or the crystal circuit), and includes capacitances CWBIT, CWBITn of those write bit lines to which circuit 40 is coupled.
- data signals DATA and switches S 20 and S 20 n change state at a time when resonating signal RSR is at a binary 0 voltage. This prevents discontinuities in the voltage of the load driven by resonant circuit 40 .
- Appropriate timing control for changing the state of switches S 20 and 520 n and for generating the signals on write word lines WWD and RWD can be generated in any of a number of ways.
- data signals DATA are generated by a microprocessor (not shown) whose quadrature clock is derived from signal RSR (i.e. whose clock is phase shifted by 90 degrees from the point where signal RSR is halfway between peak values).
- the microprocessor changes the state of signals DATA when signal RSR is at a binary 0 voltage, which thereby causes switches S 20 and 520 n to switch when signal RSR is at a binary 0 voltage.
- a phase locked loop 100 ( FIG. 16 ), coupled to receive sinusoidal signal RSR and its sinusoidal inverse RSRn from resonant circuit 40 , provides a control signal to latches 104 , which latches data signals DATA at a time when signal RSR is low.
- the contents of latches 104 control switches S 20 and 520 n.
- phase locked loop 100 comprises a phase detector 106 , a low pass filter 108 , a voltage-controlled oscillator 110 , and divide-by-two logic circuit 112 .
- FIG. 17 illustrates a more detailed example of circuitry that can be used for phase-locked loop 100 .
- other types of phase-locked loops can also be used.
- phase locked loop 100 a programmable delay circuit or a delay locked loop circuit can be used in lieu of phase locked loop 100 .
- Delay locked loops and programmable delay circuits are also well known in the art.
- FIG. 16 also illustrates a strobe generator 114 for generating pulses which, in turn are used to generate timing control for the word line pulses on write word lines WWD and read word lines RWD.
- Strobe generator 114 provides pulses to a write address decoder 116 and a read address decoder 118 .
- Write and read address decoders 116 , 118 receive address signals ADDR from external source 102 via laches 119 and generate pulses on word lines WWD and RWD as appropriate. (Address signals ADDR are synchronized with signal RSR in a manner similar to data signals DATA- 1 to DATA- 3 .)
- the address decoders can be as described in my above-incorporated U.S. Provisional Patent Application entitled “A Low Power Decoder Using Resonant Drive Circuitry”.
- FIG. 18 illustrates an example of a strobe generator that can be used in accordance with my invention
- FIG. 19 is a timing diagram showing various signals within strobe generator of FIG. 18 .
- Strobe generators are well-known in the art. Other techniques can also be used for generating appropriate timing signals.
- the circuitry of SRAM array 20 uses a single set of rail voltages (e.g. 0 and 2 volts), and resonant circuit 40 oscillates between 0 and 2 volts.
- rail voltages e.g. 0 and 2 volts
- resonant circuit 40 oscillates between 0 and 2 volts.
- other rail voltage values can also be used, and different parts of the SRAM circuitry can use different rail voltages.
- the inverters in SRAM cells 10 use rail voltages of 1 and 2 volts, and therefore the rail voltages for the read bit lines RBIT- 1 , RBIT- 2 , RBIT- 3 , RBITn- 1 , RBITn- 2 and RBITn- 3 are 1 and 2 volts.
- the read bit lines are typically coupled to sense amplifiers SA- 1 to SA- 3 ( FIG. 8 ) that differentially amplify the read bit line voltages to provide output signals DOUT- 1 to DOUT- 3 having rail voltages of 0 and 3 volts.
- Each read bit line within a pair is typically coupled to the other read bit line within that pair (for example, bit line RBIT- 2 is coupled to bit line RBITn- 2 via a switch S 22 - 2 ) and is at an intermediate voltage, for example 1.5 V, except during read cycle. This reduces the amount of time required for the read bit line voltages to increase or decrease to their desired rail voltage during a read cycle. Also, in this embodiment, resonant circuit 40 oscillates between 0 and 3 volts and keeper circuits K use rail voltages of 0 and 3 volts.
- transistors MN 10 and MN 11 can be smaller than would be necessary if the voltage swing of signal RSR equaled the rail voltages of inverters of INV 1 and INV 2 . This is because the greater voltage swing of signal RSR allows a greater tolerance of higher on-resistance for transistors MN 10 and MN 11 .
- the voltage swing of signal RSR equals the rail voltages of inverters INV 1 and INV 2 and keeper circuits K.
- An alternative embodiment of my invention uses one write bit line WBIT and one switch S 10 for writing into an SRAM cell (i.e. without including switch S 11 and bit line WBITn).
- it is not necessary to include resistor R 2 , since there will be no contention between the signal on line WBITn and the output signal of inverter INV 2 .
- one can apply binary DC voltages drivers such as drivers DRV, DRVn discussed above.
- this embodiment comprises controlling the timing of switch S 10 to determine what binary value is being written into the cell.
- an SRAM array comprises resistors such as resistors R 1 , R 2 to reduce power consumption during writing but does not use a resonant circuit to drive the write bit lines.
- a resonant circuit drives the write bit lines but does not include resistors R 1 , R 2 .
- Different voltage and resistance values can be used.
- An SRAM cell in accordance with my invention can be incorporated into arrays of different sizes, having different numbers of rows and columns.
- the SRAM cell can be used by itself, in an array of one row, or an array of one column. Different cells within the array can employ the invention, while other cells do not. Different types of resonators, including crystal and LC resonators, can be used in conjunction with the invention. Different types of resonating materials can be used (e.g. as described in U.S. Pat. No. 7,183,868, issued to Wessendorf, col. 7, lines 6-24, incorporated herein by reference). In some embodiments, the capacitance of the write bit lines enables the resonator to resonate. Address and data signals can be provided by different types of devices. The various switches can be implemented using a single N channel transistor (e.g. such as transistors MN 10 to MN 14 ) or parallel-connected pairs of N and P channel transistors. Accordingly, all such modifications come within the present invention.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Static Random-Access Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- 1. Jianping Hu et al., “A Novel Low-Power Adiabatic SRAM with an Energy-Efficient Line Driver,” International Conference on Communications, Circuits and Systems, June 2004, p. 1151 (hereafter “Publication 1)”.
- 2. Joohee Kim et al., “Energy Recovering Static Memory,” International Symposium on Low Power Electronics and Design, August 2002, p. 92.
- 3. Jianping Hu et al., “Low Power Dual Transmission Gate Adiabatic Logic Circuits and Design of SRAM,” Midwestern Symposium on Circuits and Systems, 2004, p. 1-565.
- 4. Nestoras Tzartzanis et al., “Energy Recovery for the Design of High-Speed, Low-Power Static RAMs,” International Symposium on Low Power Electronics and Design, 1996.
- 5. Joohee Kim et al., PCT Patent Application WO 03/088459, entitled “Low-Power Driver with Energy Recovery”, Oct. 23, 2003.
I-Source=VDD/(10K+2K)
If VDD equals 1V then I-Source=83.4 uA. The sink current (I-Sink) on the opposite side of the cell will be given by:
I-Sink=VDD/(20K+2K)
I-Source=(V2−V1)/(10K+1MEG+10K)
I-Sink=(V2−V1)/(20K+1MEG+10K)
(The switch resistance and other parasitic resistances will offset the frequency from the ideal ω0.)
In this formula “C” represents the total effective capacitance seen by the resonant tank circuit in parallel with the inductor (or the crystal circuit), and includes capacitances CWBIT, CWBITn of those write bit lines to which
Claims (32)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/746,615 US10510399B2 (en) | 2015-07-27 | 2016-07-26 | Low power SRAM bitcell using resonant drive circuitry |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201562282215P | 2015-07-27 | 2015-07-27 | |
US15/746,615 US10510399B2 (en) | 2015-07-27 | 2016-07-26 | Low power SRAM bitcell using resonant drive circuitry |
PCT/US2016/044126 WO2017019715A1 (en) | 2015-07-27 | 2016-07-26 | A low power sram bitcell using resonant drive circuitry |
Publications (2)
Publication Number | Publication Date |
---|---|
US20180218768A1 US20180218768A1 (en) | 2018-08-02 |
US10510399B2 true US10510399B2 (en) | 2019-12-17 |
Family
ID=57885379
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/746,615 Active US10510399B2 (en) | 2015-07-27 | 2016-07-26 | Low power SRAM bitcell using resonant drive circuitry |
Country Status (6)
Country | Link |
---|---|
US (1) | US10510399B2 (en) |
EP (1) | EP3329490B1 (en) |
JP (1) | JP6797895B2 (en) |
KR (1) | KR102637709B1 (en) |
CN (2) | CN107851453B (en) |
WO (1) | WO2017019715A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11023631B2 (en) * | 2017-09-25 | 2021-06-01 | Rezonent Corporation | Reduced-power dynamic data circuits with wide-band energy recovery |
US11128281B2 (en) | 2017-09-25 | 2021-09-21 | Rezonent Corporation | Reduced-power electronic circuits with wide-band energy recovery using non-interfering topologies |
US20220393684A1 (en) * | 2021-06-02 | 2022-12-08 | Power Down Semiconductor, Inc. | Low power interconnect using resonant drive circuitry |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190228825A1 (en) * | 2018-01-24 | 2019-07-25 | Microsemi Soc Corp. | Vertical resistor based sram cells |
US10714180B2 (en) | 2018-02-01 | 2020-07-14 | Microsemi Soc Corp. | Hybrid configuration memory cell |
US10522542B1 (en) * | 2018-06-28 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Double rule integrated circuit layouts for a dual transmission gate |
TWI802703B (en) * | 2019-05-31 | 2023-05-21 | 聯華電子股份有限公司 | Static random access memory device |
DE112021003375T5 (en) | 2020-06-24 | 2023-04-06 | Microchip Technology Incorporated | DETECTING TRANSISTOR-TRANSISTOR-LOGIC (TTL) LEVELS ON AN INPUT CIRCUIT WITH IMPROVED QUICK CURRENT IMMUNITY |
Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5301146A (en) | 1990-09-11 | 1994-04-05 | Kabushiki Kaisha Toshiba | Memory cell of SRAM used in environmental conditions of high-energy particle irradiation |
US5734285A (en) | 1992-12-19 | 1998-03-31 | Harvey; Geoffrey P. | Electronic circuit utilizing resonance technique to drive clock inputs of function circuitry for saving power |
US5781469A (en) | 1997-01-24 | 1998-07-14 | Atmel Corporation | Bitline load and precharge structure for an SRAM memory |
US5905290A (en) | 1991-06-24 | 1999-05-18 | Texas Instruments Incorporated | Single event upset hardened memory cell |
WO1999034368A1 (en) | 1997-12-29 | 1999-07-08 | Utmc Microelectronic Systems Inc. | Voltage controlled resistance modulation for single event upset immunity |
US5936598A (en) * | 1996-03-08 | 1999-08-10 | Nec Corporation | Capacitive load drive circuit and method |
US6044035A (en) | 1994-01-31 | 2000-03-28 | Kabushiki Kaisha Toshiba | Semiconductor memory device having level-shifted precharge signal |
US20030039165A1 (en) * | 2001-08-23 | 2003-02-27 | Jeng-Jye Shau | High performance semiconductor memory devices |
WO2003088459A2 (en) | 2002-04-04 | 2003-10-23 | The Regents Of The University Of Michigan | Low-power driver with energy recovery |
US20040052147A1 (en) * | 2002-09-13 | 2004-03-18 | Mclaury Loren | Multiport SRAM cell |
US20040252546A1 (en) | 2003-06-13 | 2004-12-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | SRAM cell design with high resistor CMOS gate structure for soft error rate improvement |
US20050248977A1 (en) * | 2004-05-10 | 2005-11-10 | Taiwan Semiconductor Manuafacturing Co., Ltd. | Resistive cell structure for reducing soft error rate |
US7183868B1 (en) | 2004-09-09 | 2007-02-27 | Sandia Corporation | Triple inverter pierce oscillator circuit suitable for CMOS |
US20070063252A1 (en) | 2005-09-16 | 2007-03-22 | Yuan Diana D | Non-volatile memory and SRAM based on resonant tunneling devices |
US7304895B2 (en) | 2005-09-13 | 2007-12-04 | International Business Machines Corporation | Bitline variable methods and circuits for evaluating static memory cell dynamic stability |
US20080205112A1 (en) | 2007-02-23 | 2008-08-28 | Lawson David C | Apparatus for Hardening a Static Random Access Memory Cell from Single Event Upsets |
US20090059697A1 (en) | 2007-08-28 | 2009-03-05 | Chad Allen Adams | Method and apparatus for implementing sram cell write performance evaluation |
US7746921B1 (en) * | 2005-10-11 | 2010-06-29 | Thomas Robert Wik | Resonant digital data transmission |
US20100165779A1 (en) | 2008-12-30 | 2010-07-01 | Stmicroelectronics S.R.L. | Row decoder for a memory device |
US20120266002A1 (en) | 2011-04-18 | 2012-10-18 | Samsung Electronics Co., Ltd. | Semiconductor memory device having low power mode and related method of operation |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
AU2003280582A1 (en) * | 2002-11-01 | 2004-05-25 | Matsushita Electric Industrial Co., Ltd. | Method for driving non-volatile flip-flop circuit using resistance change element |
US6759699B1 (en) * | 2003-04-22 | 2004-07-06 | Taiwan Semiconductor Manufacturing Company | Storage element and SRAM cell structures using vertical FETS controlled by adjacent junction bias through shallow trench isolation |
JP4485971B2 (en) * | 2005-02-14 | 2010-06-23 | 日本電信電話株式会社 | Memory circuit |
US7599210B2 (en) * | 2005-08-19 | 2009-10-06 | Sony Corporation | Nonvolatile memory cell, storage device and nonvolatile logic circuit |
US8339893B2 (en) * | 2009-09-25 | 2012-12-25 | International Business Machines Corporation | Dual beta ratio SRAM |
JP5010700B2 (en) * | 2010-03-05 | 2012-08-29 | 株式会社東芝 | Semiconductor integrated circuit |
JP2013101285A (en) * | 2011-11-10 | 2013-05-23 | Jvc Kenwood Corp | Liquid crystal display device |
CN102903386A (en) * | 2012-09-19 | 2013-01-30 | 上海集成电路研发中心有限公司 | Static random memory unit |
CN203276859U (en) * | 2013-06-08 | 2013-11-06 | 中国科学院微电子研究所 | SRAM memory |
CN103714849B (en) * | 2013-12-30 | 2017-01-25 | 深圳市国微电子有限公司 | Programmable storage unit for programmable chip |
-
2016
- 2016-07-26 EP EP16831256.9A patent/EP3329490B1/en active Active
- 2016-07-26 US US15/746,615 patent/US10510399B2/en active Active
- 2016-07-26 JP JP2018504786A patent/JP6797895B2/en active Active
- 2016-07-26 KR KR1020187002979A patent/KR102637709B1/en active IP Right Grant
- 2016-07-26 CN CN201680044308.3A patent/CN107851453B/en active Active
- 2016-07-26 WO PCT/US2016/044126 patent/WO2017019715A1/en active Application Filing
- 2016-07-26 CN CN202111239841.4A patent/CN113990372A/en active Pending
Patent Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5301146A (en) | 1990-09-11 | 1994-04-05 | Kabushiki Kaisha Toshiba | Memory cell of SRAM used in environmental conditions of high-energy particle irradiation |
US5905290A (en) | 1991-06-24 | 1999-05-18 | Texas Instruments Incorporated | Single event upset hardened memory cell |
US5734285A (en) | 1992-12-19 | 1998-03-31 | Harvey; Geoffrey P. | Electronic circuit utilizing resonance technique to drive clock inputs of function circuitry for saving power |
US6044035A (en) | 1994-01-31 | 2000-03-28 | Kabushiki Kaisha Toshiba | Semiconductor memory device having level-shifted precharge signal |
US5936598A (en) * | 1996-03-08 | 1999-08-10 | Nec Corporation | Capacitive load drive circuit and method |
US5781469A (en) | 1997-01-24 | 1998-07-14 | Atmel Corporation | Bitline load and precharge structure for an SRAM memory |
WO1999034368A1 (en) | 1997-12-29 | 1999-07-08 | Utmc Microelectronic Systems Inc. | Voltage controlled resistance modulation for single event upset immunity |
US20030039165A1 (en) * | 2001-08-23 | 2003-02-27 | Jeng-Jye Shau | High performance semiconductor memory devices |
WO2003088459A2 (en) | 2002-04-04 | 2003-10-23 | The Regents Of The University Of Michigan | Low-power driver with energy recovery |
US20040052147A1 (en) * | 2002-09-13 | 2004-03-18 | Mclaury Loren | Multiport SRAM cell |
US20040252546A1 (en) | 2003-06-13 | 2004-12-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | SRAM cell design with high resistor CMOS gate structure for soft error rate improvement |
US7307871B2 (en) | 2003-06-13 | 2007-12-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | SRAM cell design with high resistor CMOS gate structure for soft error rate improvement |
US20050248977A1 (en) * | 2004-05-10 | 2005-11-10 | Taiwan Semiconductor Manuafacturing Co., Ltd. | Resistive cell structure for reducing soft error rate |
US7183868B1 (en) | 2004-09-09 | 2007-02-27 | Sandia Corporation | Triple inverter pierce oscillator circuit suitable for CMOS |
US7304895B2 (en) | 2005-09-13 | 2007-12-04 | International Business Machines Corporation | Bitline variable methods and circuits for evaluating static memory cell dynamic stability |
US20070063252A1 (en) | 2005-09-16 | 2007-03-22 | Yuan Diana D | Non-volatile memory and SRAM based on resonant tunneling devices |
US7746921B1 (en) * | 2005-10-11 | 2010-06-29 | Thomas Robert Wik | Resonant digital data transmission |
US20080205112A1 (en) | 2007-02-23 | 2008-08-28 | Lawson David C | Apparatus for Hardening a Static Random Access Memory Cell from Single Event Upsets |
US20090059697A1 (en) | 2007-08-28 | 2009-03-05 | Chad Allen Adams | Method and apparatus for implementing sram cell write performance evaluation |
US20100165779A1 (en) | 2008-12-30 | 2010-07-01 | Stmicroelectronics S.R.L. | Row decoder for a memory device |
US20120266002A1 (en) | 2011-04-18 | 2012-10-18 | Samsung Electronics Co., Ltd. | Semiconductor memory device having low power mode and related method of operation |
Non-Patent Citations (6)
Title |
---|
Dragan Maksimovic et al., "Integrated Power Clock Generators for Low Energy Logic", Power Electronics Specialists Conference, Jun. 18-22, 1995, PESC '95 Record, 26th Annual IEEE. |
European Search Report (from a corresponding foreign application), EP16831256.9, dated Feb. 20, 2019. |
Jianping Hu et al., "A Novel Low-Power Adiabatic SRAM with an Energy-Efficient Line Driver", Communications, Circuits and Systems, 2004, ICCCAS 2004. |
Jianping Hu et al., "Low Power Dual Transmission Gate Adiabatic Logic Circuits and Design of SRAM", the 47th IEEE International Midwest Symposium on Circuits and Systems. 2004. |
Joohee Kim et al., "Energy Recovering Static Memory", ISLPED '02, Aug. 12-14, 2002, Monterey, CA. |
Nestoras Tzartzanis et al., "Energy Recovery for the Design of High-Speed, Low-Power Static RAMs", ISLPED 1996 Monterey, CA. Low Power Electronics and Design, Aug. 1996. |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11023631B2 (en) * | 2017-09-25 | 2021-06-01 | Rezonent Corporation | Reduced-power dynamic data circuits with wide-band energy recovery |
US11128281B2 (en) | 2017-09-25 | 2021-09-21 | Rezonent Corporation | Reduced-power electronic circuits with wide-band energy recovery using non-interfering topologies |
US11763055B2 (en) | 2017-09-25 | 2023-09-19 | Rezonent Corporation | Reduced-power dynamic data circuits with wide-band energy recovery |
US20220393684A1 (en) * | 2021-06-02 | 2022-12-08 | Power Down Semiconductor, Inc. | Low power interconnect using resonant drive circuitry |
US11784648B2 (en) * | 2021-06-02 | 2023-10-10 | Power Down Semiconductor, Inc. | Low power interconnect using resonant drive circuitry |
Also Published As
Publication number | Publication date |
---|---|
JP2018528563A (en) | 2018-09-27 |
US20180218768A1 (en) | 2018-08-02 |
EP3329490A4 (en) | 2019-05-22 |
KR20180023978A (en) | 2018-03-07 |
KR102637709B1 (en) | 2024-02-19 |
EP3329490B1 (en) | 2023-04-05 |
CN107851453B (en) | 2021-10-15 |
EP3329490A1 (en) | 2018-06-06 |
CN107851453A (en) | 2018-03-27 |
CN113990372A (en) | 2022-01-28 |
JP6797895B2 (en) | 2020-12-09 |
WO2017019715A1 (en) | 2017-02-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10510399B2 (en) | Low power SRAM bitcell using resonant drive circuitry | |
US10605672B2 (en) | Semiconductor device having temperature circuit that sets temperature ranges and is disabled upon power supply transition | |
US10431295B2 (en) | Static random access memory and method of controlling the same | |
US20100091585A1 (en) | Static random access memories and access methods thereof | |
KR940006137A (en) | Semiconductor memory device with self regeneration function | |
JP2010509704A (en) | Low energy memory components | |
US10522214B2 (en) | Robust negative bit-line and reliability aware write assist | |
Tzartzanis et al. | Energy recovery for the design of high-speed, low-power static RAMs | |
JP5083889B2 (en) | SRAM cell circuit and driving method thereof | |
KR102569408B1 (en) | Low power decoder using resonant drive circuit | |
CN203799667U (en) | Dual-port static random access memory with low writing power consumption | |
TWI746972B (en) | Semiconductor memory device | |
US9165633B2 (en) | Carbon nanotube memory cell with enhanced current control | |
JP2003242772A (en) | Ferroelectric memory circuit and integrated circuit device in which the circuit is formed | |
CN103903646B (en) | A kind of low two-port SRAM writing power consumption | |
JPH09185887A (en) | Semiconductor memory | |
CN103903646A (en) | Two-port static random access memory with low writing power consumption | |
JPH07118195B2 (en) | Semiconductor integrated circuit | |
JPH1065514A (en) | Clock driving circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: POWER DOWN SEMICONDUCTOR INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HUFFMAN, DAVID A.;REEL/FRAME:044689/0234 Effective date: 20180118 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: SMAL); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2551); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY Year of fee payment: 4 |