US10387360B2 - Integrated circuits adaptable to interchange between clock and data lanes for use in clock forward interface receiver - Google Patents

Integrated circuits adaptable to interchange between clock and data lanes for use in clock forward interface receiver Download PDF

Info

Publication number
US10387360B2
US10387360B2 US15/805,098 US201715805098A US10387360B2 US 10387360 B2 US10387360 B2 US 10387360B2 US 201715805098 A US201715805098 A US 201715805098A US 10387360 B2 US10387360 B2 US 10387360B2
Authority
US
United States
Prior art keywords
lane
clock
lanes
clock lane
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US15/805,098
Other versions
US20190138488A1 (en
Inventor
Pin-Hao Feng
Yueh-Chuan Lu
Ching-Hsiang Chang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
M31 Technology Corp
Original Assignee
M31 Technology Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Assigned to M31 TECHNOLOGY CORPORATION reassignment M31 TECHNOLOGY CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHANG, CHING-HSIANG, FENG, PIN-HAO, LU, YUEH-CHUAN
Priority to US15/805,098 priority Critical patent/US10387360B2/en
Application filed by M31 Technology Corp filed Critical M31 Technology Corp
Priority to TW106146223A priority patent/TWI652912B/en
Priority to CN201810212170.4A priority patent/CN109756239B/en
Publication of US20190138488A1 publication Critical patent/US20190138488A1/en
Priority to US16/529,575 priority patent/US11055241B2/en
Publication of US10387360B2 publication Critical patent/US10387360B2/en
Application granted granted Critical
Priority to US17/343,704 priority patent/US11609872B2/en
Priority to US18/172,863 priority patent/US12229064B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4282Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/04Generating or distributing clock signals or signals derived directly therefrom
    • G06F1/10Distribution of clock signals, e.g. skew

Definitions

  • the present invention relates generally to clock forward interface, and more particularly to integrated circuits adaptable to interchange between clock and data lanes.
  • a clock forward interface comprises at least one clock lane and data lanes for communication between transmitters and receivers.
  • an integrated circuit comprises: a multi-lane interface, a clock lane selection unit and a plurality of sampling units.
  • the multi-lane interface has a plurality of lanes, one of which is a clock lane.
  • the clock lane selection unit is coupled to the multi-lane interface, and arranged to select one of the lanes as a clock lane and output the signal of the selected clock lane.
  • Each of the sampling units is coupled to one of the lanes and the clock lane selection unit, and each is arranged to sample a signal of one of the lanes according to the signal of the selected clock lane.
  • an integrated circuit comprises a first multi-lane interface, a second multi-lane interface, a first layer of clock lane selection units, a second layer of clock lane selection units and a plurality of sampling units.
  • the first multi-lane interface has a plurality of first lanes and the second multi-lane interface has a plurality of second lanes, wherein one or two of the first lanes and the second lanes is clock lane.
  • the first layer of clock lane selection units is coupled to the first multi-lane interface and the second multi-lane interface, and arranged to select one or two of the first and second lanes and output signals on the one or two selected lanes.
  • the second layer of clock lane selection units is coupled to the first layer of clock lane selection units, arranged to select the one or two selected lanes as one or two clock lane and output signals on the one or two selected clock lane as output.
  • Each of the sampling units is coupled to the second layer of clock lane selection units and each is arranged to sample one of the first and second lanes according to the signal of the one or two selected clock lane.
  • a multi-lane communication system comprises a transmitter and a receiver.
  • the transmitter has a multi-lane interface that includes at least one data lane and at least one clock lane, wherein signals on the at least one data lane and signals on the at least one clock lane are interchangeable.
  • the receiver has an integrated circuit including a clock lane selection unit for selecting one of lanes of the multi-lane interface as a clock lane.
  • the clock lane selection unit is configurable in response to interchange between signals on the at least one data lane and the least one clock lane of the transmitter.
  • FIG. 1 illustrates a schematic diagram of an integrated circuit according to one embodiment of the present invention.
  • FIG. 2 illustrates a schematic diagram of an integrated circuit according to another embodiment of the present invention.
  • FIG. 3 illustrates a detailed schematic diagram of the multi-lane interface according to another embodiment of the present invention.
  • FIG. 4 illustrates a schematic diagram of an integrated circuit according to still another embodiment of the present invention.
  • any examples or illustrations given herein are not to be regarded in any way as restrictions on, limits to, or express definitions of any term or terms with which they are utilized. Instead, these examples or illustrations are to be regarded as being described with respect to one particular embodiment and as being illustrative only. Those of ordinary skill in the art will appreciate that any term or terms with which these examples or illustrations are utilized will encompass other embodiments which may or may not be given therewith or elsewhere in the specification and all such embodiments are intended to be included within the scope of that term or terms. Language designating such non-limiting examples and illustrations includes, but is not limited to: “for example,” “for instance,” “e.g.,” and “in one embodiment.”
  • FIG. 1 illustrates a schematic diagram of an integrated circuit according to one embodiment of the present invention.
  • the integrated circuit 100 may be disposed in a physical layer unit at a receiver 10 .
  • the receiver 10 communicates with a transmitter 20 through a communication link 15 therebetween.
  • the integrated circuit 100 comprises a multi-lane interface 110 that is connected to a multi-lane interface 25 of the transmitter 20 through the communication link 15 .
  • the multi-lane interface 110 includes a first lane 112 and a second lane 114 .
  • the transmitter 20 may have the signals of its data lane and clock lane of the multi-lane interface 25 interchanged.
  • any one of the first lane 112 and second lane 114 can be used as a clock lane, while the other is used as a data lane.
  • a clock lane selection unit 120 that is coupled to the multi-lane interface 110 is arranged select which one of the first lane 112 and second lane 114 is the clock lane.
  • the signal of the selected clock lane will be considered as a clock signal for the integrated circuit 100 , and sent to clock inputs CLK of sampling units 132 and 134 .
  • the sampling units 132 and 134 are respectively arranged to sample signals on first lane 112 and second lane 114 according to the signal from the selected clock lane. Sampling results outputted by the sampling units 132 and 134 may be further sent to other functional blocks in the integrated circuit 100 , such as deserializer (not shown).
  • FIG. 2 illustrates a schematic diagram of an integrated circuit according to one embodiment of the present invention.
  • the integrated circuit 200 may be disposed in a physical layer unit at a receiver 30 .
  • the receiver 30 communicates with a transmitter 40 through a communication link 35 therebetween.
  • the integrated circuit 200 comprises a multi-lane interface 210 that is connected to a multi-lane interface 45 of the transmitter 40 through the communication link 35 .
  • the multi-lane interface 210 includes a first lane 212 , a second lane 214 and a third lane 216 .
  • the transmitter 40 may have the signals of its data lane and clock lane of the multi-lane interface 45 interchanged.
  • any one of the first lane 212 , the second lane 214 and the third lane 216 can be used as a clock lane, while the other lanes are used as data lanes.
  • a clock lane selection unit 220 that is coupled to the multi-lane interface 210 is arranged to determine and select which one of the first lane 212 , the second lane 214 and the third lane 216 is the clock lane.
  • the signal of the selected clock lane will be considered as a clock signal for the six-pin integrated circuit 200 , and sent to clock inputs CLK of sampling units 232 - 236 .
  • sampling units 232 - 236 are respectively arranged to sample signals on the first lane 212 , the second lane 214 and the third lane 216 according to the signal of the selected clock lane. Sampling results outputted by the sampling units 232 - 236 may be further sent to other functional blocks in integrated circuit 200 , such as deserializer (not shown)
  • the numbers of the lanes in the multi-lane interface is not a limitation of the present invention, which can be varied with different requirements and applications.
  • the multi-lane interface could include four lanes, eight lanes or any other number of lanes according to various embodiments of the present invention.
  • the multi-lane interface 110 or 210 may further comprise signal pins and signal amplifiers as the detailed illustration shown by FIG. 3 .
  • this drawing is just intended for illustrative purposes rather than limitations in scope of the present invention.
  • sampling units 132 - 134 and 232 - 236 as mentioned above could be D flip-flops in one embodiment.
  • the clock lane selection units 120 and 220 as mentioned above could be could be multiplexers implemented based on inverters or OR-logic gates, and/or any other types of circuitry having signal path selection capability according to various embodiment of the present invention.
  • FIG. 4 illustrates a schematic diagram of a combination of integrated circuits as mentioned above according to one embodiment of the present invention.
  • the integrated circuit 30 comprises a multi-lane interface 310 , which includes lanes 312 - 314 and a multi-lane interface 410 , which includes lanes 412 - 416 .
  • the combination of integrated circuits may be disposed in a physical layer unit at a receiver 50 .
  • the receiver 50 communicates with a transmitter 60 through a communication link 55 therebetween.
  • the transmitter 60 has a multi-lane interface 65 comprising data and clock lanes and selectively has signals on the data and clock lanes interchanged.
  • one or two lanes of the lanes 312 - 314 and 412 - 416 could be one or two clock lanes.
  • the integrated circuit 30 comprises two groups of clock selection lane units for selecting the clock lanes.
  • a first layer of clock selection lane units 32 is a first group of the clock selection lane units that are coupled to the lanes 312 - 314 and 412 - 416 and selects a portion of lanes therefrom.
  • a second group of the clock selection lane units that is, a second layer of clock lane selection units 33 is coupled to the first layer of clock selection lane units 32 and selects the clock lane from those lanes selected by the first layer of clock selection lane units 32 .
  • the first layer of clock selection units 32 comprises clock lane selection units 321 and 322 .
  • the second layer of clock lane selection units 33 comprises clock lane selection units 331 - 335 .
  • one of lanes 312 and 314 can be a first clock lane
  • one of lanes 412 - 416 can be a second clock lane
  • the other lanes are data lanes.
  • the clock lane selection unit 321 in the first layer of clock selection lane units 32 is arranged to select the first clock lane from lanes 412 - 416
  • the clock lane selection unit 322 in the first layer of clock lane selection units 32 is arranged to select the second clock lane from lanes 312 and 314 . Signals on the two selected clock lanes will be sent to the second layer of the clock lane selection units 33 .
  • the clock lane selection units 331 - 333 in the second layer of clock lane selection units 33 are arranged to output the signal of the selected first clock lane to sampling units 341 - 343 .
  • the sampling units 341 - 343 are respectively arranged to sample signals on the lanes 412 - 416 according to the signal of the selected first clock lane.
  • the clock lane selection units 334 - 335 in the second layer of clock lane selection units 33 are arranged to output the signal of the selected second clock lane to sampling units 344 - 345 .
  • the sampling units 344 - 345 are respectively arranged to sample signals on the lanes 312 and 314 according to the signal of the selected second clock lane. Also, sampling results outputted by the sampling units 341 - 345 may be further sent to other functional blocks in the integrated circuit 30 , such as deserializer (not shown)
  • only one of lanes 312 - 314 and 412 - 416 can be a clock lane, while the other lanes are data lanes.
  • the first layer of clock lane selection units 32 selects the only one clock lane.
  • the signal of the selected clock lane will be outputted from the clock lane selection unit 321 or 322 , and sent to the second layer of clock lane selection units 33 .
  • the clock lane selection units 331 - 335 in the second layer of clock lane selection units 33 will select a signal of one of the paths 51 and 52 from the first layer of clock lane selection units 32 to send to the sampling units 341 - 345 .
  • the sampling units 341 - 345 are respectively arranged to sample signals on the lanes 312 - 314 and 412 - 416 according to the signal of the selected path.
  • the numbers of the lanes in the multi-lane interfaces 310 and/or 410 is not a limitation of the present invention, which can be varied with different requirements and applications.
  • the multi-lane interface 310 / 410 could include four lanes, eight lanes or any other number of lanes according to various embodiments of the present invention.
  • sampling units 341 - 345 as mentioned above could be D flip-flops in one embodiment.
  • the clock lane selection units 321 - 322 and 331 - 335 as mentioned above could be could be multiplexers implemented based on inverters or OR-logic gates, and/or any other types of circuitry having signal path selection capability according to various embodiment of the present invention.
  • the above-mentioned integrated circuits could be used in a receiver for providing a receiver the adaptability to interchange between the clock lane and the data lanes asserted by a transmitter.
  • the receiver there are different manners for the receiver to configure the clock lane selection units 120 and 220 , or the first layer of clock lane selection units 32 and the second layer of clock lane selection units 33 .
  • the transmitter may provide extra information to indicate which lane could be the clock lane. According to the information provided by the transmitter, the receiver will configure the clock lane selection units to select the proper lane as the clock lane. Therefore, the receiver is able to correctly use signals on the clock lane in processing of signals on other data lanes.
  • the transmitter will not use any extra information to indicate the clock lane for the receiver. Instead, the transmitter generates clock signal on the lane by repeating a specific bit pattern. For example, the transmitter may repeatedly send a bit pattern “01”, such as 01010101, as a clock signal.
  • the receiver can recognize which lane is the clock lane by checking whether a bit stream received on a lane has a repeating bit pattern therein. That is, the receiver configures the clock lane selection unit according to a detecting result of a “known” repeating bit pattern.
  • a system application regarding the receiver determines which lanes of the multi-lane interface will be used as the clock lane. According to commands issued by the system application, the receiver will configure the clock lane selection unit to select proper lane as the clock lane.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Communication Control (AREA)
  • Time-Division Multiplex Systems (AREA)

Abstract

An integrated circuit includes a first multi-lane interface having a plurality of first lanes, a second multi-lane interface having a plurality of second lanes; a first layer of clock lane selection units arranged to select one or two of the first and second lanes and output signals on the one or two selected lanes; a second layer of clock lane selection units arranged to select the one or two selected lanes as one or two clock lane and output signals on the one or two selected clock lane; and a plurality of sampling units, each coupled to second layer of clock lane selection units, each arranged to sample one of the first and second lanes according to the signal on the selected clock lane.

Description

BACKGROUND OF THE INVENTION 1. Field of the Invention
The present invention relates generally to clock forward interface, and more particularly to integrated circuits adaptable to interchange between clock and data lanes.
2. Description of the Prior Art
A clock forward interface comprises at least one clock lane and data lanes for communication between transmitters and receivers. For certain requirements and applications, it would be favorable for a transmitter to interchange its clock lane and data lanes. Therefore, there is a need to provide an inventive circuit for use in a receiver and make the receiver adaptable to the interchange between the clock lane and data lanes.
SUMMARY OF THE INVENTION
According to one embodiment of the present invention, an integrated circuit is provided. The integrated circuit comprises: a multi-lane interface, a clock lane selection unit and a plurality of sampling units. The multi-lane interface has a plurality of lanes, one of which is a clock lane. The clock lane selection unit is coupled to the multi-lane interface, and arranged to select one of the lanes as a clock lane and output the signal of the selected clock lane. Each of the sampling units is coupled to one of the lanes and the clock lane selection unit, and each is arranged to sample a signal of one of the lanes according to the signal of the selected clock lane.
According to one embodiment of the present invention, an integrated circuit is provided. The integrated circuit comprises a first multi-lane interface, a second multi-lane interface, a first layer of clock lane selection units, a second layer of clock lane selection units and a plurality of sampling units. The first multi-lane interface has a plurality of first lanes and the second multi-lane interface has a plurality of second lanes, wherein one or two of the first lanes and the second lanes is clock lane. The first layer of clock lane selection units is coupled to the first multi-lane interface and the second multi-lane interface, and arranged to select one or two of the first and second lanes and output signals on the one or two selected lanes. The second layer of clock lane selection units is coupled to the first layer of clock lane selection units, arranged to select the one or two selected lanes as one or two clock lane and output signals on the one or two selected clock lane as output. Each of the sampling units is coupled to the second layer of clock lane selection units and each is arranged to sample one of the first and second lanes according to the signal of the one or two selected clock lane.
According to one embodiment of the present invention, a multi-lane communication system is provided. The multi-lane communication system comprises a transmitter and a receiver. The transmitter has a multi-lane interface that includes at least one data lane and at least one clock lane, wherein signals on the at least one data lane and signals on the at least one clock lane are interchangeable. The receiver has an integrated circuit including a clock lane selection unit for selecting one of lanes of the multi-lane interface as a clock lane. The clock lane selection unit is configurable in response to interchange between signals on the at least one data lane and the least one clock lane of the transmitter.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 illustrates a schematic diagram of an integrated circuit according to one embodiment of the present invention.
FIG. 2 illustrates a schematic diagram of an integrated circuit according to another embodiment of the present invention.
FIG. 3 illustrates a detailed schematic diagram of the multi-lane interface according to another embodiment of the present invention.
FIG. 4 illustrates a schematic diagram of an integrated circuit according to still another embodiment of the present invention.
DETAILED DESCRIPTION
Reference throughout this specification to “one embodiment”, or “an example” means that a particular feature, structure or characteristic described in connection with the embodiment or example is included in at least one embodiment of the present embodiments. Thus, appearances of the phrases “in one embodiment”, “in or “an example” in various places throughout this specification are not necessarily all referring to the same embodiment or example. Furthermore, the particular features, structures or characteristics may be combined in any suitable combinations and/or sub-combinations in one or more embodiments or examples. In addition, it is appreciated that the figures provided herewith are for explanation purposes to persons ordinarily skilled in the art and that the drawings are not necessarily drawn to scale.
Additionally, any examples or illustrations given herein are not to be regarded in any way as restrictions on, limits to, or express definitions of any term or terms with which they are utilized. Instead, these examples or illustrations are to be regarded as being described with respect to one particular embodiment and as being illustrative only. Those of ordinary skill in the art will appreciate that any term or terms with which these examples or illustrations are utilized will encompass other embodiments which may or may not be given therewith or elsewhere in the specification and all such embodiments are intended to be included within the scope of that term or terms. Language designating such non-limiting examples and illustrations includes, but is not limited to: “for example,” “for instance,” “e.g.,” and “in one embodiment.”
FIG. 1 illustrates a schematic diagram of an integrated circuit according to one embodiment of the present invention. The integrated circuit 100 may be disposed in a physical layer unit at a receiver 10. The receiver 10 communicates with a transmitter 20 through a communication link 15 therebetween. As illustrated, the integrated circuit 100 comprises a multi-lane interface 110 that is connected to a multi-lane interface 25 of the transmitter 20 through the communication link 15. The multi-lane interface 110 includes a first lane 112 and a second lane 114. The transmitter 20 may have the signals of its data lane and clock lane of the multi-lane interface 25 interchanged. For being adaptable to interchange between clock and data lane asserted by the transmitter 20, any one of the first lane 112 and second lane 114 can be used as a clock lane, while the other is used as a data lane. A clock lane selection unit 120 that is coupled to the multi-lane interface 110 is arranged select which one of the first lane 112 and second lane 114 is the clock lane. The signal of the selected clock lane will be considered as a clock signal for the integrated circuit 100, and sent to clock inputs CLK of sampling units 132 and 134. The sampling units 132 and 134 are respectively arranged to sample signals on first lane 112 and second lane 114 according to the signal from the selected clock lane. Sampling results outputted by the sampling units 132 and 134 may be further sent to other functional blocks in the integrated circuit 100, such as deserializer (not shown).
FIG. 2 illustrates a schematic diagram of an integrated circuit according to one embodiment of the present invention. The integrated circuit 200 may be disposed in a physical layer unit at a receiver 30. The receiver 30 communicates with a transmitter 40 through a communication link 35 therebetween. As illustrated, the integrated circuit 200 comprises a multi-lane interface 210 that is connected to a multi-lane interface 45 of the transmitter 40 through the communication link 35. The multi-lane interface 210 includes a first lane 212, a second lane 214 and a third lane 216. The transmitter 40 may have the signals of its data lane and clock lane of the multi-lane interface 45 interchanged. For being adaptable to interchange between clock and data lane asserted by the transmitter 40, any one of the first lane 212, the second lane 214 and the third lane 216 can be used as a clock lane, while the other lanes are used as data lanes. A clock lane selection unit 220 that is coupled to the multi-lane interface 210 is arranged to determine and select which one of the first lane 212, the second lane 214 and the third lane 216 is the clock lane. The signal of the selected clock lane will be considered as a clock signal for the six-pin integrated circuit 200, and sent to clock inputs CLK of sampling units 232-236. The sampling units 232-236 are respectively arranged to sample signals on the first lane 212, the second lane 214 and the third lane 216 according to the signal of the selected clock lane. Sampling results outputted by the sampling units 232-236 may be further sent to other functional blocks in integrated circuit 200, such as deserializer (not shown)
Please note that the numbers of the lanes in the multi-lane interface is not a limitation of the present invention, which can be varied with different requirements and applications. For example, the multi-lane interface could include four lanes, eight lanes or any other number of lanes according to various embodiments of the present invention. Besides, the multi-lane interface 110 or 210 may further comprise signal pins and signal amplifiers as the detailed illustration shown by FIG. 3. However, this drawing is just intended for illustrative purposes rather than limitations in scope of the present invention.
In addition, the sampling units 132-134 and 232-236 as mentioned above could be D flip-flops in one embodiment. The clock lane selection units 120 and 220 as mentioned above could be could be multiplexers implemented based on inverters or OR-logic gates, and/or any other types of circuitry having signal path selection capability according to various embodiment of the present invention.
FIG. 4 illustrates a schematic diagram of a combination of integrated circuits as mentioned above according to one embodiment of the present invention. The integrated circuit 30 comprises a multi-lane interface 310, which includes lanes 312-314 and a multi-lane interface 410, which includes lanes 412-416. The combination of integrated circuits may be disposed in a physical layer unit at a receiver 50. The receiver 50 communicates with a transmitter 60 through a communication link 55 therebetween. The transmitter 60 has a multi-lane interface 65 comprising data and clock lanes and selectively has signals on the data and clock lanes interchanged.
In this embodiment, one or two lanes of the lanes 312-314 and 412-416 could be one or two clock lanes. The integrated circuit 30 comprises two groups of clock selection lane units for selecting the clock lanes. A first layer of clock selection lane units 32 is a first group of the clock selection lane units that are coupled to the lanes 312-314 and 412-416 and selects a portion of lanes therefrom. Following the first layer of clock selection lane units 32, a second group of the clock selection lane units, that is, a second layer of clock lane selection units 33 is coupled to the first layer of clock selection lane units 32 and selects the clock lane from those lanes selected by the first layer of clock selection lane units 32. The first layer of clock selection units 32 comprises clock lane selection units 321 and 322. The second layer of clock lane selection units 33 comprises clock lane selection units 331-335.
For a “two clock lanes” condition, one of lanes 312 and 314 can be a first clock lane, and one of lanes 412-416 can be a second clock lane, while the other lanes are data lanes. In such condition, the clock lane selection unit 321 in the first layer of clock selection lane units 32 is arranged to select the first clock lane from lanes 412-416, and the clock lane selection unit 322 in the first layer of clock lane selection units 32 is arranged to select the second clock lane from lanes 312 and 314. Signals on the two selected clock lanes will be sent to the second layer of the clock lane selection units 33. The clock lane selection units 331-333 in the second layer of clock lane selection units 33 are arranged to output the signal of the selected first clock lane to sampling units 341-343. The sampling units 341-343 are respectively arranged to sample signals on the lanes 412-416 according to the signal of the selected first clock lane. The clock lane selection units 334-335 in the second layer of clock lane selection units 33 are arranged to output the signal of the selected second clock lane to sampling units 344-345. The sampling units 344-345 are respectively arranged to sample signals on the lanes 312 and 314 according to the signal of the selected second clock lane. Also, sampling results outputted by the sampling units 341-345 may be further sent to other functional blocks in the integrated circuit 30, such as deserializer (not shown)
For a “one clock lane” condition, only one of lanes 312-314 and 412-416 can be a clock lane, while the other lanes are data lanes. In such condition, the first layer of clock lane selection units 32 selects the only one clock lane. The signal of the selected clock lane will be outputted from the clock lane selection unit 321 or 322, and sent to the second layer of clock lane selection units 33. The clock lane selection units 331-335 in the second layer of clock lane selection units 33 will select a signal of one of the paths 51 and 52 from the first layer of clock lane selection units 32 to send to the sampling units 341-345. Accordingly, the sampling units 341-345 are respectively arranged to sample signals on the lanes 312-314 and 412-416 according to the signal of the selected path.
Please note that the numbers of the lanes in the multi-lane interfaces 310 and/or 410 is not a limitation of the present invention, which can be varied with different requirements and applications. For example, the multi-lane interface 310/410 could include four lanes, eight lanes or any other number of lanes according to various embodiments of the present invention.
In addition, the sampling units 341-345 as mentioned above could be D flip-flops in one embodiment. The clock lane selection units 321-322 and 331-335 as mentioned above could be could be multiplexers implemented based on inverters or OR-logic gates, and/or any other types of circuitry having signal path selection capability according to various embodiment of the present invention.
The above-mentioned integrated circuits could be used in a receiver for providing a receiver the adaptability to interchange between the clock lane and the data lanes asserted by a transmitter.
According to various embodiments of the present invention, there are different manners for the receiver to configure the clock lane selection units 120 and 220, or the first layer of clock lane selection units 32 and the second layer of clock lane selection units 33.
In one embodiment, the transmitter may provide extra information to indicate which lane could be the clock lane. According to the information provided by the transmitter, the receiver will configure the clock lane selection units to select the proper lane as the clock lane. Therefore, the receiver is able to correctly use signals on the clock lane in processing of signals on other data lanes.
In one embodiment, the transmitter will not use any extra information to indicate the clock lane for the receiver. Instead, the transmitter generates clock signal on the lane by repeating a specific bit pattern. For example, the transmitter may repeatedly send a bit pattern “01”, such as 01010101, as a clock signal. In this regards, the receiver can recognize which lane is the clock lane by checking whether a bit stream received on a lane has a repeating bit pattern therein. That is, the receiver configures the clock lane selection unit according to a detecting result of a “known” repeating bit pattern.
In one embodiment, a system application regarding the receiver determines which lanes of the multi-lane interface will be used as the clock lane. According to commands issued by the system application, the receiver will configure the clock lane selection unit to select proper lane as the clock lane.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Claims (14)

What is claimed is:
1. An integrated circuit in a physical layer unit at a receiver, comprising:
a first multi-lane interface having a plurality of first lanes;
a second multi-lane interface having a plurality of second lanes, wherein one or two of the first lanes and the second lanes is clock lane, and at least one of the first lanes and the second lanes is a data lane;
a first layer of clock lane selection units, coupled to the first multi-lane interface and the second multi-lane interface, arranged to select one or two of the first and second lanes and output signals on the one or two selected lanes;
a second layer of clock lane selection units, coupled to the first layer of clock lane selection units, arranged to select the one or two selected lanes as one or two clock lanes and output signals of the one or two selected clock lanes; and
a plurality of sampling units, each coupled to the second layer of clock lane selection units, each arranged to sample one of the first and second lanes according to the signal from the one or two selected clock lanes.
2. The integrated circuit of claim 1, wherein the first layer of clock lane selection units comprises a first clock lane selection unit and a second clock lane selection unit, and the first clock lane selection unit selects a first clock lane from the first lanes of the first multi-lane interface and output the signal of the selected first clock lane to the second layer of clock lane selection units, and the second clock lane selection unit selects a second clock lane from the second lanes of the second multi-lane interface and output the signal of the selected second clock lane to the second layer of clock lane selection units.
3. The integrated circuit of claim 2, wherein the second layer of the clock lane selection units outputs the signal of the selected first clock lane to a first ones of the sampling units and outputs the signal of the selected second clock lane to a second ones of the sampling units.
4. The integrated circuit of claim 1, wherein the first layer of clock lane selection units selects only one clock lane from the first lanes of the first multi-lane interface and the second lanes of the second multi-lane interface and outputs the signal of the selected only one clock lane to the second layer of clock lane selection units.
5. The integrated circuit of claim 4, wherein the second layer of the clock lane selection units selects the signal of the only one clock lane outputted by the first layer of clock lane selection units and outputs it to all of the sampling units.
6. The integrated circuit of claim 1, wherein the sampling units are D flip-flops; and the clock lane selection unit is an inverter-based multiplexer or OR-gate-based multiplexer.
7. The integrated circuit of claim 1, wherein the integrated circuit further comprises a deserializer, and sampling results generated by the sampling unit are further sent to the deserializer.
8. The integrated circuit of claim 1, the first or the second clock lane selection unit is configured by information sent from a transmitter that the receiver communicates with.
9. The integrated circuit of claim 1, the first or the second clock lane selection unit is configured by a system application that is independent of a transmitter that the receiver communicates with.
10. The integrated circuit of claim 1, the first or the second clock lane selection unit is configured by a detect result of detecting a repeating bit pattern on the lanes of the first or the second multi-lane interface.
11. A multi-lane communication system comprising:
a transmitter having a multi-lane interface that includes at least one data lane and at least one clock lane; and
a receiver having the integrated circuit of claim 1, wherein the clock lane selection unit is operated in response to signals of the least one data lane and the at least one clock lane of the multi-lane interface of the transmitter.
12. The multi-lane communication system of claim 11, the clock lane selection unit is configured by information sent from a transmitter that the receiver communicates with.
13. The multi-lane communication system of claim 11, the clock lane selection unit is configured by a system application that is independent of a transmitter that the receiver communicates with.
14. The multi-lane communication system of claim 11, the clock lane selection unit is configured by a detect result of detecting a repeating bit pattern on the lanes of the multi-lane interface.
US15/805,098 2017-11-06 2017-11-06 Integrated circuits adaptable to interchange between clock and data lanes for use in clock forward interface receiver Active 2037-11-12 US10387360B2 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US15/805,098 US10387360B2 (en) 2017-11-06 2017-11-06 Integrated circuits adaptable to interchange between clock and data lanes for use in clock forward interface receiver
TW106146223A TWI652912B (en) 2017-11-06 2017-12-28 Receiver for clock feedforward interface to accommodate integrated circuit of clock and data channel interchange
CN201810212170.4A CN109756239B (en) 2017-11-06 2018-03-15 Integrated circuit for receiver of clock-fed forward interface to accommodate interchanging of clock and data channels
US16/529,575 US11055241B2 (en) 2017-11-06 2019-08-01 Integrated circuit having lanes interchangeable between clock and data lanes in clock forward interface receiver
US17/343,704 US11609872B2 (en) 2017-11-06 2021-06-09 Integrated circuit having lanes interchangeable between clock and data lanes in clock forward interface receiver
US18/172,863 US12229064B2 (en) 2017-11-06 2023-02-22 Integrated circuit having lanes interchangeable between clock and data lanes in clock forward interface receiver

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US15/805,098 US10387360B2 (en) 2017-11-06 2017-11-06 Integrated circuits adaptable to interchange between clock and data lanes for use in clock forward interface receiver

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US16/529,575 Continuation-In-Part US11055241B2 (en) 2017-11-06 2019-08-01 Integrated circuit having lanes interchangeable between clock and data lanes in clock forward interface receiver

Publications (2)

Publication Number Publication Date
US20190138488A1 US20190138488A1 (en) 2019-05-09
US10387360B2 true US10387360B2 (en) 2019-08-20

Family

ID=66327177

Family Applications (1)

Application Number Title Priority Date Filing Date
US15/805,098 Active 2037-11-12 US10387360B2 (en) 2017-11-06 2017-11-06 Integrated circuits adaptable to interchange between clock and data lanes for use in clock forward interface receiver

Country Status (3)

Country Link
US (1) US10387360B2 (en)
CN (1) CN109756239B (en)
TW (1) TWI652912B (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW202404286A (en) * 2019-08-01 2024-01-16 円星科技股份有限公司 Integrated circuit having lanes interchangeable between clock and data lanes in clock forward interface receiver
CN112469228A (en) * 2020-12-03 2021-03-09 杭州鸿雁智能科技有限公司 Control panel and control method thereof
TWI842211B (en) * 2022-11-18 2024-05-11 瑞昱半導體股份有限公司 Multilane transmitter

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070164883A1 (en) 2003-10-22 2007-07-19 Koninklijke Philips Electronics N.V. Method and device for transmitting data over a plurality of transmission lines
US20080270818A1 (en) * 2005-10-11 2008-10-30 Nxp B.V. Serial Communication Interface with Low Clock Skew
TW201108106A (en) 2008-09-04 2011-03-01 Synopsys Inc Temporally-assisted resource sharing in electronic systems
US20110246810A1 (en) * 2008-12-16 2011-10-06 Wessel Robert E Clock signals for dynamic reconfiguration of communication link bundles
CN103490747A (en) 2013-08-23 2014-01-01 北京控制工程研究所 Multichannel configurable pulse generating method
US20140009633A1 (en) * 2012-07-05 2014-01-09 Stmicroelectronics Pvt. Ltd Configurable lane architecture in source synchronous systems
WO2014145831A1 (en) 2013-03-15 2014-09-18 Apple Inc. Methods and apparatus for scrambling symbols over multi-lane serial interfaces
US20150063377A1 (en) * 2013-08-30 2015-03-05 Qualcomm Incorporated Configurable clock tree
US9673961B2 (en) 2014-04-10 2017-06-06 Qualcomm Incorporated Multi-lane N-factorial (N!) and other multi-wire communication systems
US20170168983A1 (en) * 2015-12-14 2017-06-15 International Business Machines Corporation Dynamic clock lane assignment for increased performance and security
US20190045090A1 (en) 2017-08-03 2019-02-07 Mediatek Inc. Reconfigurable pin-to-pin interface capable of supporting different lane combinations and/or different physical layers and associated method

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7688116B1 (en) * 2008-05-09 2010-03-30 Altera Corporation Read data path
CN106330140B (en) * 2015-07-02 2019-08-09 创意电子股份有限公司 Phase interpolator and clock and data recovery circuit
CN206413001U (en) * 2017-01-09 2017-08-15 北京时代民芯科技有限公司 A kind of circuit for improving digital analog converter output data rate

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070164883A1 (en) 2003-10-22 2007-07-19 Koninklijke Philips Electronics N.V. Method and device for transmitting data over a plurality of transmission lines
JP4874113B2 (en) 2003-10-22 2012-02-15 エヌエックスピー ビー ヴィ Method and apparatus for sending and receiving data units via a transmission medium
US20080270818A1 (en) * 2005-10-11 2008-10-30 Nxp B.V. Serial Communication Interface with Low Clock Skew
TW201108106A (en) 2008-09-04 2011-03-01 Synopsys Inc Temporally-assisted resource sharing in electronic systems
US20110246810A1 (en) * 2008-12-16 2011-10-06 Wessel Robert E Clock signals for dynamic reconfiguration of communication link bundles
US20140009633A1 (en) * 2012-07-05 2014-01-09 Stmicroelectronics Pvt. Ltd Configurable lane architecture in source synchronous systems
WO2014145831A1 (en) 2013-03-15 2014-09-18 Apple Inc. Methods and apparatus for scrambling symbols over multi-lane serial interfaces
CN103490747A (en) 2013-08-23 2014-01-01 北京控制工程研究所 Multichannel configurable pulse generating method
CN103490747B (en) 2013-08-23 2015-10-21 北京控制工程研究所 The configurable pulse generating method of a kind of multichannel
US20150063377A1 (en) * 2013-08-30 2015-03-05 Qualcomm Incorporated Configurable clock tree
US9673961B2 (en) 2014-04-10 2017-06-06 Qualcomm Incorporated Multi-lane N-factorial (N!) and other multi-wire communication systems
US20170168983A1 (en) * 2015-12-14 2017-06-15 International Business Machines Corporation Dynamic clock lane assignment for increased performance and security
US20190045090A1 (en) 2017-08-03 2019-02-07 Mediatek Inc. Reconfigurable pin-to-pin interface capable of supporting different lane combinations and/or different physical layers and associated method

Also Published As

Publication number Publication date
US20190138488A1 (en) 2019-05-09
CN109756239A (en) 2019-05-14
TW201919352A (en) 2019-05-16
TWI652912B (en) 2019-03-01
CN109756239B (en) 2020-10-16

Similar Documents

Publication Publication Date Title
US10387360B2 (en) Integrated circuits adaptable to interchange between clock and data lanes for use in clock forward interface receiver
US20060013331A1 (en) Current mode differential transmission method and system for transmitting three units of data using four signal lines
CN102016614B (en) Method and apparatus for selectively using or bypassing remote pin electronics blocks for testing at least one device under test
JP2011513714A (en) Parallel test circuit with dynamic device
US20230195663A1 (en) Integrated circuit having lanes interchangeable between clock and data lanes in clock forward interface receiver
US20120280696A1 (en) Test chip and chip test system using the same
CN108139999B (en) Method and apparatus for tuning a universal serial bus power delivery signal
US8575961B2 (en) Multi-valued driver circuit
US11313904B2 (en) Testing device and testing method
US20130234742A1 (en) Integrated circuit and printed circuit board having receiver testing function
EP2933728B1 (en) Using serdes loopbacks for low latency functional modes with full monitoring capability
CN105223492B (en) A kind of chip pin configuration system and method
US20080263239A1 (en) Priority Selection Circuit
CN205120913U (en) Chip pin configuration system
CN106487364A (en) Clock buffer circuit and integrated circuit
US10659048B2 (en) Mixed signal system
US20150370746A1 (en) Bidirectional data transmission system
US10250259B2 (en) Device and method for digital signal transmission
US20140239971A1 (en) Debugging circuit and circuit board using same
US20160259755A1 (en) High-frequency signal observations in electronic systems
KR102553244B1 (en) Signal transmit/receive apparatus, interface circuit including the signal transmit/receive apparatus
KR102660687B1 (en) Apparatus
CN107871514A (en) Semiconductor device
US12040794B2 (en) Semiconductor integrated circuits that support enhanced signal multiplexing operations for I/O buffers
US20200133329A1 (en) Reception device, operating method, and transmission system with switching noise reduction

Legal Events

Date Code Title Description
AS Assignment

Owner name: M31 TECHNOLOGY CORPORATION, TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FENG, PIN-HAO;LU, YUEH-CHUAN;CHANG, CHING-HSIANG;REEL/FRAME:044045/0647

Effective date: 20171005

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: SMAL); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2551); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Year of fee payment: 4