US10381305B2 - Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies - Google Patents

Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies Download PDF

Info

Publication number
US10381305B2
US10381305B2 US15/690,209 US201715690209A US10381305B2 US 10381305 B2 US10381305 B2 US 10381305B2 US 201715690209 A US201715690209 A US 201715690209A US 10381305 B2 US10381305 B2 US 10381305B2
Authority
US
United States
Prior art keywords
conductive structures
pitch
along
conductive
cross
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US15/690,209
Other versions
US20190067193A1 (en
Inventor
Werner Juengling
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JUENGLING, WERNER
Priority to US15/690,209 priority Critical patent/US10381305B2/en
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Priority to US16/010,734 priority patent/US10388606B2/en
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS AGENT
Priority to CN201810985871.1A priority patent/CN109427740B/en
Publication of US20190067193A1 publication Critical patent/US20190067193A1/en
Publication of US10381305B2 publication Critical patent/US10381305B2/en
Application granted granted Critical
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC., MICRON SEMICONDUCTOR PRODUCTS, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/528Geometry or layout of the interconnection structure
    • H01L23/5283Cross-sectional geometry
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/7685Barrier, adhesion or liner layers the layer covering a conductive structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • H01L21/76879Filling of holes, grooves or trenches, e.g. vias, with conductive material by selective deposition of conductive material in the vias, e.g. selective C.V.D. on semiconductor material, plating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • H01L21/76883Post-treatment or after-treatment of the conductive material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76897Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/5329Insulating materials
    • H01L23/53295Stacked insulating layers
    • H01L27/115
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76885By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/48Data lines or contacts therefor
    • H10B12/482Bit lines
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/48Data lines or contacts therefor
    • H10B12/488Word lines

Definitions

  • Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies.
  • Integrated circuitry may include highly-integrated structures formed along a relatively tight (i.e., small) pitch in order to achieve a high packing density.
  • memory cells may be arranged in a configuration having a high packing density.
  • the memory cells may be addressed utilizing wordlines and digit lines; with the wordlines extending along a first direction and the digit lines extending along a second direction which intersects the first direction.
  • the wordlines and digit lines may be formed along a tight pitch in order to enable suitable addressing of the tightly-packed memory cells.
  • the integrated circuitry may also include structures formed along a relatively loose (i.e., large) pitch. Such structures may include logic, wordline drivers, sense amplifiers, sensors, etc.
  • relatively loose i.e., large
  • the terms “relatively loose” and “relatively tight” are utilized in relation to one another, with the relatively loose pitch being larger than the relatively tight pitch.
  • FIG. 1 is a diagrammatic schematic view of portions of an example integrated circuit.
  • FIG. 2 is a diagrammatic schematic view of a region of an example integrated circuit, and such region may be an expanded region of the integrated circuit of FIG. 1 .
  • FIG. 3 is a diagrammatic cross-sectional side view of a portion of an example integrated circuit illustrating coupling between features formed along a relatively tight pitch with features formed along a relatively loose pitch.
  • FIG. 4 is a diagrammatic cross-sectional side view of a portion of an example integrated circuit illustrating coupling between features formed along a relatively tight pitch with features formed along a relatively loose pitch, and avoiding problems described relative to the structure of FIG. 3 .
  • FIGS. 5-13 are diagrammatic cross-sectional side views of a portion of an example construction at example processing stages of an example method for coupling features along a relatively tight pitch with features along a relatively loose pitch.
  • FIGS. 5A, 6A, 7A, 8A, 10A and 12A are diagrammatic top views of regions of the constructions of FIGS. 5, 6, 7, 8, 10 and 12 , respectively; with FIG. 5 being along the line 5 - 5 of FIG. 5A , FIG. 6 being along the line 6 - 6 of FIG. 6A , FIG. 7 being along the line 7 - 7 of FIG. 7A , FIG. 8 being along the line 8 - 8 of FIG. 8A , FIG. 10 being along the line 10 - 10 of FIG. 10 and FIG. 12 being along the line 12 - 12 of FIG. 12A .
  • Integrated circuitry may include connections between features formed at a relatively tight pitch and features formed at a relatively loose pitch. Embodiments described herein may provide methods and architectures for achieving such connections.
  • FIG. 1 shows a region of an integrated circuit 300 , and shows an example application in which connections may be formed between relatively tightly-pitched features and relatively loosely-pitched features.
  • the integrated circuit 300 includes a memory array 302 , which may have a plurality of memory cells formed in a high-density array.
  • the memory array comprises rows and columns. Wordlines WL extend into the memory array 302 along the rows of the array; and digit lines DL extend into the memory array 302 along the columns of the array.
  • the rows and columns may be orthogonal to one another, or may intersect along any suitable angle, such as, for example, 30°, 45°, 60°, etc.
  • Each memory cell within the memory array may be uniquely addressed with the combination of a wordline WL and a digit line DL.
  • a relatively small number of wordlines WL and digit lines DL are shown in FIG. 1 for purposes of illustration. In actual practice, there may be thousands, millions, hundreds of millions, billions, etc., of memory cells within the memory array, and an associated large number of wordlines WL and digit lines DL extending into the memory array.
  • the wordlines WL and digit lines DL are provided at a relatively tight pitch in order to extend across the rows and columns of the densely-packed memory cells within the memory array 302 .
  • the wordlines WL and the digit lines DL extend to circuitry external of the memory array, and such circuitry may be provided at a relatively-loose pitch.
  • the wordlines WL are shown extending to wordline drivers, and the digit lines DL are shown extending to sense amplifiers.
  • FIG. 2 shows a pattern which may be utilized for coupling tightly-pitched features (e.g., lines 10 ) with more loosely-pitched features through conductive structures 12 which are on a pitch substantially identical to the pitch of the loosely-pitched features (with the term “substantially identical” meaning identical to within reasonable tolerances of fabrication and measurement).
  • the lines 10 may be, for example, the wordlines WL or digit lines DL described above with reference to FIG. 1 ; and the more loosely-pitched features may correspond to, for example, features associated with wordline drivers or sense amplifiers relative to the application of FIG. 1 .
  • the tightly-pitched features 10 are on a pitch P 1 and the conductive structures 12 are on a pitch P 2 , with the pitch P 2 being about four-times greater than the pitch P 1 .
  • the pitches P 1 and P 2 may be referred to as first and second pitches, respectively.
  • a bar of repeating numbers 0, 1, 2, 3 is provided over the lines 10 to assist the reader in recognizing a repeating pattern formed between the lines 10 and the conductive structures 12 .
  • the relationship between the pitches P 2 and P 1 may be different than the illustrated 4:1 relationship, and accordingly the repeating pattern may be different.
  • the pitch P 2 will be at least about two-times as large as the pitch P 1 (and in some embodiments may be at least three-times as large as the pitch P 1 , at least four-times as large as the pitch P 1 , etc.).
  • the lines 10 may be considered to extend along a direction represented by an axis 5 .
  • the conductive structures 12 may be considered to be formed along rows 14 a - 14 d which extend along another direction represented by an axis 7 .
  • the term “row” as utilized relative to FIG. 2 (and the FIGS. 3-13 which follow) is not to be confused with the rows extending across the memory array 302 of FIG. 1 .
  • the rows extending across the memory array 302 are associated with wordlines.
  • the rows 14 described with reference to FIGS. 2-11 are simply rows along which conductive structures may be fabricated, and may be along any suitable direction associated with integrated circuitry; including, for example, the row direction of FIG. 1 , the column direction of FIG. 1 , etc.
  • the axes 5 and 7 are substantially orthogonal to one another in the embodiment of FIG. 2 , with the term “substantially orthogonal” meaning orthogonal to within reasonable tolerances of fabrication and measurement.
  • the relative directions of axes 5 and 7 may be referred to as first and second directions, respectively.
  • Adjacent rows 14 are offset relative to one another along the second direction of axis 7 by an increment 16 corresponding to the pitch P 1 (or in other words by a fraction of the pitch P 2 , and in the illustrated embodiment by an increment corresponding to about one-fourth of the pitch P 2 ).
  • the row 14 b is offset along the second direction of axis 7 from the row 14 a by the increment 16
  • the row 14 c is offset along the second direction of axis 7 from the row 14 b by the increment 16
  • the row 14 d is offset along the second direction of axis 7 from the row 14 c by the increment 16 .
  • P 1 is shown to be about one-fourth of P 2 , in other embodiments P 1 may be any suitable fraction of P 2 ; such as, for example, about one-half of P 2 , about one-third of P 2 , etc.
  • the rows may extend along an axis which is at an angle other than 90° relative to the direction of lines 10 .
  • Such angle may be any suitable angle, such as, for example, about 30°, about 45°, about 60°, etc.
  • the ratio of the change in the x direction (the direction along axis 7 ) relative to the change in the y-direction (the direction along axis 5 ) pertaining to the locations of conductive structures 12 may be 1:4; 1:3, 1:2, etc.
  • Each of the conductive lines 10 within the configuration of FIG. 2 is uniquely coupled to one of the conductive structures 12 .
  • FIG. 3 shows a construction 400 illustrating a difficulty which may occur in attempting to specifically couple some of the conductive lines 10 within one of the rows 14 a - 14 d to the conductive structures 12 .
  • the construction 400 is shown along a cross-section through the row 14 c .
  • the lines 10 are shown to be along the pitch P 1
  • the conductive structures 12 are shown to be along the pitch P 2 .
  • the conductive structures 12 extend to circuitry 18 .
  • the circuitry 18 may correspond to any suitable circuitry including, for example, wordline drivers, sense amplifiers, etc.
  • the conductive lines 10 are over an insulative material 20 , and are laterally spaced from one another by an insulative material 22 .
  • the materials 20 and 22 may comprise any suitable insulative composition(s); including, for example, one or both of silicon dioxide and silicon nitride.
  • the materials 20 and 22 may be compositionally different from one another in some embodiments, or may be compositionally the same as one another and merge into a single material between and below the lines 10 .
  • the conductive structures 12 are laterally spaced from one another by insulative material 24 .
  • the insulative material 24 may comprise any suitable composition(s); including, for example, one or both of silicon dioxide and silicon nitride.
  • the material 24 may be compositionally different from one or both of the materials 20 and 22 , or may be compositionally the same as one or both of the materials 20 and 22 .
  • the bar of repeating numbers 0, 1, 2, 3 is provided beneath the lines 10 of FIG. 3 , and each line at position 2 is illustrated with different crosshatching relative to the other lines to indicate that the line at position 2 is the specific line which is to be connected with the overlying conductive structure 12 relative to the cross-section along the row 14 c .
  • other lines 10 are directly under and against the conductive structures 12 in addition to the lines 10 at positions 2 .
  • the lines 10 at positions 1 and 3 are also directly under and against portions of the conductive structures 12 , and accordingly will short to the conductive structures 12 in the architecture of construction 400 .
  • FIG. 4 shows a construction 500 which alleviates the problem described above with reference to FIG. 3 .
  • the conductive lines 10 at positions 0 , 1 and 3 are recessed relative to the conductive lines 10 at positions 2 , and accordingly only the conductive lines 10 at positions 2 are electrically coupled with the conductive structures 12 above them.
  • the conductive lines 10 may be referred to as first conductive structures which are spaced along the first pitch P 1
  • the conductive structures 12 may be referred to as second conductive structures over the first conductive structures 10 and which are spaced along the second pitch P 2 .
  • the first conductive structures 10 have a first width W 1 along the cross-section of FIG. 4
  • the second conductive structures 12 have a second width W 2 along the cross-section, with the second width being greater than the first width.
  • More than one of the first conductive structures 10 is directly under each of the second conductive structures 12 (for instance, the conductive structures 10 at positions 1 , 2 and 3 are all directly under the conductive structures 12 above them).
  • the conductive structures 10 at positions 2 are taller than the other conductive structures 10 along the cross-section of FIG. 4 , and have uppermost surfaces 11 which extend upwardly to reach the conductive structures 12 .
  • the remaining conductive structures 10 are short along the cross-section of FIG. 4 and have uppermost surfaces 13 that are too low to reach the conductive structures 12 .
  • the second pitch P 2 is about four-times greater than the first pitch P 1 .
  • the second pitch P 2 may be larger than the first pitch P 1 by a different amount.
  • the problems associated with coupling loosely-pitch structures with tightly-pitch structures become increasingly significant as the disparity between the loose pitch and the tight pitch increases, and accordingly the loose pitch P 2 would generally be at least about two-times the tight pitch P 1 relative to the applications described herein.
  • the construction 500 of FIG. 4 is shown along the row 14 c .
  • the construction would have similar configurations along the other rows 14 a , 14 b and 14 d of FIG. 2 , with such other configurations connecting the first conductive structures 10 with the second conductive structures 12 at others of the positions 0 , 1 , 2 and 3 as appropriate relative to the configuration described with reference to FIG. 2 .
  • FIG. 4 shows an embodiment in which insulative material 24 ( FIG. 3 ) is a same composition as insulative material 22 , and accordingly the two merge so that only insulative material 22 is shown between the first and second conductive structures 10 and 12 .
  • a different insulative material may be between the conductive structures 12 than is between the conductive structures 10 , analogous to the construction shown in FIG. 3 .
  • the construction 500 of FIG. 4 may be formed with any suitable processing. Example processing is described with reference to FIGS. 5-13 .
  • a construction 500 a is shown at a processing stage after the first conductive structures 10 are formed within an insulative support material 20 ; with the first conductive structures 10 being spaced along the first pitch P 1 .
  • the pitch P 1 may be any suitable pitch, and in some embodiments may be within a range of from about 25 nanometers (nm) to about 250 nm.
  • the same insulative material is under the structures 10 as is between the structures 10 .
  • a different insulative material may be between the structures 10 than is under the structures 10 , analogous to the construction shown in FIG. 3 .
  • the insulative support material 20 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of silicon dioxide.
  • the insulative support material 20 may be provided over an underlying base (not shown) corresponding to a semiconductor substrate.
  • semiconductor substrate means any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials), and semiconductive material layers (either alone or in assemblies comprising other materials).
  • substrate refers to any supporting structure, including, but not limited to, the semiconductor substrates described above.
  • the first conductive structures 10 comprise conductive material 26 .
  • the conductive material 26 may comprise any suitable electrically conductive composition(s), such as, for example, one or more of various metals (e.g., titanium, tungsten, cobalt, nickel, platinum, etc.), metal-containing compositions (e.g., metal silicide, metal nitride, metal carbide, etc.), and/or conductively-doped semiconductor materials (e.g., conductively-doped silicon, conductively-doped germanium, etc.).
  • various metals e.g., titanium, tungsten, cobalt, nickel, platinum, etc.
  • metal-containing compositions e.g., metal silicide, metal nitride, metal carbide, etc.
  • conductively-doped semiconductor materials e.g., conductively-doped silicon, conductively-doped germanium, etc.
  • Each conductive structure 10 at position 2 is illustrated with different crosshatching relative to the other conductive structures 10 to indicate that the conductive structures at position 2 are the specific conductive structures which are to be connected with the overlying conductive structure 12 (shown in FIG. 4 ) relative to the illustrated cross-section along the row 14 c.
  • the construction 500 a is shown to have a planarized upper surface 27 extending across the insulative support material and the conductive structures 10 .
  • Such planarized surface 27 may result from chemical-mechanical polishing (CMP) or any other suitable polishing process.
  • the conductive structures 10 may be conductive lines 10 which extend in and out of the page relative to the cross-section of FIG. 5 .
  • FIG. 5A shows a top view of a portion of the construction 500 a at the processing stage of FIG. 5 , and shows that the conductive structures 10 are lines extending along a first direction corresponding to the axis 5 , and are spaced from one another along the pitch P 1 ; with the pitch P 1 extending along the second direction corresponding to the axis 7 .
  • patterned structures 28 are formed over the conductive structures 10 .
  • Such patterned structures comprise a material 30 .
  • the material 30 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise photolithographically-patterned photoresist over amorphous carbon.
  • FIG. 6 shows the patterned structures 28 formed over some of the conductive structures 10 , while leaving others of the conductive structures uncovered.
  • the patterned structures 28 may protect some regions of such lines while leaving other regions unprotected.
  • FIG. 6A shows a top view of the construction 500 a at the processing stage of FIG. 6 in an application in which the conductive structures 10 are lines, and shows the patterned structures 28 arranged along the rows 14 a - 14 d .
  • Each of the patterned structures 28 extends across two or more of the conductive lines 10 .
  • the patterned structures 28 are trimmed into protective material knobs 32 that each cover only a single conductive line 10 .
  • Such trimming may utilize any suitable processing.
  • the structures 28 may be initially formed to only overlap single conductive structures 10 , and accordingly the trimming of FIGS. 7 and 7A may be omitted; and instead the structures 28 formed at a processing stage analogous to that of FIGS. 6 and 6A may correspond to the protective material knobs 32 .
  • the protective material knobs 32 within each of the rows 14 a - 14 d are spaced along the second pitch P 2 . Also, the protective material knobs within adjacent rows 14 a - 14 d are offset relative to one another along the second direction of axis 7 by the increment 16 corresponding to the first pitch P 1 .
  • the protective material knobs 32 protect regions of the conductive lines 10 , while leaving other regions of the conductive lines unprotected.
  • regions of conductive lines 10 and insulative support material 20 which are not covered by the protective material knobs 32 are recessed relative to regions protected by the protective material knobs 32 .
  • the protected regions of the conductive lines 10 become tall regions 34 , and the unprotected regions of the conductive lines become short regions 36 .
  • some of the insulative support material 20 which is laterally adjacent the protected regions of the conductive lines 10 is also protected by the knobs 32 , and is not recessed.
  • the knobs 32 may be precisely aligned with the underlying conductive lines 10 so that the knobs do not project laterally beyond the conductive lines 10 .
  • the insulative support material 20 is recessed relative to the conductive lines 10 .
  • the insulative material 20 is recessed to a level beneath the upper surfaces of the short regions 36 of conductive lines 10 .
  • FIG. 10A shows the tall regions 34 of the conductive lines 10 arranged along the rows 14 a - 14 d.
  • an insulative material 38 is formed over the insulative support material 20 , over the short regions 36 of the conductive lines 10 , and over the tall regions 34 of the conductive lines.
  • the insulative support material 20 may be referred to as a first insulative material
  • the insulative material 38 may be referred to as a second insulative material.
  • the second insulative material 38 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise a different composition relative to the first insulative material 20 .
  • the second insulative material 38 may comprise, consist essentially of, or consist of silicon nitride; and the first insulative material 20 may comprise, consist essentially of, or consist of silicon dioxide.
  • the insulative materials 20 and 38 may be a same composition as one another.
  • a planarizing process (e.g., chemical-mechanical polishing) is utilized to remove some of the insulative material 38 and form a planar surface 39 extending along the insulative material 38 and along the tall regions 34 of the conductive lines 10 .
  • the tall regions 34 of the conductive lines 10 have the first uppermost surfaces 11
  • the short regions 36 of the conductive lines 10 have the second uppermost surfaces 13 which are beneath the first uppermost surfaces 11 .
  • the second uppermost surfaces 13 may be at least about 100 ⁇ below the first uppermost surfaces 11 .
  • the material 38 may have a thickness T within a range of from about 100 ⁇ to about 300 ⁇ at the processing stage of FIG. 12 .
  • insulative material 24 is formed over the planarized surface 39 and patterned to have openings 40 extending therethrough. Subsequently, conductive material 42 is formed within the openings 40 .
  • the conductive material 42 may be initially provided within the openings 40 and over an upper surface of the insulative material 24 , and may then be removed with a planarizing process (e.g., CMP) to form the illustrated planarized upper surface 41 and to pattern the material 42 into the conductive structures 12 .
  • CMP planarizing process
  • Conductive material 42 may comprise any suitable electrically conductive composition(s), such as, for example, one or more of various metals (e.g., titanium, tungsten, cobalt, nickel, platinum, etc.), metal-containing compositions (e.g., metal silicide, metal nitride, metal carbide, etc.), and/or conductively-doped semiconductor materials (e.g., conductively-doped silicon, conductively-doped germanium, etc.).
  • the conductive material 42 of components 12 may comprise a same composition as the conductive material 26 of the conductive lines 10 ; and in other embodiments the conductive material 12 may comprise a different composition relative to the conductive material 26 .
  • the conductive structures 12 may be electrically coupled with the circuitry 18 described above.
  • the conductive structures may be arranged in the rows 14 a - 14 d described above with reference to FIG. 2 , and the conductive structures 12 along the row 14 c are specifically illustrated relative to the cross-section of FIG. 13 .
  • the second conductive structures 12 may be considered to be in a row 14 c extending in a first direction along the plane of the cross-section of FIG. 13 , and the lines corresponding to the first conductive structures 10 may be considered to extend in a second direction which is orthogonal to the first direction.
  • the conductive lines corresponding to conductive structures 10 may be wordlines or digit lines extending to a memory array. If the conductive lines are wordlines, then the components 18 coupled with the conductive structures 12 may be wordline drivers. If the conductive lines are digit lines, then the components 18 coupled with the conductive structures 12 may be sense amplifiers.
  • FIG. 2 shows a configuration in which the conductive structures 10 are conductive lines 10 .
  • the configuration of FIG. 13 enables each of the conductive lines 10 at position 2 of row 14 c of FIG. 2 to be uniquely coupled to a conductive structure 12 .
  • Similar configurations along the rows 14 a , 14 b and 14 d of FIG. 2 enable each of the conductive lines 10 within the configuration of FIG. 2 to be uniquely coupled to only one of the conductive structures 12 relative to all others of the conductive lines 10 .
  • Such electronic systems may be used in, for example, memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules.
  • the electronic systems may be any of a broad range of systems, such as, for example, cameras, wireless devices, displays, chip sets, set top boxes, games, lighting, vehicles, clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.
  • the various materials, substances, compositions, etc. described herein may be formed with any suitable methodologies, either now known or yet to be developed, including, for example, atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), etc.
  • ALD atomic layer deposition
  • CVD chemical vapor deposition
  • PVD physical vapor deposition
  • dielectric and “insulative” may be utilized to describe materials having insulative electrical properties. The terms are considered synonymous in this disclosure.
  • the utilization of the term “dielectric” in some instances, and the term “insulative” (or “electrically insulative”) in other instances, may be to provide language variation within this disclosure to simplify antecedent basis within the claims that follow, and is not utilized to indicate any significant chemical or electrical differences.
  • Structures may be referred to as “extending vertically” to indicate that the structures generally extend upwardly from an underlying base (e.g., substrate).
  • the vertically-extending structures may extend substantially orthogonally relative to an upper surface of the base, or not.
  • Some embodiments include an integrated assembly having first conductive structures spaced along a first pitch along a cross-section, with the first conductive structures having a first width along the cross-section; and having second conductive structures over the first conductive structures and spaced along a second pitch along the cross-section, with the second pitch being at least about two-times greater than the first pitch.
  • the second conductive structures have a second width along the cross-section which is greater than the first width.
  • Each of the second conductive structures is directly over more than one of the first conductive structures along the cross-section.
  • Each of the second conductive structures is coupled with only one of the first conductive structures directly under the second conductive structures along the cross-section.
  • the first conductive structures which are coupled with the second conductive structures along the cross-section have first uppermost surfaces. some of the first conductive structures being directly under the second conductive structures and not being coupled to the second conductive structures. Said some of the first conductive structures having second uppermost surfaces which are below the first uppermost surfaces.
  • Some embodiments include a method of forming an integrated assembly.
  • First conductive structures are formed within an insulative support material.
  • the first conductive structures are a row of regularly spaced features along a cross-section, with the regularly spaced features being spaced along a first pitch along the cross-section.
  • Protective material is formed over some of the first conductive structures while leaving others of the first conductive structures uncovered by the protective material.
  • the first conductive structures which have the protective material formed thereover are protected first conductive structures and the remaining first conductive structures are unprotected first conductive structures.
  • the protected first conductive structures are provided at regular intervals and are along a second pitch along the cross-section, with the second pitch being at least about two-times greater than the first pitch.
  • the unprotected first conductive structures are recessed relative to the protected first conductive structures. After the recessing, the protected first conductive structures are tall first conductive structures having first upper surfaces, and the unprotected first conductive structures are short first conductive structures having second upper surfaces. The first upper surfaces are at least about 100 ⁇ above the second upper surfaces.
  • the protective material is removed.
  • second conductive structures are formed over the first conductive structures. The second conductive structures are spaced along the second pitch along the cross-section. The second conductive structures are electrically coupled to the tall first conductive structures and are not being electrically coupled to the short first conductive structures. At least some of the short first conductive structures are directly under the second conductive structures along the cross-section and are spaced from the second conductive structures by one or more intervening insulative materials.
  • Some embodiments include a method of forming an integrated assembly.
  • Conductive lines are formed within an insulative support material.
  • the conductive lines extend along a first direction, and are spaced from one another by a first pitch along a second direction.
  • the second direction is substantially orthogonal to the first direction.
  • Protective material knobs are formed over the conductive lines, and are arranged in rows. The rows extend along the second direction.
  • the protective material knobs within each row are spaced along a second pitch along the second direction.
  • the second pitch is at least about two-times greater than the first pitch.
  • Adjacent rows are offset relative to one another along the second direction by an increment corresponding to the first pitch.
  • the protective material knobs protect regions of the conductive lines while leaving other regions of the conductive lines unprotected.
  • the unprotected regions of the conductive lines are recessed relative to the protected regions of the conductive lines. After the recessing, the protected regions of the conductive lines are tall regions having first upper surfaces and the unprotected regions of the conductive lines are short regions having second upper surfaces below the first upper surfaces.
  • the protective material knobs are removed.
  • Conductive structures are formed over the conductive lines. The conductive structures are spaced along the second pitch along the second direction. The conductive structures are electrically coupled to the tall regions of the conductive lines. Each of the conductive lines is uniquely coupled to only one of the conductive structures relative to all others of the conductive lines.

Abstract

Some embodiments include a method of forming an integrated assembly. Conductive lines are formed to extend along a first direction, and are spaced from one another by a first pitch. Protective knobs are formed over the conductive lines and are arranged in rows. The protective knobs within each row are spaced along a second pitch which is greater than the first pitch. The protective knobs protect regions of the conductive lines while leaving other regions of the conductive lines unprotected. The unprotected regions are recessed so that the protected regions become tall regions and the unprotected regions become short regions. The protective knobs are removed. Conductive structures are formed over the conductive lines. The conductive structures are spaced along the second pitch. Each of the conductive lines is uniquely coupled to only one of the conductive structures. Some embodiments include integrated assemblies.

Description

TECHNICAL FIELD
Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies.
BACKGROUND
Integrated circuitry may include highly-integrated structures formed along a relatively tight (i.e., small) pitch in order to achieve a high packing density. For instance, memory cells may be arranged in a configuration having a high packing density. The memory cells may be addressed utilizing wordlines and digit lines; with the wordlines extending along a first direction and the digit lines extending along a second direction which intersects the first direction. The wordlines and digit lines may be formed along a tight pitch in order to enable suitable addressing of the tightly-packed memory cells.
The integrated circuitry may also include structures formed along a relatively loose (i.e., large) pitch. Such structures may include logic, wordline drivers, sense amplifiers, sensors, etc. The terms “relatively loose” and “relatively tight” are utilized in relation to one another, with the relatively loose pitch being larger than the relatively tight pitch.
It may be desired to couple the structures formed along the relatively loose pitch with the structures formed along the relatively tight pitch. For instance, it may be desired to couple wordline drivers with wordlines, sense amplifiers with digit lines, etc. It can be difficult to achieve such coupling, and accordingly it is desired to develop methods and architectures suitable for coupling structures formed along a relatively loose pitch with structures formed along a relatively tight pitch.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a diagrammatic schematic view of portions of an example integrated circuit.
FIG. 2 is a diagrammatic schematic view of a region of an example integrated circuit, and such region may be an expanded region of the integrated circuit of FIG. 1.
FIG. 3 is a diagrammatic cross-sectional side view of a portion of an example integrated circuit illustrating coupling between features formed along a relatively tight pitch with features formed along a relatively loose pitch.
FIG. 4 is a diagrammatic cross-sectional side view of a portion of an example integrated circuit illustrating coupling between features formed along a relatively tight pitch with features formed along a relatively loose pitch, and avoiding problems described relative to the structure of FIG. 3.
FIGS. 5-13 are diagrammatic cross-sectional side views of a portion of an example construction at example processing stages of an example method for coupling features along a relatively tight pitch with features along a relatively loose pitch.
FIGS. 5A, 6A, 7A, 8A, 10A and 12A are diagrammatic top views of regions of the constructions of FIGS. 5, 6, 7, 8, 10 and 12, respectively; with FIG. 5 being along the line 5-5 of FIG. 5A, FIG. 6 being along the line 6-6 of FIG. 6A, FIG. 7 being along the line 7-7 of FIG. 7A, FIG. 8 being along the line 8-8 of FIG. 8A, FIG. 10 being along the line 10-10 of FIG. 10 and FIG. 12 being along the line 12-12 of FIG. 12A.
DETAILED DESCRIPTION OF THE ILLUSTRATED EMBODIMENTS
Integrated circuitry may include connections between features formed at a relatively tight pitch and features formed at a relatively loose pitch. Embodiments described herein may provide methods and architectures for achieving such connections.
FIG. 1 shows a region of an integrated circuit 300, and shows an example application in which connections may be formed between relatively tightly-pitched features and relatively loosely-pitched features. The integrated circuit 300 includes a memory array 302, which may have a plurality of memory cells formed in a high-density array. The memory array comprises rows and columns. Wordlines WL extend into the memory array 302 along the rows of the array; and digit lines DL extend into the memory array 302 along the columns of the array. The rows and columns may be orthogonal to one another, or may intersect along any suitable angle, such as, for example, 30°, 45°, 60°, etc. Each memory cell within the memory array may be uniquely addressed with the combination of a wordline WL and a digit line DL. A relatively small number of wordlines WL and digit lines DL are shown in FIG. 1 for purposes of illustration. In actual practice, there may be thousands, millions, hundreds of millions, billions, etc., of memory cells within the memory array, and an associated large number of wordlines WL and digit lines DL extending into the memory array.
The wordlines WL and digit lines DL are provided at a relatively tight pitch in order to extend across the rows and columns of the densely-packed memory cells within the memory array 302. The wordlines WL and the digit lines DL extend to circuitry external of the memory array, and such circuitry may be provided at a relatively-loose pitch. For instance, the wordlines WL are shown extending to wordline drivers, and the digit lines DL are shown extending to sense amplifiers.
The actual connections between the tightly-pitched structures and the loosely-pitched structures may utilize a repeating pattern of conductive structures. For instance, FIG. 2 shows a pattern which may be utilized for coupling tightly-pitched features (e.g., lines 10) with more loosely-pitched features through conductive structures 12 which are on a pitch substantially identical to the pitch of the loosely-pitched features (with the term “substantially identical” meaning identical to within reasonable tolerances of fabrication and measurement). The lines 10 may be, for example, the wordlines WL or digit lines DL described above with reference to FIG. 1; and the more loosely-pitched features may correspond to, for example, features associated with wordline drivers or sense amplifiers relative to the application of FIG. 1.
In the illustrated embodiment of FIG. 2, the tightly-pitched features 10 are on a pitch P1 and the conductive structures 12 are on a pitch P2, with the pitch P2 being about four-times greater than the pitch P1. In some embodiments, the pitches P1 and P2 may be referred to as first and second pitches, respectively.
A bar of repeating numbers 0, 1, 2, 3 is provided over the lines 10 to assist the reader in recognizing a repeating pattern formed between the lines 10 and the conductive structures 12. In other embodiments, the relationship between the pitches P2 and P1 may be different than the illustrated 4:1 relationship, and accordingly the repeating pattern may be different. Generally, the pitch P2 will be at least about two-times as large as the pitch P1 (and in some embodiments may be at least three-times as large as the pitch P1, at least four-times as large as the pitch P1, etc.).
In some embodiments, the lines 10 may be considered to extend along a direction represented by an axis 5. The conductive structures 12 may be considered to be formed along rows 14 a-14 d which extend along another direction represented by an axis 7. The term “row” as utilized relative to FIG. 2 (and the FIGS. 3-13 which follow) is not to be confused with the rows extending across the memory array 302 of FIG. 1. Specifically, the rows extending across the memory array 302 are associated with wordlines. In contrast, the rows 14 described with reference to FIGS. 2-11 are simply rows along which conductive structures may be fabricated, and may be along any suitable direction associated with integrated circuitry; including, for example, the row direction of FIG. 1, the column direction of FIG. 1, etc.
The axes 5 and 7 are substantially orthogonal to one another in the embodiment of FIG. 2, with the term “substantially orthogonal” meaning orthogonal to within reasonable tolerances of fabrication and measurement. In some embodiments, the relative directions of axes 5 and 7 may be referred to as first and second directions, respectively. Adjacent rows 14 are offset relative to one another along the second direction of axis 7 by an increment 16 corresponding to the pitch P1 (or in other words by a fraction of the pitch P2, and in the illustrated embodiment by an increment corresponding to about one-fourth of the pitch P2). Specifically, the row 14 b is offset along the second direction of axis 7 from the row 14 a by the increment 16, the row 14 c is offset along the second direction of axis 7 from the row 14 b by the increment 16, and the row 14 d is offset along the second direction of axis 7 from the row 14 c by the increment 16. Although P1 is shown to be about one-fourth of P2, in other embodiments P1 may be any suitable fraction of P2; such as, for example, about one-half of P2, about one-third of P2, etc.
Although the axes 5 and 7 are shown to be substantially orthogonal to one another, in other embodiments the rows (e.g., 14 a-14 d) may extend along an axis which is at an angle other than 90° relative to the direction of lines 10. Such angle may be any suitable angle, such as, for example, about 30°, about 45°, about 60°, etc. In some embodiments, the ratio of the change in the x direction (the direction along axis 7) relative to the change in the y-direction (the direction along axis 5) pertaining to the locations of conductive structures 12 may be 1:4; 1:3, 1:2, etc.
Each of the conductive lines 10 within the configuration of FIG. 2 is uniquely coupled to one of the conductive structures 12.
FIG. 3 shows a construction 400 illustrating a difficulty which may occur in attempting to specifically couple some of the conductive lines 10 within one of the rows 14 a-14 d to the conductive structures 12. The construction 400 is shown along a cross-section through the row 14 c. The lines 10 are shown to be along the pitch P1, and the conductive structures 12 are shown to be along the pitch P2. The conductive structures 12 extend to circuitry 18. The circuitry 18 may correspond to any suitable circuitry including, for example, wordline drivers, sense amplifiers, etc. The conductive lines 10 are over an insulative material 20, and are laterally spaced from one another by an insulative material 22. The materials 20 and 22 may comprise any suitable insulative composition(s); including, for example, one or both of silicon dioxide and silicon nitride. The materials 20 and 22 may be compositionally different from one another in some embodiments, or may be compositionally the same as one another and merge into a single material between and below the lines 10.
The conductive structures 12 are laterally spaced from one another by insulative material 24. The insulative material 24 may comprise any suitable composition(s); including, for example, one or both of silicon dioxide and silicon nitride. The material 24 may be compositionally different from one or both of the materials 20 and 22, or may be compositionally the same as one or both of the materials 20 and 22.
The bar of repeating numbers 0, 1, 2, 3 is provided beneath the lines 10 of FIG. 3, and each line at position 2 is illustrated with different crosshatching relative to the other lines to indicate that the line at position 2 is the specific line which is to be connected with the overlying conductive structure 12 relative to the cross-section along the row 14 c. Unfortunately, other lines 10 are directly under and against the conductive structures 12 in addition to the lines 10 at positions 2. For instance, the lines 10 at positions 1 and 3 are also directly under and against portions of the conductive structures 12, and accordingly will short to the conductive structures 12 in the architecture of construction 400.
FIG. 4 shows a construction 500 which alleviates the problem described above with reference to FIG. 3. Specifically, the conductive lines 10 at positions 0, 1 and 3 are recessed relative to the conductive lines 10 at positions 2, and accordingly only the conductive lines 10 at positions 2 are electrically coupled with the conductive structures 12 above them. In some embodiments, the conductive lines 10 may be referred to as first conductive structures which are spaced along the first pitch P1, and the conductive structures 12 may be referred to as second conductive structures over the first conductive structures 10 and which are spaced along the second pitch P2. The first conductive structures 10 have a first width W1 along the cross-section of FIG. 4, and the second conductive structures 12 have a second width W2 along the cross-section, with the second width being greater than the first width.
More than one of the first conductive structures 10 is directly under each of the second conductive structures 12 (for instance, the conductive structures 10 at positions 1, 2 and 3 are all directly under the conductive structures 12 above them). The conductive structures 10 at positions 2 are taller than the other conductive structures 10 along the cross-section of FIG. 4, and have uppermost surfaces 11 which extend upwardly to reach the conductive structures 12. The remaining conductive structures 10 are short along the cross-section of FIG. 4 and have uppermost surfaces 13 that are too low to reach the conductive structures 12.
In the illustrated application of FIG. 4, the second pitch P2 is about four-times greater than the first pitch P1. In other applications, the second pitch P2 may be larger than the first pitch P1 by a different amount. Generally, the problems associated with coupling loosely-pitch structures with tightly-pitch structures become increasingly significant as the disparity between the loose pitch and the tight pitch increases, and accordingly the loose pitch P2 would generally be at least about two-times the tight pitch P1 relative to the applications described herein.
The construction 500 of FIG. 4 is shown along the row 14 c. The construction would have similar configurations along the other rows 14 a, 14 b and 14 d of FIG. 2, with such other configurations connecting the first conductive structures 10 with the second conductive structures 12 at others of the positions 0, 1, 2 and 3 as appropriate relative to the configuration described with reference to FIG. 2.
FIG. 4 shows an embodiment in which insulative material 24 (FIG. 3) is a same composition as insulative material 22, and accordingly the two merge so that only insulative material 22 is shown between the first and second conductive structures 10 and 12. In other embodiments, a different insulative material may be between the conductive structures 12 than is between the conductive structures 10, analogous to the construction shown in FIG. 3.
The construction 500 of FIG. 4 may be formed with any suitable processing. Example processing is described with reference to FIGS. 5-13.
Referring to FIG. 5, a construction 500 a is shown at a processing stage after the first conductive structures 10 are formed within an insulative support material 20; with the first conductive structures 10 being spaced along the first pitch P1. The pitch P1 may be any suitable pitch, and in some embodiments may be within a range of from about 25 nanometers (nm) to about 250 nm. In the embodiment of FIG. 5, the same insulative material is under the structures 10 as is between the structures 10. In other embodiments, a different insulative material may be between the structures 10 than is under the structures 10, analogous to the construction shown in FIG. 3.
The insulative support material 20 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of silicon dioxide. The insulative support material 20 may be provided over an underlying base (not shown) corresponding to a semiconductor substrate. The term “semiconductor substrate” means any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductor substrates described above.
The first conductive structures 10 comprise conductive material 26. The conductive material 26 may comprise any suitable electrically conductive composition(s), such as, for example, one or more of various metals (e.g., titanium, tungsten, cobalt, nickel, platinum, etc.), metal-containing compositions (e.g., metal silicide, metal nitride, metal carbide, etc.), and/or conductively-doped semiconductor materials (e.g., conductively-doped silicon, conductively-doped germanium, etc.). Each conductive structure 10 at position 2 is illustrated with different crosshatching relative to the other conductive structures 10 to indicate that the conductive structures at position 2 are the specific conductive structures which are to be connected with the overlying conductive structure 12 (shown in FIG. 4) relative to the illustrated cross-section along the row 14 c.
The construction 500 a is shown to have a planarized upper surface 27 extending across the insulative support material and the conductive structures 10. Such planarized surface 27 may result from chemical-mechanical polishing (CMP) or any other suitable polishing process.
The conductive structures 10 may be conductive lines 10 which extend in and out of the page relative to the cross-section of FIG. 5.
FIG. 5A shows a top view of a portion of the construction 500 a at the processing stage of FIG. 5, and shows that the conductive structures 10 are lines extending along a first direction corresponding to the axis 5, and are spaced from one another along the pitch P1; with the pitch P1 extending along the second direction corresponding to the axis 7.
Referring to FIG. 6, patterned structures 28 are formed over the conductive structures 10. Such patterned structures comprise a material 30. The material 30 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise photolithographically-patterned photoresist over amorphous carbon.
The cross-section of FIG. 6 shows the patterned structures 28 formed over some of the conductive structures 10, while leaving others of the conductive structures uncovered. In applications in which the conductive structures 10 are lines extending in and out of the page relative to the cross-section of FIG. 6, the patterned structures 28 may protect some regions of such lines while leaving other regions unprotected. FIG. 6A shows a top view of the construction 500 a at the processing stage of FIG. 6 in an application in which the conductive structures 10 are lines, and shows the patterned structures 28 arranged along the rows 14 a-14 d. Each of the patterned structures 28 extends across two or more of the conductive lines 10.
Referring to FIGS. 7 and 7A, the patterned structures 28 (FIG. 6) are trimmed into protective material knobs 32 that each cover only a single conductive line 10. Such trimming may utilize any suitable processing. In some embodiments, the structures 28 may be initially formed to only overlap single conductive structures 10, and accordingly the trimming of FIGS. 7 and 7A may be omitted; and instead the structures 28 formed at a processing stage analogous to that of FIGS. 6 and 6A may correspond to the protective material knobs 32.
The protective material knobs 32 within each of the rows 14 a-14 d are spaced along the second pitch P2. Also, the protective material knobs within adjacent rows 14 a-14 d are offset relative to one another along the second direction of axis 7 by the increment 16 corresponding to the first pitch P1.
The protective material knobs 32 protect regions of the conductive lines 10, while leaving other regions of the conductive lines unprotected.
Referring to FIGS. 8 and 8A, regions of conductive lines 10 and insulative support material 20 which are not covered by the protective material knobs 32 are recessed relative to regions protected by the protective material knobs 32. The protected regions of the conductive lines 10 become tall regions 34, and the unprotected regions of the conductive lines become short regions 36. In the illustrated embodiment, some of the insulative support material 20 which is laterally adjacent the protected regions of the conductive lines 10 is also protected by the knobs 32, and is not recessed. In other embodiments, the knobs 32 may be precisely aligned with the underlying conductive lines 10 so that the knobs do not project laterally beyond the conductive lines 10.
Referring to FIG. 9, the protective knobs 32 (FIGS. 8 and 8A) are removed.
Referring to FIGS. 10 and 10A, the insulative support material 20 is recessed relative to the conductive lines 10. In the shown embodiment, the insulative material 20 is recessed to a level beneath the upper surfaces of the short regions 36 of conductive lines 10.
The top view of FIG. 10A shows the tall regions 34 of the conductive lines 10 arranged along the rows 14 a-14 d.
Referring to FIG. 11, an insulative material 38 is formed over the insulative support material 20, over the short regions 36 of the conductive lines 10, and over the tall regions 34 of the conductive lines. In some embodiments, the insulative support material 20 may be referred to as a first insulative material, and the insulative material 38 may be referred to as a second insulative material. The second insulative material 38 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise a different composition relative to the first insulative material 20. For instance, in some embodiments the second insulative material 38 may comprise, consist essentially of, or consist of silicon nitride; and the first insulative material 20 may comprise, consist essentially of, or consist of silicon dioxide. In other embodiments, the insulative materials 20 and 38 may be a same composition as one another.
Referring to FIGS. 12 and 12A, a planarizing process (e.g., chemical-mechanical polishing) is utilized to remove some of the insulative material 38 and form a planar surface 39 extending along the insulative material 38 and along the tall regions 34 of the conductive lines 10. After the planarizing process, the tall regions 34 of the conductive lines 10 have the first uppermost surfaces 11, and the short regions 36 of the conductive lines 10 have the second uppermost surfaces 13 which are beneath the first uppermost surfaces 11. In some embodiments, the second uppermost surfaces 13 may be at least about 100 Å below the first uppermost surfaces 11. FIGS. 12 and 12A show that the first uppermost surfaces 11 of tall regions 34 are exposed along the planarized surface 39, while the second uppermost surfaces 13 are not exposed. The material 38 may have a thickness T within a range of from about 100 Å to about 300 Å at the processing stage of FIG. 12.
Referring to FIG. 13, insulative material 24 is formed over the planarized surface 39 and patterned to have openings 40 extending therethrough. Subsequently, conductive material 42 is formed within the openings 40. The conductive material 42 may be initially provided within the openings 40 and over an upper surface of the insulative material 24, and may then be removed with a planarizing process (e.g., CMP) to form the illustrated planarized upper surface 41 and to pattern the material 42 into the conductive structures 12.
Conductive material 42 may comprise any suitable electrically conductive composition(s), such as, for example, one or more of various metals (e.g., titanium, tungsten, cobalt, nickel, platinum, etc.), metal-containing compositions (e.g., metal silicide, metal nitride, metal carbide, etc.), and/or conductively-doped semiconductor materials (e.g., conductively-doped silicon, conductively-doped germanium, etc.). In some embodiments, the conductive material 42 of components 12 may comprise a same composition as the conductive material 26 of the conductive lines 10; and in other embodiments the conductive material 12 may comprise a different composition relative to the conductive material 26.
The conductive structures 12 may be electrically coupled with the circuitry 18 described above. The conductive structures may be arranged in the rows 14 a-14 d described above with reference to FIG. 2, and the conductive structures 12 along the row 14 c are specifically illustrated relative to the cross-section of FIG. 13.
In some embodiments, the second conductive structures 12 may be considered to be in a row 14 c extending in a first direction along the plane of the cross-section of FIG. 13, and the lines corresponding to the first conductive structures 10 may be considered to extend in a second direction which is orthogonal to the first direction. The conductive lines corresponding to conductive structures 10 may be wordlines or digit lines extending to a memory array. If the conductive lines are wordlines, then the components 18 coupled with the conductive structures 12 may be wordline drivers. If the conductive lines are digit lines, then the components 18 coupled with the conductive structures 12 may be sense amplifiers.
FIG. 2 shows a configuration in which the conductive structures 10 are conductive lines 10. The configuration of FIG. 13 enables each of the conductive lines 10 at position 2 of row 14 c of FIG. 2 to be uniquely coupled to a conductive structure 12. Similar configurations along the rows 14 a, 14 b and 14 d of FIG. 2 enable each of the conductive lines 10 within the configuration of FIG. 2 to be uniquely coupled to only one of the conductive structures 12 relative to all others of the conductive lines 10.
The constructions discussed above may be incorporated into electronic systems. Such electronic systems may be used in, for example, memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. The electronic systems may be any of a broad range of systems, such as, for example, cameras, wireless devices, displays, chip sets, set top boxes, games, lighting, vehicles, clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.
Unless specified otherwise, the various materials, substances, compositions, etc. described herein may be formed with any suitable methodologies, either now known or yet to be developed, including, for example, atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), etc.
The terms “dielectric” and “insulative” may be utilized to describe materials having insulative electrical properties. The terms are considered synonymous in this disclosure. The utilization of the term “dielectric” in some instances, and the term “insulative” (or “electrically insulative”) in other instances, may be to provide language variation within this disclosure to simplify antecedent basis within the claims that follow, and is not utilized to indicate any significant chemical or electrical differences.
The particular orientation of the various embodiments in the drawings is for illustrative purposes only, and the embodiments may be rotated relative to the shown orientations in some applications. The descriptions provided herein, and the claims that follow, pertain to any structures that have the described relationships between various features, regardless of whether the structures are in the particular orientation of the drawings, or are rotated relative to such orientation.
The cross-sectional views of the accompanying illustrations only show features within the planes of the cross-sections, and do not show materials behind the planes of the cross-sections, unless indicated otherwise, in order to simplify the drawings.
When a structure is referred to above as being “on” or “against” another structure, it can be directly on the other structure or intervening structures may also be present. In contrast, when a structure is referred to as being “directly on” or “directly against” another structure, there are no intervening structures present.
Structures (e.g., layers, materials, etc.) may be referred to as “extending vertically” to indicate that the structures generally extend upwardly from an underlying base (e.g., substrate). The vertically-extending structures may extend substantially orthogonally relative to an upper surface of the base, or not.
Some embodiments include an integrated assembly having first conductive structures spaced along a first pitch along a cross-section, with the first conductive structures having a first width along the cross-section; and having second conductive structures over the first conductive structures and spaced along a second pitch along the cross-section, with the second pitch being at least about two-times greater than the first pitch. The second conductive structures have a second width along the cross-section which is greater than the first width. Each of the second conductive structures is directly over more than one of the first conductive structures along the cross-section. Each of the second conductive structures is coupled with only one of the first conductive structures directly under the second conductive structures along the cross-section. The first conductive structures which are coupled with the second conductive structures along the cross-section have first uppermost surfaces. some of the first conductive structures being directly under the second conductive structures and not being coupled to the second conductive structures. Said some of the first conductive structures having second uppermost surfaces which are below the first uppermost surfaces.
Some embodiments include a method of forming an integrated assembly. First conductive structures are formed within an insulative support material. The first conductive structures are a row of regularly spaced features along a cross-section, with the regularly spaced features being spaced along a first pitch along the cross-section. Protective material is formed over some of the first conductive structures while leaving others of the first conductive structures uncovered by the protective material. The first conductive structures which have the protective material formed thereover are protected first conductive structures and the remaining first conductive structures are unprotected first conductive structures. The protected first conductive structures are provided at regular intervals and are along a second pitch along the cross-section, with the second pitch being at least about two-times greater than the first pitch. The unprotected first conductive structures are recessed relative to the protected first conductive structures. After the recessing, the protected first conductive structures are tall first conductive structures having first upper surfaces, and the unprotected first conductive structures are short first conductive structures having second upper surfaces. The first upper surfaces are at least about 100 Å above the second upper surfaces. The protective material is removed. second conductive structures are formed over the first conductive structures. The second conductive structures are spaced along the second pitch along the cross-section. The second conductive structures are electrically coupled to the tall first conductive structures and are not being electrically coupled to the short first conductive structures. At least some of the short first conductive structures are directly under the second conductive structures along the cross-section and are spaced from the second conductive structures by one or more intervening insulative materials.
Some embodiments include a method of forming an integrated assembly. Conductive lines are formed within an insulative support material. The conductive lines extend along a first direction, and are spaced from one another by a first pitch along a second direction. The second direction is substantially orthogonal to the first direction. Protective material knobs are formed over the conductive lines, and are arranged in rows. The rows extend along the second direction. The protective material knobs within each row are spaced along a second pitch along the second direction. The second pitch is at least about two-times greater than the first pitch. Adjacent rows are offset relative to one another along the second direction by an increment corresponding to the first pitch. The protective material knobs protect regions of the conductive lines while leaving other regions of the conductive lines unprotected. The unprotected regions of the conductive lines are recessed relative to the protected regions of the conductive lines. After the recessing, the protected regions of the conductive lines are tall regions having first upper surfaces and the unprotected regions of the conductive lines are short regions having second upper surfaces below the first upper surfaces. The protective material knobs are removed. Conductive structures are formed over the conductive lines. The conductive structures are spaced along the second pitch along the second direction. The conductive structures are electrically coupled to the tall regions of the conductive lines. Each of the conductive lines is uniquely coupled to only one of the conductive structures relative to all others of the conductive lines.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.

Claims (23)

I claim:
1. An integrated assembly, comprising:
first conductive structures spaced along a first pitch along a cross-section; the first conductive structures having a first width along the cross-section;
second conductive structures over the first conductive structures and spaced along a second pitch along the cross-section, the second pitch being at least about two-times greater than the first pitch; the second conductive structures having a second width along the cross-section which is greater than the first width; each of the second conductive structures being directly over more than one of the first conductive structures along the cross-section;
each of the second conductive structures being coupled with only one of the first conductive structures directly under the second conductive structures along the cross-section; the first conductive structures which are coupled with the second conductive structures along the cross-section having first uppermost surfaces; some of the first conductive structures being directly under the second conductive structures and not being coupled to the second conductive structures; said some of the first conductive structures having second uppermost surfaces below the first uppermost surfaces; and
wherein the first conductive structures extend through an insulative support material; and wherein a second insulative material is over the insulative support material and over the second uppermost surfaces.
2. The integrated assembly of claim 1 wherein the second conductive structures comprise a different composition than the first conductive structures.
3. The integrated assembly of claim 1 wherein the insulative support material comprises silicon dioxide and the second insulative material comprises silicon nitride.
4. The integrated assembly of claim 1 wherein the second insulative material has a thickness within a range of from about 100 Å to about 300 Å.
5. An integrated assembly, comprising:
first conductive structures spaced along a first pitch along a cross-section; the first conductive structures having a first width along the cross-section;
second conductive structures over the first conductive structures and spaced along a second pitch along the cross-section, the second pitch being at least about two-times greater than the first pitch; the second conductive structures having a second width along the cross-section which is greater than the first width; each of the second conductive structures being directly over more than one of the first conductive structures along the cross-section;
each of the second conductive structures being coupled with only one of the first conductive structures directly under the second conductive structures along the cross-section; the first conductive structures which are coupled with the second conductive structures along the cross-section having first uppermost surfaces; some of the first conductive structures being directly under the second conductive structures and not being coupled to the second conductive structures; said some of the first conductive structures having second uppermost surfaces below the first uppermost surfaces; and
wherein the second pitch is about three-times the first pitch.
6. An integrated assembly, comprising:
first conductive structures spaced along a first pitch along a cross-section; the first conductive structures having a first width along the cross-section;
second conductive structures over the first conductive structures and spaced along a second pitch along the cross-section, the second pitch being at least about two-times greater than the first pitch; the second conductive structures having a second width along the cross-section which is greater than the first width; each of the second conductive structures being directly over more than one of the first conductive structures along the cross-section;
each of the second conductive structures being coupled with only one of the first conductive structures directly under the second conductive structures along the cross-section; the first conductive structures which are coupled with the second conductive structures along the cross-section having first uppermost surfaces; some of the first conductive structures being directly under the second conductive structures and not being coupled to the second conductive structures; said some of the first conductive structures having second uppermost surfaces below the first uppermost surfaces; and
wherein the second pitch is about four-times the first pitch.
7. The integrated assembly of claim 1 wherein the first conductive structures are wordlines extending to a memory array.
8. The integrated assembly of claim 1 wherein the first conductive structures are digit lines extending to a memory array.
9. A method of forming an integrated assembly, comprising:
forming first conductive structures within an insulative support material, the first conductive structures being a row of regularly spaced features along a cross-section, with the regularly spaced features being spaced along a first pitch along the cross-section;
forming protective material over some of the first conductive structures while leaving others of the first conductive structures uncovered by the protective material; the first conductive structures having the protective material formed thereover being protected first conductive structures and the remaining first conductive structures being unprotected first conductive structures; the protected first conductive structures being provided at regular intervals and being along a second pitch along the cross-section, with the second pitch being at least about two-times greater than the first pitch;
recessing the unprotected first conductive structures relative to the protected first conductive structures; after the recessing, the protected first conductive structures being tall first conductive structures having first upper surfaces and the unprotected first conductive structures being short first conductive structures having second upper surfaces, with the first upper surfaces being at least about 100 Å above the second upper surfaces;
removing the protective material; and
forming second conductive structures over the first conductive structures; the second conductive structures being spaced along the second pitch along the cross-section; the second conductive structures being electrically coupled to the tall first conductive structures and not being electrically coupled to the short first conductive structures; at least some of the short first conductive structures being directly under the second conductive structures along the cross-section and being spaced from the second conductive structures by one or more intervening insulative materials.
10. The method of claim 9 wherein the second pitch is about three-times greater than the first pitch.
11. The method of claim 9 wherein the second pitch is about four-times greater than the first pitch.
12. The method of claim 9 wherein the insulative support material comprises a first composition; wherein the protective material extends over regions of the insulative support material laterally adjacent the protected first conductive structures; and wherein the method further comprises:
after removing the protective material, recessing the regions of the insulative support material to a level at or below the second upper surfaces of the short first conductive structures;
after recessing the regions of the insulative support material, forming a layer of second insulative material over the insulative support material, over the short first conductive structures and over the tall first conductive structures;
removing some of the second insulative material with a planarizing process which forms a planar surface extending along the second insulative material and along the tall first conductive structures; and
forming the second conductive structures on the planarized surface.
13. The method of claim 12 wherein the insulative support material comprises silicon dioxide and the second insulative material comprises silicon nitride.
14. The method of claim 13 wherein the second insulative material has a thickness within a range of from about 100 Å to about 300 Å after the planarizing process.
15. A method of forming an integrated assembly, comprising:
forming conductive lines within an insulative support material, the conductive lines extending along a first direction, and being spaced from one another by a first pitch along a second direction, with the second direction being substantially orthogonal to the first direction;
forming protective material knobs over the conductive lines; the protective material knobs being arranged in rows, the rows extending along the second direction; the protective material knobs within each row being spaced along a second pitch along the second direction; the second pitch being at least about two-times greater than the first pitch; adjacent rows being offset relative to one another along the second direction by an increment corresponding to the first pitch; the protective material knobs protecting regions of the conductive lines while leaving other regions of the conductive lines unprotected;
recessing the unprotected regions of the conductive lines relative to the protected regions of the conductive lines; after the recessing, the protected regions of the conductive lines being tall regions having first upper surfaces and the unprotected regions of the conductive lines being short regions having second upper surfaces below the first upper surfaces;
removing the protective material knobs; and
forming conductive structures over the conductive lines; the conductive structures being spaced along the second pitch along the second direction; the conductive structures being electrically coupled to the tall regions of the conductive lines; each of the conductive lines being uniquely coupled to only one of the conductive structures relative to all others of the conductive lines.
16. The method of claim 15 wherein the second pitch is about three-times greater than the first pitch.
17. The method of claim 15 wherein the second pitch is about four-times greater than the first pitch.
18. The method of claim 15 wherein the conductive lines are wordlines which extend to a memory array.
19. The method of claim 15 wherein the conductive lines are digit lines which extend to a memory array.
20. The method of claim 15 wherein the insulative support material comprises a first composition; wherein the protective material knobs extend over regions of the insulative support material laterally adjacent the protected regions of the conductive lines; and wherein the method further comprises:
after removing the protective material, recessing the regions of the insulative support material to a level at or below the second upper surfaces;
after recessing the regions of the insulative support material, forming a layer of second insulative material over the insulative support material, over the short regions of the conductive lines and over the tall regions of the conductive lines;
removing some of the second insulative material with a planarizing process which forms a planar surface extending along the second insulative material and along the tall regions of the conductive lines; and
forming the conductive structures on the planarized surface.
21. The method of claim 20 wherein the insulative support material comprises silicon dioxide and the second insulative material comprises silicon nitride.
22. The method of claim 15 wherein the conductive lines comprise a same composition as the conductive structures.
23. The method of claim 15 wherein the conductive lines and the conductive structures are of different compositions relative to one another.
US15/690,209 2017-08-29 2017-08-29 Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies Active 2037-10-07 US10381305B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US15/690,209 US10381305B2 (en) 2017-08-29 2017-08-29 Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies
US16/010,734 US10388606B2 (en) 2017-08-29 2018-06-18 Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies
CN201810985871.1A CN109427740B (en) 2017-08-29 2018-08-28 Integrated assembly having structures along a first pitch coupled to structures along a second pitch different from the first pitch and method of forming the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US15/690,209 US10381305B2 (en) 2017-08-29 2017-08-29 Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US16/010,734 Continuation US10388606B2 (en) 2017-08-29 2018-06-18 Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies

Publications (2)

Publication Number Publication Date
US20190067193A1 US20190067193A1 (en) 2019-02-28
US10381305B2 true US10381305B2 (en) 2019-08-13

Family

ID=65435617

Family Applications (2)

Application Number Title Priority Date Filing Date
US15/690,209 Active 2037-10-07 US10381305B2 (en) 2017-08-29 2017-08-29 Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies
US16/010,734 Active US10388606B2 (en) 2017-08-29 2018-06-18 Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies

Family Applications After (1)

Application Number Title Priority Date Filing Date
US16/010,734 Active US10388606B2 (en) 2017-08-29 2018-06-18 Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies

Country Status (2)

Country Link
US (2) US10381305B2 (en)
CN (1) CN109427740B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10566281B2 (en) * 2017-08-29 2020-02-18 Micron Technology, Inc. Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN110416296B (en) * 2018-04-26 2021-03-26 苏州能讯高能半导体有限公司 Semiconductor device, semiconductor chip and semiconductor device manufacturing method
US20220336351A1 (en) * 2021-04-19 2022-10-20 Qualcomm Incorporated Multiple function blocks on a system on a chip (soc)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6727174B1 (en) 1998-03-10 2004-04-27 International Business Machines Corporation Method for fabricating a dual-diameter electrical conductor
US6911389B2 (en) 2002-09-18 2005-06-28 Texas Instruments Incorporated Self aligned vias in dual damascene interconnect, buried mask approach
US20090166872A1 (en) * 2007-12-26 2009-07-02 Taiwan Semiconductor Manufacturing Co., Ltd. Memory Word lines with Interlaced Metal Layers

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080067554A1 (en) * 2006-09-14 2008-03-20 Jae-Hun Jeong NAND flash memory device with 3-dimensionally arranged memory cell transistors
US9312481B2 (en) * 2014-03-26 2016-04-12 Micron Technology, Inc. Memory arrays and methods of forming memory arrays

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6727174B1 (en) 1998-03-10 2004-04-27 International Business Machines Corporation Method for fabricating a dual-diameter electrical conductor
US6911389B2 (en) 2002-09-18 2005-06-28 Texas Instruments Incorporated Self aligned vias in dual damascene interconnect, buried mask approach
US20090166872A1 (en) * 2007-12-26 2009-07-02 Taiwan Semiconductor Manufacturing Co., Ltd. Memory Word lines with Interlaced Metal Layers

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10566281B2 (en) * 2017-08-29 2020-02-18 Micron Technology, Inc. Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies
US20200152571A1 (en) * 2017-08-29 2020-05-14 Micron Technology, Inc. Integrated Assemblies
US11348871B2 (en) * 2017-08-29 2022-05-31 Micron Technology, Inc. Integrated assemblies

Also Published As

Publication number Publication date
CN109427740B (en) 2022-08-30
US20190067195A1 (en) 2019-02-28
US10388606B2 (en) 2019-08-20
CN109427740A (en) 2019-03-05
US20190067193A1 (en) 2019-02-28

Similar Documents

Publication Publication Date Title
US11062989B2 (en) Assemblies which include wordlines over gate electrodes
US9214386B2 (en) Semiconductor constructions and methods of forming electrically conductive contacts
US10388606B2 (en) Integrated assemblies having structures along a first pitch coupled with structures along a second pitch different from the first pitch, and methods of forming integrated assemblies
US11069687B2 (en) Integrated assemblies having shield lines between digit lines, and methods of forming integrated assemblies
US20200286898A1 (en) Integrated Assemblies Having Dielectric Regions Along Conductive Structures, and Methods of Forming Integrated Assemblies
US9245927B2 (en) Semiconductor constructions, memory cells and memory arrays
US10825484B2 (en) Integrated assemblies which include non-conductive-semiconductor-material and conductive-semiconductor-material, and methods of forming integrated assemblies
US11348871B2 (en) Integrated assemblies
US11335626B2 (en) Integrated assemblies and methods of forming integrated assemblies
US11563010B2 (en) Integrated assemblies, and methods of forming integrated assemblies
US11177389B2 (en) Integrated transistors having gate material passing through a pillar of semiconductor material, and methods of forming integrated transistors
US20200286899A1 (en) Methods of forming integrated assemblies
US20230021072A1 (en) Assemblies having Conductive Interconnects which are Laterally and Vertically Offset Relative to One Another and Methods of Forming Assemblies having Conductive Interconnects which are Laterally and Vertically Offset Relative to One Another
US11818968B2 (en) Conductive interconnects suitable for utilization in integrated assemblies, and methods of forming conductive interconnects
US11652108B2 (en) Integrated assemblies and methods of forming integrated assemblies
CN113517311A (en) Preparation method of three-dimensional phase change memory and three-dimensional phase change memory

Legal Events

Date Code Title Description
AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JUENGLING, WERNER;REEL/FRAME:043440/0957

Effective date: 20170829

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044653/0333

Effective date: 20171023

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044348/0253

Effective date: 20171023

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, MINNESOTA

Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044348/0253

Effective date: 20171023

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044653/0333

Effective date: 20171023

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS AGENT;REEL/FRAME:046597/0333

Effective date: 20180629

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050709/0838

Effective date: 20190731

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4