TWI839009B - Semiconductor device - Google Patents

Semiconductor device Download PDF

Info

Publication number
TWI839009B
TWI839009B TW111146784A TW111146784A TWI839009B TW I839009 B TWI839009 B TW I839009B TW 111146784 A TW111146784 A TW 111146784A TW 111146784 A TW111146784 A TW 111146784A TW I839009 B TWI839009 B TW I839009B
Authority
TW
Taiwan
Prior art keywords
conductive portion
doped region
region
conductive
substrate
Prior art date
Application number
TW111146784A
Other languages
Chinese (zh)
Inventor
葉家宏
黃國有
宋文清
呂思慧
Original Assignee
友達光電股份有限公司
Filing date
Publication date
Application filed by 友達光電股份有限公司 filed Critical 友達光電股份有限公司
Priority to CN202310317325.1A priority Critical patent/CN116344554A/en
Application granted granted Critical
Publication of TWI839009B publication Critical patent/TWI839009B/en

Links

Images

Abstract

A semiconductor device including a substrate, a first conductive layer, a first insulating layer, a gate structure, a semiconductor layer and a second insulating layer is provided. The first conductive layer is disposed on the substrate. The insulating layer is disposed on the first conductive layer. The gate structure is disposed above the first insulating layer. The semiconductor layer is disposed between the first insulating layer and the gate structure. The semiconductor layer includes a channel region, a first heavily doped region, a second heavily doped region and at least one lightly doped region. The channel region is overlapped with the gate structure. The first heavily doped region and the second heavily doped region are located at two sides of the channel region, respectively. The at least on lightly doped region is between the first heavily doped region and the channel region or between the second heavily doped region and the channel region, to form an asymmetric doped structure at the two sides of the channel region. The second insulating layer is disposed between the semiconductor layer and the gate structure.

Description

半導體裝置Semiconductor Devices

本發明是有關於一種裝置,且特別是有關於一種半導體裝置。 The present invention relates to a device, and in particular to a semiconductor device.

半導體裝置,例如薄膜電晶體,被廣泛地應用於電子產品中以作為電流開關的控制。在電子產品越趨輕薄短小的需求下,如何使半導體裝置在小體積或小尺寸的情況下,可滿足高電流或高電壓應用是目前需改善的問題。 Semiconductor devices, such as thin film transistors, are widely used in electronic products to control current switches. As electronic products are becoming thinner and smaller, how to make semiconductor devices meet high current or high voltage applications in a small volume or size is a problem that needs to be improved.

本發明提供一種半導體裝置,其體積小且具有提升的載子遷移率及耐受力。 The present invention provides a semiconductor device which is small in size and has improved carrier mobility and tolerance.

本發明的半導體裝置包括基板、閘極結構、半導體層以及第二絕緣層。閘極結構設置於基板之上。半導體層設置於基板與閘極結構之間。半導體層包括通道區、第一重摻雜區、第二重摻雜區以及至少一輕摻雜區。通道區在基板的法線方向上重疊於閘極結構。第一重摻雜區與第二重摻雜區分別位於通道區的兩 側。至少一輕摻雜區位於第一重摻雜區與通道區之間或第二重摻雜區與通道區之間,以在通道區的兩側形成不對稱的摻雜結構。第二絕緣層設置於半導體層上,且位於半導體層與閘極結構之間。 The semiconductor device of the present invention comprises a substrate, a gate structure, a semiconductor layer and a second insulating layer. The gate structure is arranged on the substrate. The semiconductor layer is arranged between the substrate and the gate structure. The semiconductor layer comprises a channel region, a first heavily doped region, a second heavily doped region and at least one lightly doped region. The channel region overlaps the gate structure in the normal direction of the substrate. The first heavily doped region and the second heavily doped region are respectively located on both sides of the channel region. At least one lightly doped region is located between the first heavily doped region and the channel region or between the second heavily doped region and the channel region to form an asymmetric doped structure on both sides of the channel region. The second insulating layer is disposed on the semiconductor layer and is located between the semiconductor layer and the gate structure.

本發明的半導體裝置包括基板、半導體層、閘極結構以及絕緣層。半導體層設置於基板上,其包括通道區。通道區包括第一未摻雜區、第二未摻雜區以及通道摻雜區。通道摻雜區位於第一未摻雜區與第二未摻雜區之間。閘極結構設置於半導體層之上。閘極結構包括第一導電部分、第二導電部分以及第三導電部分。第一導電部分在基板的法線方向上重疊於第一未摻雜區。第二導電部分在基板的法線方向上重疊於第二未摻雜區。第三導電部分設置於第一導電部分與第二導電部分上且在基板的法線方向上部分重疊於通道摻雜區。第一導電部分與第二導電部分彼此分離,第三導電部分電性連接第一導電部分與第二導電部分。絕緣層設置於半導體層上,且位於半導體層與閘極結構之間。 The semiconductor device of the present invention includes a substrate, a semiconductor layer, a gate structure and an insulating layer. The semiconductor layer is arranged on the substrate, and includes a channel region. The channel region includes a first undoped region, a second undoped region and a channel doped region. The channel doped region is located between the first undoped region and the second undoped region. The gate structure is arranged on the semiconductor layer. The gate structure includes a first conductive part, a second conductive part and a third conductive part. The first conductive part overlaps the first undoped region in the normal direction of the substrate. The second conductive part overlaps the second undoped region in the normal direction of the substrate. The third conductive portion is disposed on the first conductive portion and the second conductive portion and partially overlaps the channel doping region in the normal direction of the substrate. The first conductive portion and the second conductive portion are separated from each other, and the third conductive portion electrically connects the first conductive portion and the second conductive portion. The insulating layer is disposed on the semiconductor layer and is located between the semiconductor layer and the gate structure.

基於上述,本發明的半導體裝置在通道區兩側具不對稱的摻雜結構,相較於具有相同體積的半導體裝置,可增加靠近汲極的第二輕摻雜區的寬度,而使汲極端有較多的緩衝,以減少高電場作用下導致半導體裝置可能的損壞,進而使半導體裝置具有提升的載子遷移率及耐受力。 Based on the above, the semiconductor device of the present invention has an asymmetric doping structure on both sides of the channel region. Compared with semiconductor devices with the same volume, the width of the second lightly doped region close to the drain can be increased, so that the drain end has more buffering to reduce the possible damage of the semiconductor device caused by the high electric field, thereby making the semiconductor device have improved carrier mobility and tolerance.

10,10a,10b,20,30,40,50,60:半導體裝置 10,10a,10b,20,30,40,50,60:Semiconductor devices

100:基板 100: Substrate

110:第一導電層 110: First conductive layer

112:第四導電部分 112: Fourth conductive part

114:第五導電部分 114: Fifth conductive part

120:第一絕緣層 120: First insulation layer

130:半導體層 130:Semiconductor layer

140:第二絕緣層 140: Second insulation layer

152:第一導電部分 152: First conductive part

152’:初始第一導電部分 152’: Initial first conductive part

152a,154a:內側壁 152a,154a: Inner wall

152b,154b:外側壁 152b,154b: Outer wall

152c,154c:頂面 152c,154c: Top

154:第二導電部分 154: Second conductive part

154’:初始第二導電部分 154’: Initial second conductive part

156:導電延伸部分 156: Conductive extension part

160:層間介電層 160: Interlayer dielectric layer

162:第三導電部分 162: The third conductive part

162a,162b:側壁 162a,162b: Side wall

A-A’,B-B’,C-C’,D-D’,E-E’,F-F’:剖線 A-A’,B-B’,C-C’,D-D’,E-E’,F-F’: section line

CH:通道區 CH: Channel area

ch1:第一未摻雜區 ch1: first undoped area

ch2:第二未摻雜區 ch2: The second undoped area

ch3:通道摻雜區 ch3: channel doping area

D:汲極 D: Drain

G:閘極結構 G: Gate structure

H1:第一重摻雜區 H1: The first heavily doped zone

H2:第二重摻雜區 H2: Second heavy doping zone

L1:第一輕摻雜區 L1: First lightly doped zone

L2:第二輕摻雜區 L2: Second lightly doped zone

N:法線方向 N: Normal direction

PR:圖案化光阻 PR: Patterned photoresist

P1,P2:摻雜製程 P1, P2: doping process

S:源極 S: Source

W1:第一寬度 W1: First width

W2:第二寬度 W2: Second width

θ1、θ3:內夾角 θ 1 , θ 3 : internal angle

θ2、θ4:外夾角 θ 2 , θ 4 : External angle

圖1是依照本發明的一實施例的一種半導體裝置的俯視示意圖。 FIG1 is a schematic top view of a semiconductor device according to an embodiment of the present invention.

圖2是沿圖1的剖線A-A’的一實施例的一種半導體裝置的剖視示意圖。 FIG2 is a schematic cross-sectional view of a semiconductor device according to an embodiment of the present invention along the section line A-A' of FIG1.

圖3是沿圖1的剖線A-A’的另一實施例的一種半導體裝置的剖視示意圖。 FIG3 is a schematic cross-sectional view of a semiconductor device according to another embodiment along the section line A-A' of FIG1.

圖4是沿圖1的剖線A-A’的另一實施例的一種半導體裝置的剖視示意圖。 FIG4 is a schematic cross-sectional view of a semiconductor device according to another embodiment along the section line A-A' of FIG1.

圖5是依照本發明的另一實施例的一種半導體裝置的俯視示意圖。 FIG5 is a schematic top view of a semiconductor device according to another embodiment of the present invention.

圖6是沿圖5的剖線B-B’的一實施例的一種半導體裝置的剖視示意圖。 FIG6 is a schematic cross-sectional view of a semiconductor device according to an embodiment of the present invention along the section line B-B' of FIG5.

圖7是依照本發明的另一實施例的一種半導體裝置的俯視示意圖。 FIG7 is a schematic top view of a semiconductor device according to another embodiment of the present invention.

圖8是沿圖7的剖線C-C’的一實施例的一種半導體裝置的剖視示意圖。 FIG8 is a schematic cross-sectional view of a semiconductor device according to an embodiment of the present invention along the section line C-C' of FIG7.

圖9是依照本發明的另一實施例的一種半導體裝置的俯視示意圖。 FIG9 is a schematic top view of a semiconductor device according to another embodiment of the present invention.

圖10是依照本發明的另一實施例的一種半導體裝置的俯視示意圖。 FIG10 is a schematic top view of a semiconductor device according to another embodiment of the present invention.

圖11是沿圖9或圖10的剖線D-D’的一實施例的一種半導體裝置的剖視示意圖。 FIG11 is a schematic cross-sectional view of a semiconductor device according to an embodiment along the section line D-D' of FIG9 or FIG10.

圖12是依照本發明的另一實施例的一種半導體裝置的俯視示意圖。 FIG12 is a schematic top view of a semiconductor device according to another embodiment of the present invention.

圖13是沿圖12的剖線E-E’的一實施例的一種半導體裝置的剖視示意圖。 FIG13 is a schematic cross-sectional view of a semiconductor device according to an embodiment of the present invention along the section line E-E' of FIG12.

圖14是依照本發明的另一實施例的一種半導體裝置的俯視示意圖。 FIG14 is a schematic top view of a semiconductor device according to another embodiment of the present invention.

圖15是沿圖14的剖線F-F’的一實施例的一種半導體裝置的剖視示意圖。 FIG15 is a schematic cross-sectional view of a semiconductor device according to an embodiment of the present invention along the section line F-F' of FIG14.

圖16A至圖16D是依照本發明的一實施例的一種半導體裝置的製造流程的剖視示意圖。 Figures 16A to 16D are cross-sectional schematic diagrams of a manufacturing process of a semiconductor device according to an embodiment of the present invention.

圖17A至圖17C是依照本發明的一實施例的一種半導體裝置的製造流程的剖視示意圖。 Figures 17A to 17C are cross-sectional schematic diagrams of a manufacturing process of a semiconductor device according to an embodiment of the present invention.

圖1是依照本發明的一實施例的一種半導體裝置的俯視示意圖。圖2是沿圖1的剖線A-A’的一實施例的一種半導體裝置的剖視示意圖。圖3是沿圖1的剖線A-A’的另一實施例的一種半導體裝置的剖視示意圖。圖4是沿圖1的剖線A-A’的另一實施例的一種半導體裝置的剖視示意圖。 FIG. 1 is a schematic top view of a semiconductor device according to an embodiment of the present invention. FIG. 2 is a schematic cross-sectional view of a semiconductor device according to an embodiment along the section line A-A' of FIG. 1. FIG. 3 is a schematic cross-sectional view of a semiconductor device according to another embodiment along the section line A-A' of FIG. 1. FIG. 4 is a schematic cross-sectional view of a semiconductor device according to another embodiment along the section line A-A' of FIG. 1.

請參照圖1至圖2,半導體裝置10包括基板100、第一導電層110、第一絕緣層120、半導體層130、閘極結構G以及第二絕緣層140。在本實施例中,半導體裝置10還包括層間介電層 160、源極S以及汲極D。 1 and 2, the semiconductor device 10 includes a substrate 100, a first conductive layer 110, a first insulating layer 120, a semiconductor layer 130, a gate structure G, and a second insulating layer 140. In this embodiment, the semiconductor device 10 further includes an interlayer dielectric layer 160, a source S, and a drain D.

基板100的材質可為玻璃、石英、有機聚合物或是不透光/反射材料(例如:導電材料、金屬、晶圓、陶瓷或其他可適用的材料)或是其他可適用的材料。若使用導電材料或金屬時,則在基板100上覆蓋一層絕緣層(未繪示),以避免短路問題。在一些實施例中,基板100為軟性基板,且基板100的材料例如為聚乙烯對苯二甲酸酯(polyethylene terephthalate,PET)、聚二甲酸乙二醇酯(polyethylene naphthalate,PEN)、聚酯(polyester,PES)、聚甲基丙烯酸甲酯(polymethylmethacrylate,PMMA)、聚碳酸酯(polycarbonate,PC)、聚醯亞胺(polyimide,PI)或金屬軟板(Metal Foil)或其他可撓性材質。 The material of the substrate 100 may be glass, quartz, organic polymer, or opaque/reflective material (e.g., conductive material, metal, wafer, ceramic or other applicable material) or other applicable material. If a conductive material or metal is used, an insulating layer (not shown) is covered on the substrate 100 to avoid short circuit problems. In some embodiments, the substrate 100 is a flexible substrate, and the material of the substrate 100 is, for example, polyethylene terephthalate (PET), polyethylene naphthalate (PEN), polyester (PES), polymethylmethacrylate (PMMA), polycarbonate (PC), polyimide (PI) or metal foil or other flexible materials.

第一導電層110設置於基板100上,第一絕緣層120設置於第一導電層110上。第一導電層110的材質可為金屬或合金,例如銅、鋁、銀、金、鉬、上述金屬的合金或其他合適的金屬或合金。 The first conductive layer 110 is disposed on the substrate 100, and the first insulating layer 120 is disposed on the first conductive layer 110. The material of the first conductive layer 110 may be a metal or an alloy, such as copper, aluminum, silver, gold, molybdenum, alloys of the above metals, or other suitable metals or alloys.

在一些實施例中,半導體裝置10還可包括緩衝層(未繪示),其設置於基板100與第一導電層110之間。緩衝層的材質可以包括氮化矽、氧化矽、氮氧化矽或其他合適的材料或上述材料的堆疊層,本發明不以此為限。 In some embodiments, the semiconductor device 10 may further include a buffer layer (not shown), which is disposed between the substrate 100 and the first conductive layer 110. The material of the buffer layer may include silicon nitride, silicon oxide, silicon oxynitride or other suitable materials or stacked layers of the above materials, but the present invention is not limited thereto.

半導體層130設置於第一絕緣層120上,第二絕緣層140設置於半導體層130上,閘極結構G設置於第二絕緣層140之上。也就是說,半導體層130設置於第一絕緣層120與閘極結構G之 間,第二絕緣層140設置於半導體層130與閘極結構G之間。第一絕緣層120與第二絕緣層140的材質可以包括氮化矽、氧化矽、氮氧化矽或其他合適的材料或上述材料的堆疊層,本發明不以此為限。 The semiconductor layer 130 is disposed on the first insulating layer 120, the second insulating layer 140 is disposed on the semiconductor layer 130, and the gate structure G is disposed on the second insulating layer 140. That is, the semiconductor layer 130 is disposed between the first insulating layer 120 and the gate structure G, and the second insulating layer 140 is disposed between the semiconductor layer 130 and the gate structure G. The materials of the first insulating layer 120 and the second insulating layer 140 may include silicon nitride, silicon oxide, silicon oxynitride or other suitable materials or stacked layers of the above materials, and the present invention is not limited thereto.

半導體層130包括通道區CH、第一重摻雜區H1、第二重摻雜區H2以及至少一輕摻雜區(例如第一輕摻雜區L1、第二輕摻雜區L2)。通道區CH在基板100的法線方向N上重疊於閘極結構G。第一重摻雜區H1與第二重摻雜區H2分別位於通道區CH的兩側。至少一輕摻雜區位於第一重摻雜區H1與通道區CH之間或第二重摻雜區H2與通道區CH之間,以在通道區CH的兩側形成不對稱的摻雜結構。在本文中,不對稱的摻雜結構意指半導體層130在通道區CH的兩側具有不同範圍或程度的摻雜。舉例來說,在本實施例中,如圖2所示,半導體層130在通道區CH的其中一側包括具有第一寬度W1的第一輕摻雜區L1,而半導體層130在通道區CH的另一側包括具有第二寬度W2的第二輕摻雜區L2,其中第一寬度W1小於第二寬度W2,也就是說,第一輕摻雜區L1與第二輕摻雜區L2不對稱。在其他實施例中,半導體層130在通道區CH的其中一側可以僅包括重摻雜區(例如第一重摻雜區H1)而不具有輕摻雜區,而半導體層130在通道區CH的另一側可包括輕摻雜區(例如第二輕摻雜區L2)及重摻雜區(例如第二重摻雜區H2),以使通道區CH的兩側具不對稱的摻雜結構。 The semiconductor layer 130 includes a channel region CH, a first heavily doped region H1, a second heavily doped region H2, and at least one lightly doped region (e.g., a first lightly doped region L1, a second lightly doped region L2). The channel region CH overlaps the gate structure G in the normal direction N of the substrate 100. The first heavily doped region H1 and the second heavily doped region H2 are respectively located on both sides of the channel region CH. At least one lightly doped region is located between the first heavily doped region H1 and the channel region CH or between the second heavily doped region H2 and the channel region CH to form an asymmetric doping structure on both sides of the channel region CH. Herein, the asymmetric doping structure means that the semiconductor layer 130 has different ranges or degrees of doping on both sides of the channel region CH. For example, in the present embodiment, as shown in FIG. 2 , the semiconductor layer 130 includes a first lightly doped region L1 having a first width W1 on one side of the channel region CH, and the semiconductor layer 130 includes a second lightly doped region L2 having a second width W2 on the other side of the channel region CH, wherein the first width W1 is smaller than the second width W2, that is, the first lightly doped region L1 is asymmetric with the second lightly doped region L2. In other embodiments, the semiconductor layer 130 may include only a heavily doped region (e.g., the first heavily doped region H1) without a lightly doped region on one side of the channel region CH, and the semiconductor layer 130 may include a lightly doped region (e.g., the second lightly doped region L2) and a heavily doped region (e.g., the second heavily doped region H2) on the other side of the channel region CH, so that the two sides of the channel region CH have an asymmetric doping structure.

在本實施例中,半導體層130的材質可包括多晶矽。在 其它實施例中,半導體層130的材質也可以包括非晶矽、微晶矽、單晶矽、有機半導體材料、氧化物半導體材料(例如:銦鋅氧化物、銦鎵鋅氧化物或是其它合適的材料)或上述之組合,本發明不以此為限。 In this embodiment, the material of the semiconductor layer 130 may include polycrystalline silicon. In other embodiments, the material of the semiconductor layer 130 may also include amorphous silicon, microcrystalline silicon, single crystal silicon, organic semiconductor material, oxide semiconductor material (for example: indium zinc oxide, indium gallium zinc oxide or other suitable materials) or a combination thereof, but the present invention is not limited thereto.

在一些實施例中,通道區CH包括第一未摻雜區ch1、第二未摻雜區ch2以及通道摻雜區ch3,通道摻雜區ch3位於第一未摻雜區ch1與第二未摻雜區ch2之間。 In some embodiments, the channel region CH includes a first undoped region ch1, a second undoped region ch2, and a channel doped region ch3, and the channel doped region ch3 is located between the first undoped region ch1 and the second undoped region ch2.

半導體層130的第一重摻雜區H1、第二重摻雜區H2、第一輕摻雜區L1、第二輕摻雜區L2及通道摻雜區ch3可以為經摻質(dopant)摻雜的半導體。舉例來說,摻質可以為V族元素,例如磷、砷等,以形成N型摻雜區,或者摻質也可以為III族元素,例如硼、鋁等,以形成P型摻雜區。本發明並不加以限定摻質的類型,其可視實際需求調整。 The first heavily doped region H1, the second heavily doped region H2, the first lightly doped region L1, the second lightly doped region L2 and the channel doped region ch3 of the semiconductor layer 130 may be semiconductors doped with dopant. For example, the dopant may be a group V element, such as phosphorus, arsenic, etc., to form an N-type doped region, or the dopant may be a group III element, such as boron, aluminum, etc., to form a P-type doped region. The present invention does not limit the type of doping, which may be adjusted according to actual needs.

在一些實施例中,第一導電層110可在基板100的法線方向N上重疊於通道區CH、第一輕摻雜區L1及第二輕摻雜區L2。如此一來,第一導電層110可以作為遮蔽層以減少半導體裝置的光漏電現象,此外由於第一導電層110與第一輕摻雜區L1及第二輕摻雜區L2在基板100的法線方向N上重疊,可減少汲極端的扭結效應(kink effect),進而提升半導體裝置10的可靠度。 In some embodiments, the first conductive layer 110 may overlap the channel region CH, the first lightly doped region L1, and the second lightly doped region L2 in the normal direction N of the substrate 100. In this way, the first conductive layer 110 can be used as a shielding layer to reduce the light leakage phenomenon of the semiconductor device. In addition, since the first conductive layer 110 overlaps with the first lightly doped region L1 and the second lightly doped region L2 in the normal direction N of the substrate 100, the kink effect at the drain end can be reduced, thereby improving the reliability of the semiconductor device 10.

圖2中雖繪示第一導電層110在基板100的法線方向N上重疊於第一輕摻雜區L1及第二輕摻雜區L2,但並非用以限定本發明,可基於實際需求選擇性地使第一導電層110在基板100 的法線方向N上重疊於第一輕摻雜區L1或第二輕摻雜區L2。 Although FIG. 2 shows that the first conductive layer 110 overlaps the first lightly doped region L1 and the second lightly doped region L2 in the normal direction N of the substrate 100, it is not intended to limit the present invention. The first conductive layer 110 may be selectively overlapped with the first lightly doped region L1 or the second lightly doped region L2 in the normal direction N of the substrate 100 based on actual needs.

在一些實施例中,第一導電層110在基板100上的正投影面積大於閘極結構G在基板100上的正投影面積。 In some embodiments, the orthographic projection area of the first conductive layer 110 on the substrate 100 is larger than the orthographic projection area of the gate structure G on the substrate 100.

閘極結構G包括第一導電部分152、第二導電部分154以及第三導電部分162。第一導電部分152與第二導電部分154設置於第二絕緣層140上,且彼此分離。在一些實施例中,第一導電部分152與第二導電部分154平行,即第一導電部分152與第二導電部分154具有相同的延伸方向。在本實施例中,第一導電部分152的寬度與第二導電部分154的寬度不同,但本發明不以此為限。在其他實施例中,第一導電部分152的寬度與第二導電部分154的寬度可以相同。第三導電部分162設置於第一導電部分152與第二導電部分154上,以電性連接第一導電部分152與第二導電部分154。 The gate structure G includes a first conductive portion 152, a second conductive portion 154, and a third conductive portion 162. The first conductive portion 152 and the second conductive portion 154 are disposed on the second insulating layer 140 and are separated from each other. In some embodiments, the first conductive portion 152 is parallel to the second conductive portion 154, that is, the first conductive portion 152 and the second conductive portion 154 have the same extension direction. In this embodiment, the width of the first conductive portion 152 is different from the width of the second conductive portion 154, but the present invention is not limited thereto. In other embodiments, the width of the first conductive portion 152 and the width of the second conductive portion 154 may be the same. The third conductive portion 162 is disposed on the first conductive portion 152 and the second conductive portion 154 to electrically connect the first conductive portion 152 and the second conductive portion 154.

閘極結構G的材質可為金屬或合金,例如銅、鋁、銀、金、鉬、上述金屬的合金或其他易於蝕刻的金屬或合金。在一些實施例中,第三導電部分162的材質可以與第一導電部分152、第二導電部分154的材質相同或相異。 The material of the gate structure G may be a metal or alloy, such as copper, aluminum, silver, gold, molybdenum, alloys of the above metals, or other metals or alloys that are easy to etch. In some embodiments, the material of the third conductive portion 162 may be the same as or different from the material of the first conductive portion 152 and the second conductive portion 154.

在一些實施例中,第一導電部分152在基板100的法線方向N上重疊於第一未摻雜區ch1,第二導電部分154在基板100的法線方向N上重疊於第二未摻雜區ch2。第三導電部分162在基板100的法線方向N上重疊於通道區CH,也就是說,第三導電部分162在基板100的法線方向N上重疊於第一未摻雜區ch1、 第二未摻雜區ch2以及通道摻雜區ch3。由此可見,閘極結構G與第一重摻雜區H1、第二重摻雜區H2、第一輕摻雜區L1及第二輕摻雜區L2在基板100的法線方向N上不重疊。 In some embodiments, the first conductive portion 152 overlaps the first undoped region ch1 in the normal direction N of the substrate 100, and the second conductive portion 154 overlaps the second undoped region ch2 in the normal direction N of the substrate 100. The third conductive portion 162 overlaps the channel region CH in the normal direction N of the substrate 100, that is, the third conductive portion 162 overlaps the first undoped region ch1, the second undoped region ch2 and the channel doped region ch3 in the normal direction N of the substrate 100. It can be seen that the gate structure G does not overlap with the first heavily doped region H1, the second heavily doped region H2, the first lightly doped region L1 and the second lightly doped region L2 in the normal direction N of the substrate 100.

在一些實施例中,第一導電部分152與第二導電部分154之間的最短距離可以小於2μm。另一方面來說,通道摻雜區ch3的寬度可以小於2μm。 In some embodiments, the shortest distance between the first conductive portion 152 and the second conductive portion 154 may be less than 2 μm. On the other hand, the width of the channel doping region ch3 may be less than 2 μm.

在一些實施例中,第一導電部分152具有內側壁152a、外側壁152b以及連接內側壁152a與外側壁152b的頂面152c。第二導電部分154具有內側壁154a、外側壁154b以及連接內側壁154a與外側壁154b的頂面154c。第三導電部分162覆蓋第一導電部分152的頂面152c與內側壁152a以及第二導電部分154的頂面154c與內側壁154a。 In some embodiments, the first conductive portion 152 has an inner sidewall 152a, an outer sidewall 152b, and a top surface 152c connecting the inner sidewall 152a and the outer sidewall 152b. The second conductive portion 154 has an inner sidewall 154a, an outer sidewall 154b, and a top surface 154c connecting the inner sidewall 154a and the outer sidewall 154b. The third conductive portion 162 covers the top surface 152c and the inner sidewall 152a of the first conductive portion 152 and the top surface 154c and the inner sidewall 154a of the second conductive portion 154.

在一些實施例中,第三導電部分162的側壁162a與第一導電部分152的外側壁152b切齊,第三導電部分162的側壁162b與第二導電部分154的外側壁154b切齊,但本發明不以此為限。在其他實施例中,第三導電部分162的側壁162a或側壁162b可內縮於第一導電部分152的外側壁152b或第二導電部分154的外側壁154b。在又其他實施例中,第三導電部分162的其中一側壁162a或側壁162b可覆蓋於第一導電部分152的外側壁152b或第二導電部分154的外側壁154b。 In some embodiments, the sidewall 162a of the third conductive portion 162 is aligned with the outer sidewall 152b of the first conductive portion 152, and the sidewall 162b of the third conductive portion 162 is aligned with the outer sidewall 154b of the second conductive portion 154, but the present invention is not limited thereto. In other embodiments, the sidewall 162a or the sidewall 162b of the third conductive portion 162 may be retracted to the outer sidewall 152b of the first conductive portion 152 or the outer sidewall 154b of the second conductive portion 154. In yet other embodiments, one of the sidewalls 162a or the sidewall 162b of the third conductive portion 162 may cover the outer sidewall 152b of the first conductive portion 152 or the outer sidewall 154b of the second conductive portion 154.

在一些實施例中,第一導電部分152與第二導電部分154為不對稱結構。舉例來說,第一導電部分152的內側壁152a與第 二絕緣層140的內夾角θ1的角度與第一導電部分152的外側壁152b與第二絕緣層140的外夾角θ2的角度不同。第二導電部分154的內側壁154a與第二絕緣層140的內夾角θ3的角度與第二導電部分154的外側壁154b與第二絕緣層140的外夾角θ4的角度不同。在一些實施例中,第一導電部分152的內夾角θ1的角度大於第一導電部分152的外夾角θ2的角度,例如第一導電部分152的內夾角θ1的角度比第一導電部分152的外夾角θ2的角度大10度或以上,但本發明不以此為限。在一些實施例中,第二導電部分154的內夾角θ3的角度大於第二導電部分154的外夾角θ4的角度,例如第二導電部分154的內夾角θ3的角度比第二導電部分154的外夾角θ4的角度大10度或以上,但本發明不以此為限。然而,在其他實施例中,第一導電部分152與第二導電部分154可以為對稱結構,即第一導電部分152的內夾角θ1的角度與外夾角θ2的角度相同,第二導電部分154的內夾角θ3的角度與外夾角θ4的角度相同,本發明不以此為限。 In some embodiments, the first conductive portion 152 and the second conductive portion 154 are asymmetric structures. For example, the inner angle θ1 between the inner sidewall 152a of the first conductive portion 152 and the second insulating layer 140 is different from the outer angle θ2 between the outer sidewall 152b of the first conductive portion 152 and the second insulating layer 140. The inner angle θ3 between the inner sidewall 154a of the second conductive portion 154 and the second insulating layer 140 is different from the outer angle θ4 between the outer sidewall 154b of the second conductive portion 154 and the second insulating layer 140. In some embodiments, the inner angle θ1 of the first conductive portion 152 is greater than the outer angle θ2 of the first conductive portion 152, for example, the inner angle θ1 of the first conductive portion 152 is greater than the outer angle θ2 of the first conductive portion 152 by 10 degrees or more, but the present invention is not limited thereto. In some embodiments, the inner angle θ3 of the second conductive portion 154 is greater than the outer angle θ4 of the second conductive portion 154, for example, the inner angle θ3 of the second conductive portion 154 is greater than the outer angle θ4 of the second conductive portion 154 by 10 degrees or more, but the present invention is not limited thereto. However, in other embodiments, the first conductive portion 152 and the second conductive portion 154 may be symmetrical structures, that is, the inner angle θ1 of the first conductive portion 152 is the same as the outer angle θ2 , and the inner angle θ3 of the second conductive portion 154 is the same as the outer angle θ4 , but the present invention is not limited thereto.

在一些實施例中,第一導電部分152的外夾角θ2的角度可以與第二導電部分154的外夾角θ4的角度基本上相同,即閘極結構G的相對兩側壁與第二絕緣層140的夾角大致相同,但本發明不以此為限。在其他實施例中,第一導電部分152的外夾角θ2的角度可以與第二導電部分154的外夾角θ4的角度不同。在一些實施例中,第一導電部分152的內夾角θ1的角度可以與第二導電部分154的內夾角θ3的角度基本上相同,但本發明不以此為限。 在其他實施例中,第一導電部分152的內夾角θ1的角度可以與第二導電部分154的內夾角θ3的角度不同。 In some embodiments, the angle of the outer angle θ2 of the first conductive portion 152 may be substantially the same as the angle of the outer angle θ4 of the second conductive portion 154, that is, the angles of the opposite side walls of the gate structure G and the second insulating layer 140 are substantially the same, but the present invention is not limited thereto. In other embodiments, the angle of the outer angle θ2 of the first conductive portion 152 may be different from the angle of the outer angle θ4 of the second conductive portion 154. In some embodiments, the angle of the inner angle θ1 of the first conductive portion 152 may be substantially the same as the angle of the inner angle θ3 of the second conductive portion 154, but the present invention is not limited thereto. In other embodiments, the angle of the inner angle θ1 of the first conductive portion 152 may be different from the angle of the inner angle θ3 of the second conductive portion 154.

在一些實施例中,第一導電層110可透過導通孔(未繪示)電性連接至閘極結構G或半導體層130,也就是說,第一導電層110可作為另一閘極,以共同控制半導體裝置10,但本發明不以此為限。在其他實施例中,第一導電層110可以為浮置(floating)的。 In some embodiments, the first conductive layer 110 can be electrically connected to the gate structure G or the semiconductor layer 130 through a via (not shown), that is, the first conductive layer 110 can serve as another gate to jointly control the semiconductor device 10, but the present invention is not limited thereto. In other embodiments, the first conductive layer 110 can be floating.

層間介電層160設置於第二絕緣層140上且覆蓋閘極結構G。源極S以及汲極D設置於層間介電層160上,且貫穿層間介電層160及第二絕緣層140以分別電性連接至第一重摻雜區H1與第二重摻雜區H2。層間介電層160的材質可以包括壓克力、矽氧烷、聚醯亞胺、環氧樹脂或其他合適材料,本發明不以此為限。層間介電層160可以具有單層結構或多層結構,本發明不以此為限。源極S與汲極D的材質可為金屬或合金,例如銅、鋁、銀、金、鉬、上述金屬的合金或其他合適的金屬或合金,本發明不以此為限。 The interlayer dielectric layer 160 is disposed on the second insulating layer 140 and covers the gate structure G. The source S and the drain D are disposed on the interlayer dielectric layer 160 and penetrate the interlayer dielectric layer 160 and the second insulating layer 140 to be electrically connected to the first heavily doped region H1 and the second heavily doped region H2, respectively. The material of the interlayer dielectric layer 160 may include acrylic, silicone, polyimide, epoxy or other suitable materials, but the present invention is not limited thereto. The interlayer dielectric layer 160 may have a single-layer structure or a multi-layer structure, but the present invention is not limited thereto. The source S and drain D may be made of metal or alloy, such as copper, aluminum, silver, gold, molybdenum, alloys of the above metals or other suitable metals or alloys, but the present invention is not limited thereto.

在一些實施例中,靠近汲極D的第二輕摻雜區L2的第二寬度W2大於靠近源極S的第一輕摻雜區L1的第一寬度W1。由於半導體裝置10具有不對稱的摻雜結構,相較於具有相同體積的半導體裝置,可增加靠近汲極D的第二輕摻雜區L2的寬度,而使汲極D端有較多的緩衝,以減少高電場作用下導致半導體裝置10可能的損壞。 In some embodiments, the second width W2 of the second lightly doped region L2 near the drain D is greater than the first width W1 of the first lightly doped region L1 near the source S. Since the semiconductor device 10 has an asymmetric doping structure, compared with a semiconductor device with the same volume, the width of the second lightly doped region L2 near the drain D can be increased, so that the drain D end has more buffering to reduce possible damage to the semiconductor device 10 caused by a high electric field.

圖3是沿圖1的剖線A-A’的另一實施例的一種半導體裝置的剖視示意圖。在此必須說明的是,圖3的實施例沿用圖1及圖2的實施例的元件標號與部分內容,其中採用相同或近似的標號來表示相同或近似的元件,並且省略了相同技術內容的說明。關於省略部分的說明可參考前述實施例,在此不贅述。 FIG3 is a schematic cross-sectional view of a semiconductor device of another embodiment along the section line A-A' of FIG1. It must be noted that the embodiment of FIG3 uses the component numbers and partial contents of the embodiments of FIG1 and FIG2, wherein the same or similar numbers are used to represent the same or similar components, and the description of the same technical content is omitted. The description of the omitted part can be referred to the aforementioned embodiment, which will not be elaborated here.

請參照圖3,半導體裝置10a與半導體裝置10的主要差異在於:半導體裝置10a的閘極結構G的第三導電部分162覆蓋第一導電部分152的外側壁152b,且半導體層130的第一重摻雜區H1與第一未摻雜區ch1之間不具有輕摻雜區。也就是說,第一重摻雜區H1緊鄰於第一未摻雜區ch1。閘極結構G的第三導電部分162在基板100的法線方向N上部分重疊於第一重摻雜區H1。由於半導體層130在通道區CH的其中一側僅包括第一重摻雜區H1而不具有輕摻雜區,且半導體層130在通道區CH的另一側包括第二輕摻雜區L2及第二重摻雜區H2,使得通道區CH的兩側具不對稱的摻雜結構,相較於具有相同體積的半導體裝置,可增加靠近汲極D的第二輕摻雜區L2的寬度,而使汲極D端有較多的緩衝,以減少高電場作用下導致半導體裝置10a可能的損壞。 3 , the main difference between the semiconductor device 10a and the semiconductor device 10 is that the third conductive portion 162 of the gate structure G of the semiconductor device 10a covers the outer wall 152b of the first conductive portion 152, and there is no lightly doped region between the first heavily doped region H1 and the first undoped region ch1 of the semiconductor layer 130. In other words, the first heavily doped region H1 is adjacent to the first undoped region ch1. The third conductive portion 162 of the gate structure G partially overlaps the first heavily doped region H1 in the normal direction N of the substrate 100. Since the semiconductor layer 130 includes only the first heavily doped region H1 on one side of the channel region CH but not the lightly doped region, and the semiconductor layer 130 includes the second lightly doped region L2 and the second heavily doped region H2 on the other side of the channel region CH, the two sides of the channel region CH have an asymmetric doping structure. Compared with semiconductor devices with the same volume, the width of the second lightly doped region L2 close to the drain D can be increased, so that the drain D end has more buffering to reduce possible damage to the semiconductor device 10a caused by high electric fields.

圖3中示意性地繪示第三導電部分162的側壁162b與第二導電部分154的外側壁154b切齊,但並非用以限定本發明。在其他實施例中,第三導電部分162的側壁162b可內縮於第二導電部分154的外側壁154b。 FIG. 3 schematically shows that the side wall 162b of the third conductive portion 162 is aligned with the outer side wall 154b of the second conductive portion 154, but it is not intended to limit the present invention. In other embodiments, the side wall 162b of the third conductive portion 162 may be retracted into the outer side wall 154b of the second conductive portion 154.

圖4是沿圖1的剖線A-A’的另一實施例的一種半導體裝 置的剖視示意圖。在此必須說明的是,圖4的實施例沿用圖1及圖2的實施例的元件標號與部分內容,其中採用相同或近似的標號來表示相同或近似的元件,並且省略了相同技術內容的說明。關於省略部分的說明可參考前述實施例,在此不贅述。 FIG4 is a schematic cross-sectional view of a semiconductor device of another embodiment along the section line A-A' of FIG1. It must be noted that the embodiment of FIG4 uses the component numbers and partial contents of the embodiments of FIG1 and FIG2, wherein the same or similar numbers are used to represent the same or similar components, and the description of the same technical contents is omitted. The description of the omitted parts can be referred to the aforementioned embodiments, which will not be elaborated here.

請參照圖4,半導體裝置10b與半導體裝置10的主要差異在於:半導體裝置10b的閘極結構G的第三導電部分162的側壁162a、162b分別較第一導電部分152的外側壁152b、第二導電部分154的外側壁154b內縮。也就是說,部分第一導電部分152的頂面152c未被第三導電部分162覆蓋,部分第二導電部分154的頂面154c未被第三導電部分162覆蓋。圖4中示意性地繪示第三導電部分162的側壁162a、162b皆分別內縮於第一導電部分152的外側壁152b、第二導電部分154的外側壁154b內縮,但並非用以限定本發明。第三導電部分162可僅有一側的側壁內縮,而另一側的側壁與對應的第一導電部分152或第二導電部分154的外側壁切齊或覆蓋。 4 , the main difference between the semiconductor device 10b and the semiconductor device 10 is that the side walls 162a and 162b of the third conductive portion 162 of the gate structure G of the semiconductor device 10b are respectively retracted from the outer side walls 152b of the first conductive portion 152 and the outer side walls 154b of the second conductive portion 154. In other words, a portion of the top surface 152c of the first conductive portion 152 is not covered by the third conductive portion 162, and a portion of the top surface 154c of the second conductive portion 154 is not covered by the third conductive portion 162. FIG. 4 schematically shows that the side walls 162a and 162b of the third conductive portion 162 are respectively retracted into the outer side wall 152b of the first conductive portion 152 and the outer side wall 154b of the second conductive portion 154, but this is not intended to limit the present invention. The third conductive portion 162 may have only one side of the side wall retracted, while the other side of the side wall is aligned with or covers the outer side wall of the corresponding first conductive portion 152 or second conductive portion 154.

圖5是依照本發明的另一實施例的一種半導體裝置的俯視示意圖。圖6是沿圖5的剖線B-B’的一實施例的一種半導體裝置的剖視示意圖。在此必須說明的是,圖5及圖6的實施例沿用圖1及圖2的實施例的元件標號與部分內容,其中採用相同或近似的標號來表示相同或近似的元件,並且省略了相同技術內容的說明。關於省略部分的說明可參考前述實施例,在此不贅述。 FIG5 is a schematic top view of a semiconductor device according to another embodiment of the present invention. FIG6 is a schematic cross-sectional view of a semiconductor device according to an embodiment along the section line B-B' of FIG5. It must be noted that the embodiments of FIG5 and FIG6 use the component numbers and partial contents of the embodiments of FIG1 and FIG2, wherein the same or similar numbers are used to represent the same or similar components, and the description of the same technical contents is omitted. The description of the omitted parts can be referred to the aforementioned embodiments, which will not be elaborated here.

請參照圖5及圖6,半導體裝置20與半導體裝置10的主 要差異在於:半導體裝置20的第一導電層110包括彼此分離的第四導電部分112及第五導電部分114。第四導電部分112對應於第一導電部分152,第五導電部分114對應於第二導電部分154。在本實施例中,第四導電部分112在基板100的法線方向N上與第一未摻雜區ch1及第一輕摻雜區L1重疊,第五導電部分114在基板100的法線方向N上與第二未摻雜區ch2及第二輕摻雜區L2重疊,但本發明不以此為限,只要第一導電層110在基板100的法線方向N上重疊於第一未摻雜區ch1及第二未摻雜區ch2且重疊於第一輕摻雜區L1與第二輕摻雜區L2的至少其中一者即可。 5 and 6 , the main difference between the semiconductor device 20 and the semiconductor device 10 is that the first conductive layer 110 of the semiconductor device 20 includes a fourth conductive portion 112 and a fifth conductive portion 114 separated from each other. The fourth conductive portion 112 corresponds to the first conductive portion 152, and the fifth conductive portion 114 corresponds to the second conductive portion 154. In this embodiment, the fourth conductive portion 112 overlaps with the first undoped region ch1 and the first lightly doped region L1 in the normal direction N of the substrate 100, and the fifth conductive portion 114 overlaps with the second undoped region ch2 and the second lightly doped region L2 in the normal direction N of the substrate 100, but the present invention is not limited thereto, as long as the first conductive layer 110 overlaps with the first undoped region ch1 and the second undoped region ch2 in the normal direction N of the substrate 100 and overlaps with at least one of the first lightly doped region L1 and the second lightly doped region L2.

圖7是依照本發明的另一實施例的一種半導體裝置的俯視示意圖。圖8是沿圖7的剖線C-C’的一實施例的一種半導體裝置的剖視示意圖。圖9是依照本發明的另一實施例的一種半導體裝置的俯視示意圖,其中沿圖9的剖線C-C’的剖視示意圖與圖8相似,可參考圖8加以理解。在此必須說明的是,圖7至圖9的實施例沿用圖1及圖2的實施例的元件標號與部分內容,其中採用相同或近似的標號來表示相同或近似的元件,並且省略了相同技術內容的說明。關於省略部分的說明可參考前述實施例,在此不贅述。 FIG7 is a schematic diagram of a semiconductor device according to another embodiment of the present invention from above. FIG8 is a schematic diagram of a semiconductor device according to an embodiment along the section line C-C' of FIG7 from below. FIG9 is a schematic diagram of a semiconductor device according to another embodiment of the present invention from above, wherein the schematic diagram of the section along the section line C-C' of FIG9 is similar to FIG8 and can be understood with reference to FIG8. It must be noted that the embodiments of FIG7 to FIG9 use the component numbers and partial contents of the embodiments of FIG1 and FIG2, wherein the same or similar numbers are used to represent the same or similar components, and the description of the same technical contents is omitted. The description of the omitted parts can refer to the aforementioned embodiments and will not be repeated here.

請參照圖7及圖8,半導體裝置30與半導體裝置10的主要差異在於:半導體裝置30的閘極結構G包括第一導電部分152、第二導電部分154以及導電延伸部分156。第一導電部分152與第二導電部分154設置於第二絕緣層140上,且彼此分離。第一導 電部分152的寬度與第二導電部分154的寬度可以相同或不同,本發明不以此為限。導電延伸部分156設置於第二絕緣層140上,並連接第一導電部分152與第二導電部分154。第一導電部分152、第二導電部分154以及導電延伸部分156為相同膜層,導電延伸部分156的材料可與第一導電部分152、第二導電部分154相同。在圖7中,閘極結構G的形狀為U形。導電延伸部分156在基板100的法線方向N上與半導體層130不重疊,閘極結構G在基板100的法線方向N上與通道摻雜區ch3不重疊。 7 and 8 , the main difference between the semiconductor device 30 and the semiconductor device 10 is that the gate structure G of the semiconductor device 30 includes a first conductive portion 152, a second conductive portion 154, and a conductive extension portion 156. The first conductive portion 152 and the second conductive portion 154 are disposed on the second insulating layer 140 and are separated from each other. The width of the first conductive portion 152 and the width of the second conductive portion 154 can be the same or different, and the present invention is not limited thereto. The conductive extension portion 156 is disposed on the second insulating layer 140 and connects the first conductive portion 152 and the second conductive portion 154. The first conductive portion 152, the second conductive portion 154 and the conductive extension portion 156 are the same film layer, and the material of the conductive extension portion 156 can be the same as that of the first conductive portion 152 and the second conductive portion 154. In FIG7, the gate structure G is in a U shape. The conductive extension portion 156 does not overlap with the semiconductor layer 130 in the normal direction N of the substrate 100, and the gate structure G does not overlap with the channel doping region ch3 in the normal direction N of the substrate 100.

圖8中雖繪示通道區CH兩側具有不對稱的第一輕摻雜區L1及第二輕摻雜區L2,但並非用以限定本發明。圖8的通道區CH的兩側也可以類似於圖3的實施例,僅有一側具有輕摻雜區與通道區緊鄰,而另一側則是重摻雜區與通道區緊鄰。 Although FIG8 shows that the two sides of the channel region CH have asymmetric first lightly doped region L1 and second lightly doped region L2, it is not intended to limit the present invention. The two sides of the channel region CH in FIG8 can also be similar to the embodiment of FIG3, where only one side has a lightly doped region adjacent to the channel region, and the other side has a heavily doped region adjacent to the channel region.

請參照圖9,半導體裝置30a與半導體裝置30的主要差異在於:半導體裝置30a的閘極結構G包括第一導電部分152以及第二導電部分154,但不包括導電延伸部分。也就是說,半導體裝置30a的閘極結構G具有兩彼此分離且平行的第一導電部分152以及第二導電部分154。 Referring to FIG. 9 , the main difference between the semiconductor device 30a and the semiconductor device 30 is that the gate structure G of the semiconductor device 30a includes a first conductive portion 152 and a second conductive portion 154, but does not include a conductive extension portion. In other words, the gate structure G of the semiconductor device 30a has two first conductive portions 152 and second conductive portions 154 that are separated from each other and parallel.

圖10是依照本發明的另一實施例的一種半導體裝置的俯視示意圖。圖11是沿圖10的剖線D-D’的一實施例的一種半導體裝置的剖視示意圖。在此必須說明的是,圖10至圖11的實施例沿用圖5及圖7的實施例的元件標號與部分內容,其中採用相同或近似的標號來表示相同或近似的元件,並且省略了相同技術內 容的說明。關於省略部分的說明可參考前述實施例,在此不贅述。 FIG10 is a schematic top view of a semiconductor device according to another embodiment of the present invention. FIG11 is a schematic cross-sectional view of a semiconductor device according to an embodiment along the section line D-D' of FIG10. It must be noted that the embodiments of FIG10 and FIG11 use the component numbers and partial contents of the embodiments of FIG5 and FIG7, wherein the same or similar numbers are used to represent the same or similar components, and the description of the same technical contents is omitted. The description of the omitted parts can be referred to the aforementioned embodiments, which will not be elaborated here.

請參照圖10及圖11,半導體裝置40與半導體裝置30的主要差異在於:半導體裝置40的第一導電層110包括彼此分離的第四導電部分112及第五導電部分114。第四導電部分112對應於第一導電部分152,第五導電部分114對應於第二導電部分154。在本實施例中,第四導電部分112在基板100的法線方向N上與第一未摻雜區ch1及第一輕摻雜區L1重疊,第五導電部分114在基板100的法線方向N上與第二未摻雜區ch2及第二輕摻雜區L2重疊,但本發明不以此為限,只要第一導電層110在基板100的法線方向N上重疊於第一未摻雜區ch1及第二未摻雜區ch2且重疊於第一輕摻雜區L1與第二輕摻雜區L2的至少其中一者即可。 10 and 11 , the main difference between the semiconductor device 40 and the semiconductor device 30 is that the first conductive layer 110 of the semiconductor device 40 includes a fourth conductive portion 112 and a fifth conductive portion 114 separated from each other. The fourth conductive portion 112 corresponds to the first conductive portion 152 , and the fifth conductive portion 114 corresponds to the second conductive portion 154 . In this embodiment, the fourth conductive portion 112 overlaps with the first undoped region ch1 and the first lightly doped region L1 in the normal direction N of the substrate 100, and the fifth conductive portion 114 overlaps with the second undoped region ch2 and the second lightly doped region L2 in the normal direction N of the substrate 100, but the present invention is not limited thereto, as long as the first conductive layer 110 overlaps with the first undoped region ch1 and the second undoped region ch2 in the normal direction N of the substrate 100 and overlaps with at least one of the first lightly doped region L1 and the second lightly doped region L2.

圖10中雖繪示閘極結構G包括第一導電部分152、第二導電部分154及導電延伸部分156,但並非用以限定本發明,閘極結構G也可以類似於圖9的實施例僅包括第一導電部分152與第二導電部分154。 Although FIG. 10 shows that the gate structure G includes the first conductive portion 152, the second conductive portion 154 and the conductive extension portion 156, it is not intended to limit the present invention. The gate structure G may also include only the first conductive portion 152 and the second conductive portion 154 similar to the embodiment of FIG. 9.

圖12是依照本發明的另一實施例的一種半導體裝置的俯視示意圖。圖13是沿圖12的剖線E-E’的一實施例的一種半導體裝置的剖視示意圖。在此必須說明的是,圖12及圖13的實施例沿用圖1及圖2的實施例的元件標號與部分內容,其中採用相同或近似的標號來表示相同或近似的元件,並且省略了相同技術內容的說明。關於省略部分的說明可參考前述實施例,在此不贅述。 FIG12 is a schematic top view of a semiconductor device according to another embodiment of the present invention. FIG13 is a schematic cross-sectional view of a semiconductor device according to an embodiment along the section line E-E' of FIG12. It must be noted that the embodiments of FIG12 and FIG13 use the component numbers and partial contents of the embodiments of FIG1 and FIG2, wherein the same or similar numbers are used to represent the same or similar components, and the description of the same technical contents is omitted. The description of the omitted parts can be referred to the aforementioned embodiments, which will not be elaborated here.

請參照圖12及圖13,半導體裝置50與半導體裝置10 的主要差異在於:半導體裝置50包括基板100、半導體層130、閘極結構G、第二絕緣層140、層間介電層160、源極S以及汲極D,但不包括圖2的第一導電層110及第一絕緣層120。圖13僅示意性的繪示半導體裝置50,其閘極結構G與半導體層130可依實際需求參考前述實施例調整。在一些實施例中,半導體裝置50還可包括緩衝層(未繪示),其設置於基板100與半導體層130之間。緩衝層的材質可以包括氮化矽、氧化矽、氮氧化矽或其他合適的材料或上述材料的堆疊層,本發明不以此為限。 Please refer to FIG. 12 and FIG. 13 . The main difference between the semiconductor device 50 and the semiconductor device 10 is that the semiconductor device 50 includes a substrate 100, a semiconductor layer 130, a gate structure G, a second insulating layer 140, an interlayer dielectric layer 160, a source S, and a drain D, but does not include the first conductive layer 110 and the first insulating layer 120 of FIG. 2 . FIG. 13 only schematically illustrates the semiconductor device 50 , and its gate structure G and semiconductor layer 130 can be adjusted according to actual needs with reference to the aforementioned embodiments. In some embodiments, the semiconductor device 50 may further include a buffer layer (not shown) disposed between the substrate 100 and the semiconductor layer 130 . The material of the buffer layer may include silicon nitride, silicon oxide, silicon oxynitride or other suitable materials or stacked layers of the above materials, but the present invention is not limited thereto.

圖14是依照本發明的另一實施例的一種半導體裝置的俯視示意圖。圖15是沿圖14的剖線F-F’的一實施例的一種半導體裝置的剖視示意圖。在此必須說明的是,圖14及圖15的實施例沿用圖7及圖8的實施例的元件標號與部分內容,其中採用相同或近似的標號來表示相同或近似的元件,並且省略了相同技術內容的說明。關於省略部分的說明可參考前述實施例,在此不贅述。 FIG. 14 is a schematic top view of a semiconductor device according to another embodiment of the present invention. FIG. 15 is a schematic cross-sectional view of a semiconductor device according to an embodiment along the section line F-F' of FIG. 14. It must be noted that the embodiments of FIG. 14 and FIG. 15 use the component numbers and partial contents of the embodiments of FIG. 7 and FIG. 8, wherein the same or similar numbers are used to represent the same or similar components, and the description of the same technical contents is omitted. The description of the omitted parts can be referred to the aforementioned embodiments, which will not be elaborated here.

請參照圖14及圖15,半導體裝置60與半導體裝置30的主要差異在於:半導體裝置60包括基板100、半導體層130、閘極結構G、第二絕緣層140、層間介電層160、源極S以及汲極D,但不包括圖8的第一導電層110及第一絕緣層120。圖15僅示意性的繪示半導體裝置60,其閘極結構G與半導體層130可依實際需求前述實施例調整。在一些實施例中,半導體裝置60還可包括緩衝層(未繪示),其設置於基板100與半導體層130之間。緩衝層的材質可以包括氮化矽、氧化矽、氮氧化矽或其他合適的材 料或上述材料的堆疊層,本發明不以此為限。 14 and 15 , the main difference between the semiconductor device 60 and the semiconductor device 30 is that the semiconductor device 60 includes a substrate 100, a semiconductor layer 130, a gate structure G, a second insulating layer 140, an interlayer dielectric layer 160, a source S, and a drain D, but does not include the first conductive layer 110 and the first insulating layer 120 of FIG. 8 . FIG. 15 only schematically illustrates the semiconductor device 60, and its gate structure G and the semiconductor layer 130 can be adjusted according to the above-mentioned embodiments according to actual needs. In some embodiments, the semiconductor device 60 may further include a buffer layer (not shown) disposed between the substrate 100 and the semiconductor layer 130. The material of the buffer layer may include silicon nitride, silicon oxide, silicon oxynitride or other suitable materials or stacked layers of the above materials, but the present invention is not limited thereto.

圖16A至圖16D是依照本發明的一實施例的一種半導體裝置的製造流程的剖視示意圖。在此必須說明的是,圖16A及圖16D的實施例沿用圖2的實施例的元件標號與部分內容,其中採用相同或近似的標號來表示相同或近似的元件,並且省略了相同技術內容的說明。關於省略部分的說明可參考前述實施例,在此不贅述。 Figures 16A to 16D are cross-sectional schematic diagrams of a manufacturing process of a semiconductor device according to an embodiment of the present invention. It must be noted that the embodiments of Figures 16A and 16D use the component numbers and partial contents of the embodiment of Figure 2, wherein the same or similar numbers are used to represent the same or similar components, and the description of the same technical content is omitted. For the description of the omitted parts, please refer to the aforementioned embodiments, which will not be elaborated here.

請參照圖16A,提供基板100,於基板100上形成第一導電層110,然後形成第一絕緣層120於基板100上且覆蓋第一導電層110。之後,依序形成半導體層130及第二絕緣層140於第一絕緣層120上。在一些實施例中,在形成第一導電層110之前,可先形成緩衝層(未繪示)於基板100上。 Referring to FIG. 16A , a substrate 100 is provided, a first conductive layer 110 is formed on the substrate 100, and then a first insulating layer 120 is formed on the substrate 100 and covers the first conductive layer 110. Thereafter, a semiconductor layer 130 and a second insulating layer 140 are sequentially formed on the first insulating layer 120. In some embodiments, before forming the first conductive layer 110, a buffer layer (not shown) may be formed on the substrate 100.

請參照圖16B,形成初始第一導電部分152’及初始第二導電部分154’於第二絕緣層140上。舉例來說,可透過微影蝕刻製程於同一道工序下形成初始第一導電部分152’及初始第二導電部分154’。在本實施例中,初始第一導電部分152’與初始第二導電部分154’之間不相連,兩者的最短距離可以小於2μm。然後,以初始第一導電部分152’及初始第二導電部分154’為罩幕,對半導體層130進行摻雜製程P1,以使在基板100的法線方向N上未與初始第一導電部分152’及初始第二導電部分154’重疊的部分形成第一重摻雜區H1、通道摻雜區ch3及第二重摻雜區H2。 16B, an initial first conductive portion 152' and an initial second conductive portion 154' are formed on the second insulating layer 140. For example, the initial first conductive portion 152' and the initial second conductive portion 154' can be formed in the same process by photolithography. In this embodiment, the initial first conductive portion 152' and the initial second conductive portion 154' are not connected, and the shortest distance between the two can be less than 2μm. Then, the semiconductor layer 130 is doped with the initial first conductive portion 152' and the initial second conductive portion 154' as masks, so that the first heavily doped region H1, the channel doped region ch3 and the second heavily doped region H2 are formed in the portion that does not overlap with the initial first conductive portion 152' and the initial second conductive portion 154' in the normal direction N of the substrate 100.

請參照圖16C,形成包括第一導電部分152、第二導電部 分154及第三導電部分162的閘極結構G。舉例來說,可先形成導電材料層(未繪示)於第二絕緣層140、初始第一導電部分152’及初始第二導電部分154’上。之後,形成圖案化光阻PR於導電材料層上,然後以圖案化光阻PR為罩幕,透過微影蝕刻製程,形成第三導電部分162。圖案化光阻PR可以定義出第三導電部分162的位置,進而定義出後續形成的輕摻雜區的範圍。在本實施例中,圖案化光阻PR相較於第二導電部分154在基板100的法線方向N上重疊較多的第一導電部分152,以於後續形成具有不同寬度的第一輕摻雜區L1與第二輕摻雜區L2(繪示於圖16D),但本發明不以此為限,圖案化光阻PR的位置可依實際需求調整。在其他實施例中,圖案化光阻PR可以在基板100的法線方向N上完全重疊於初始第一導電部分152’並部分重疊於初始第二導電部分154’,以於後續形成類似於圖3僅包括一輕摻雜區的半導體層130。在一些實施例中,在蝕刻導電材料層以形成第三導電部分162的過程中,可能同時對初始第一導電部分152’及初始第二導電部分154’進行蝕刻,而形成第一導電部分152及第二導電部分154,本發明不以此為限。由於第一導電部分152及第二導電部分154是經過兩次蝕刻形成的,藉此可微調閘極結構G的寬度,並可使第一導電部分152的內夾角θ1的角度與第一導電部分152的外夾角θ2的角度不同,且使第二導電部分154的內夾角θ3的角度與第二導電部分154的外夾角θ4的角度不同。 Referring to FIG. 16C , a gate structure G including a first conductive portion 152, a second conductive portion 154, and a third conductive portion 162 is formed. For example, a conductive material layer (not shown) may be first formed on the second insulating layer 140, the initial first conductive portion 152', and the initial second conductive portion 154'. Thereafter, a patterned photoresist PR is formed on the conductive material layer, and then the patterned photoresist PR is used as a mask to form the third conductive portion 162 through a photolithography process. The patterned photoresist PR may define the position of the third conductive portion 162, and further define the range of the lightly doped region to be formed subsequently. In the present embodiment, the patterned photoresist PR overlaps more of the first conductive portion 152 than the second conductive portion 154 in the normal direction N of the substrate 100, so as to subsequently form the first lightly doped region L1 and the second lightly doped region L2 with different widths (shown in FIG. 16D ), but the present invention is not limited thereto, and the position of the patterned photoresist PR can be adjusted according to actual needs. In other embodiments, the patterned photoresist PR can completely overlap the initial first conductive portion 152' and partially overlap the initial second conductive portion 154' in the normal direction N of the substrate 100, so as to subsequently form a semiconductor layer 130 similar to FIG. 3 including only a lightly doped region. In some embodiments, during the process of etching the conductive material layer to form the third conductive portion 162, the initial first conductive portion 152' and the initial second conductive portion 154' may be etched simultaneously to form the first conductive portion 152 and the second conductive portion 154, but the present invention is not limited thereto. Since the first conductive portion 152 and the second conductive portion 154 are formed by two etchings, the width of the gate structure G can be fine-tuned, and the inner angle θ1 of the first conductive portion 152 can be different from the outer angle θ2 of the first conductive portion 152, and the inner angle θ3 of the second conductive portion 154 can be different from the outer angle θ4 of the second conductive portion 154.

在其他實施例中,可以圖案化光阻PR及第三導電部分 162為罩幕,對初始第一導電部分152’及初始第二導電部分154’進行蝕刻,以形成第一導電部分152及第二導電部分154。 In other embodiments, the patterned photoresist PR and the third conductive portion 162 may be used as a mask to etch the initial first conductive portion 152' and the initial second conductive portion 154' to form the first conductive portion 152 and the second conductive portion 154.

在一些實施例中,在第一導電部分152及第二導電部分154大致形成之後,可透過適當的蝕刻氣體,使圖案化光阻PR與第一導電部分152、第二導電部分154及第三導電部分162同時進行蝕刻,以調整閘極結構G的形貌。 In some embodiments, after the first conductive portion 152 and the second conductive portion 154 are substantially formed, the patterned photoresist PR can be etched simultaneously with the first conductive portion 152, the second conductive portion 154 and the third conductive portion 162 by using a suitable etching gas to adjust the morphology of the gate structure G.

請參照圖16D,移除圖案化光阻PR,然後以閘極結構G為罩幕,對半導體層130進行摻雜製程P2,以使在基板100的法線方向N上未與閘極結構G重疊的未摻雜部分形成第一輕摻雜區L1及第二輕摻雜區L2。由於半導體層130與第一導電部分152及第二導電部分154在基板100的法線方向N上重疊的部分未經摻雜製程P1、P2的摻雜,因此構成第一未摻雜區ch1及第二未摻雜區ch2。 Please refer to FIG. 16D , the patterned photoresist PR is removed, and then the gate structure G is used as a mask to perform a doping process P2 on the semiconductor layer 130, so that the undoped portion that does not overlap with the gate structure G in the normal direction N of the substrate 100 forms a first lightly doped region L1 and a second lightly doped region L2. Since the portion where the semiconductor layer 130 overlaps with the first conductive portion 152 and the second conductive portion 154 in the normal direction N of the substrate 100 is not doped by the doping processes P1 and P2, the first undoped region ch1 and the second undoped region ch2 are formed.

之後,可參照圖2,形成層間介電層160於第二絕緣層140上並覆蓋閘極結構G。隨後,形成貫穿層間介電層160及第二絕緣層140的貫通孔(未標示),以分別暴露出部分第一重摻雜區H1的表面、第二重摻雜區H2的表面。之後,形成導電材料層(未繪示)於層間介電層160上及貫通孔中,再圖案化該導電材料層,以形成源極S與汲極D。 Afterwards, referring to FIG. 2 , an interlayer dielectric layer 160 is formed on the second insulating layer 140 and covers the gate structure G. Subsequently, a through hole (not shown) is formed through the interlayer dielectric layer 160 and the second insulating layer 140 to expose a portion of the surface of the first heavily doped region H1 and the surface of the second heavily doped region H2, respectively. Afterwards, a conductive material layer (not shown) is formed on the interlayer dielectric layer 160 and in the through hole, and then the conductive material layer is patterned to form a source S and a drain D.

經過上述製程,可大致完成半導體裝置10的製作。 After the above process, the production of the semiconductor device 10 can be roughly completed.

圖17A至圖17C是依照本發明的一實施例的一種半導體裝置的製造流程的剖視示意圖。在此必須說明的是,圖17A及圖 17C的實施例沿用圖8、圖16A至圖16D的實施例的元件標號與部分內容,其中採用相同或近似的標號來表示相同或近似的元件,並且省略了相同技術內容的說明。關於省略部分的說明可參考前述實施例,在此不贅述。 Figures 17A to 17C are cross-sectional schematic diagrams of a manufacturing process of a semiconductor device according to an embodiment of the present invention. It must be noted that the embodiments of Figures 17A and 17C use the component numbers and partial contents of the embodiments of Figures 8 and 16A to 16D, wherein the same or similar numbers are used to represent the same or similar components, and the description of the same technical content is omitted. For the description of the omitted parts, please refer to the aforementioned embodiments, which will not be elaborated here.

圖17A可以是接續圖16B的製程。在一些實施例中,在形成初始第一導電部分152’及初始第二導電部分154’於第二絕緣層140上的過程中,可同時形成導電延伸結構156(標示於圖7)。 FIG. 17A may be a process that continues the process of FIG. 16B. In some embodiments, during the process of forming the initial first conductive portion 152' and the initial second conductive portion 154' on the second insulating layer 140, the conductive extension structure 156 (marked in FIG. 7) may be formed simultaneously.

請參照圖17A,形成圖案化光阻PR於第二絕緣層140、初始第一導電部分152’及初始第二導電部分154’上。圖案化光阻PR可定義出後續形成的第一導電部分及第二導電部分的位置,進而決定後續形成的第一輕摻雜區或第二輕摻雜區的摻雜範圍。在本實施例中,圖案化光阻PR相較於初始第二導電部分154’在基板100的法線方向N上重疊較多的初始第一導電部分152’,以於後續形成具有不同寬度的第一輕摻雜區L1與第二輕摻雜區L2(繪示於圖17C),但本發明不以此為限,圖案化光阻PR的位置可依實際需求調整。在其他實施例中,圖案化光阻PR可以在基板100的法線方向N上完全重疊於初始第一導電部分152’並部分重疊於初始第二導電部分154’,以於後續形成類似於圖3僅包括一輕摻雜區的半導體層130。 Referring to FIG. 17A , a patterned photoresist PR is formed on the second insulating layer 140, the initial first conductive portion 152′, and the initial second conductive portion 154′. The patterned photoresist PR can define the positions of the first conductive portion and the second conductive portion to be formed subsequently, and further determine the doping range of the first lightly doped region or the second lightly doped region to be formed subsequently. In the present embodiment, the patterned photoresist PR overlaps more initial first conductive portion 152′ than the initial second conductive portion 154′ in the normal direction N of the substrate 100, so as to subsequently form the first lightly doped region L1 and the second lightly doped region L2 with different widths (shown in FIG. 17C ), but the present invention is not limited thereto, and the position of the patterned photoresist PR can be adjusted according to actual needs. In other embodiments, the patterned photoresist PR can completely overlap the initial first conductive portion 152' and partially overlap the initial second conductive portion 154' in the normal direction N of the substrate 100, so as to subsequently form a semiconductor layer 130 similar to FIG. 3 including only a lightly doped region.

請參照圖17B,以圖案化光阻PR為罩幕,對初始第一導電部分152’及初始第二導電部分154’進行蝕刻,以形成包括第一導電部分152及第二導電部分154的閘極結構G。在一些實施例 中,在第一導電部分152及第二導電部分154大致形成之後,可透過適當的蝕刻氣體,使圖案化光阻PR與第一導電部分152及第二導電部分154同時進行蝕刻,以調整閘極結構G的形貌。 Referring to FIG. 17B , the initial first conductive portion 152' and the initial second conductive portion 154' are etched using the patterned photoresist PR as a mask to form a gate structure G including the first conductive portion 152 and the second conductive portion 154. In some embodiments, after the first conductive portion 152 and the second conductive portion 154 are substantially formed, the patterned photoresist PR can be etched simultaneously with the first conductive portion 152 and the second conductive portion 154 by using a suitable etching gas to adjust the morphology of the gate structure G.

請參照圖17C,移除圖案化光阻PR,然後以第一導電部分152及第二導電部分154為罩幕,對半導體層130進行摻雜製程P2,以使在基板100的法線方向N上未與第一導電部分152及第二導電部分154重疊的未摻雜部分形成第一輕摻雜區L1及第二輕摻雜區L2。由於半導體層130與第一導電部分152及第二導電部分154在基板100的法線方向N上重疊的部分未經摻雜製程P1、P2的摻雜,因此構成第一未摻雜區ch1及第二未摻雜區ch2。 Please refer to FIG. 17C , the patterned photoresist PR is removed, and then the semiconductor layer 130 is doped with the first conductive portion 152 and the second conductive portion 154 as masks, so that the undoped portion that does not overlap with the first conductive portion 152 and the second conductive portion 154 in the normal direction N of the substrate 100 forms the first lightly doped region L1 and the second lightly doped region L2. Since the portion of the semiconductor layer 130 that overlaps with the first conductive portion 152 and the second conductive portion 154 in the normal direction N of the substrate 100 is not doped by the doping processes P1 and P2, the first undoped region ch1 and the second undoped region ch2 are formed.

之後,可參照圖8,形成層間介電層160於第二絕緣層140上並覆蓋第一導電部分152及第二導電部分154。隨後,形成貫穿層間介電層160及第二絕緣層140的貫通孔(未標示),以分別暴露出部分第一重摻雜區H1的表面、第二重摻雜區H2的表面。之後,形成導電材料層(未繪示)於層間介電層160上及貫通孔中,再圖案化導電材料層,以形成源極S與汲極D。 Afterwards, referring to FIG. 8 , an interlayer dielectric layer 160 is formed on the second insulating layer 140 and covers the first conductive portion 152 and the second conductive portion 154. Subsequently, a through hole (not shown) is formed through the interlayer dielectric layer 160 and the second insulating layer 140 to expose a portion of the surface of the first heavily doped region H1 and the surface of the second heavily doped region H2, respectively. Afterwards, a conductive material layer (not shown) is formed on the interlayer dielectric layer 160 and in the through hole, and the conductive material layer is patterned to form a source S and a drain D.

經過上述製程,可大致完成半導體裝置30的製作。 After the above process, the production of the semiconductor device 30 can be roughly completed.

綜上所述,本發明的半導體裝置在通道區兩側具不對稱的摻雜結構,相較於具有相同體積的半導體裝置,可增加靠近汲極的第二輕摻雜區的寬度,而使汲極端有較多的緩衝,以減少高電場作用下導致半導體裝置可能的損壞。 In summary, the semiconductor device of the present invention has an asymmetric doping structure on both sides of the channel region. Compared with semiconductor devices of the same volume, the width of the second lightly doped region close to the drain can be increased, so that the drain end has more buffering to reduce possible damage to the semiconductor device caused by high electric fields.

10:半導體裝置 10: Semiconductor devices

100:基板 100: Substrate

110:第一導電層 110: First conductive layer

120:第一絕緣層 120: First insulation layer

130:半導體層 130:Semiconductor layer

140:第二絕緣層 140: Second insulation layer

152:第一導電部分 152: First conductive part

152a,154a:內側壁 152a,154a: Inner wall

152b,154b:外側壁 152b,154b: Outer wall

152c,154c:頂面 152c,154c: Top

154:第二導電部分 154: Second conductive part

160:層間介電層 160: Interlayer dielectric layer

162:第三導電部分 162: The third conductive part

162a,162b:側壁 162a,162b: Side wall

A-A’:剖線 A-A’: section line

CH:通道區 CH: Channel area

ch1:第一未摻雜區 ch1: first undoped area

ch2:第二未摻雜區 ch2: The second undoped area

ch3:通道摻雜區 ch3: channel doping area

D:汲極 D: Drain

G:閘極結構 G: Gate structure

H1:第一重摻雜區 H1: The first heavily doped zone

H2:第二重摻雜區 H2: Second heavy doping zone

L1:第一輕摻雜區 L1: First lightly doped zone

L2:第二輕摻雜區 L2: Second lightly doped zone

N:法線方向 N: Normal direction

S:源極 S: Source

W1:第一寬度 W1: First width

W2:第二寬度 W2: Second width

θ1、θ3:內夾角 θ 1 , θ 3 : internal angle

θ2、θ4:外夾角 θ 2 , θ 4 : External angle

Claims (12)

一種半導體裝置,包括:一基板;一閘極結構,設置於該基板之上,其中該閘極結構包括彼此分離的一第一導電部分與一第二導電部分,該第一導電部分的一寬度與該第二導電部分的一寬度不同;一半導體層,設置於該基板與該閘極結構之間,其中該半導體層包括:一通道區,在該基板的一法線方向上重疊於該閘極結構,其中該通道區包括與該第一導電部分在該基板的該法線方向上重疊的一第一未摻雜區,與該第二導電部分在該基板的該法線方向上重疊的一第二未摻雜區,以及位於該第一未摻雜區與該第二未摻雜區之間的一通道摻雜區;一第一重摻雜區與一第二重摻雜區,分別位於該通道區的兩側;以及至少一輕摻雜區,位於該第一重摻雜區與該通道區之間或該第二重摻雜區與該通道區之間,以在該通道區的該兩側形成不對稱的摻雜結構;以及一第二絕緣層,設置於該半導體層上,且位於該半導體層與該閘極結構之間。 A semiconductor device comprises: a substrate; a gate structure disposed on the substrate, wherein the gate structure comprises a first conductive part and a second conductive part separated from each other, a width of the first conductive part being different from a width of the second conductive part; a semiconductor layer disposed between the substrate and the gate structure, wherein the semiconductor layer comprises: a channel region overlapping the gate structure in a normal direction of the substrate, wherein the channel region comprises a first undoped region overlapping with the first conductive part in the normal direction of the substrate, and a second undoped region overlapping with the first conductive part in the normal direction of the substrate. A second undoped region with two conductive parts overlapping in the normal direction of the substrate, and a channel doped region located between the first undoped region and the second undoped region; a first heavily doped region and a second heavily doped region, respectively located on both sides of the channel region; and at least one lightly doped region, located between the first heavily doped region and the channel region or between the second heavily doped region and the channel region, to form an asymmetric doped structure on both sides of the channel region; and a second insulating layer, disposed on the semiconductor layer and located between the semiconductor layer and the gate structure. 如請求項1所述的半導體裝置,其中該閘極結構更包括:一第三導電部分,設置於該第一導電部分與該第二導電部分上,以電性連接該第一導電部分與該第二導電部分。 A semiconductor device as described in claim 1, wherein the gate structure further includes: a third conductive portion, disposed on the first conductive portion and the second conductive portion, to electrically connect the first conductive portion and the second conductive portion. 如請求項2所述的半導體裝置,其中該通道摻雜區與該第三導電部分在該基板的該法線方向上部分重疊。 A semiconductor device as described in claim 2, wherein the channel doping region and the third conductive portion partially overlap in the normal direction of the substrate. 如請求項1所述的半導體裝置,其中該閘極結構更包括:一導電延伸部分,設置於該第二絕緣層上,並連接該第一導電部分與該第二導電部分,其中該導電延伸部分在該基板的該法線方向上與該半導體層不重疊。 A semiconductor device as described in claim 1, wherein the gate structure further comprises: a conductive extension portion disposed on the second insulating layer and connecting the first conductive portion and the second conductive portion, wherein the conductive extension portion does not overlap with the semiconductor layer in the normal direction of the substrate. 如請求項1所述的半導體裝置,還包括:一第一導電層,設置於該基板上;以及一第一絕緣層,設置於該第一導電層上,其中該第一導電層在該基板上的正投影面積大於該閘極結構在該基板上的正投影面積。 The semiconductor device as described in claim 1 further comprises: a first conductive layer disposed on the substrate; and a first insulating layer disposed on the first conductive layer, wherein the orthographic projection area of the first conductive layer on the substrate is larger than the orthographic projection area of the gate structure on the substrate. 如請求項5所述的半導體裝置,其中該第一導電層在該基板的該法線方向上部分重疊於該至少一輕摻雜區。 A semiconductor device as described in claim 5, wherein the first conductive layer partially overlaps the at least one lightly doped region in the normal direction of the substrate. 如請求項5所述的半導體裝置,其中該至少一輕摻雜區包括:一第一輕摻雜區,位於該第一重摻雜區與該通道區之間;以及 一第二輕摻雜區,位於該第二重摻雜區與該通道區之間,其中該第一輕摻雜區的寬度與該第二輕摻雜區的寬度不同。 A semiconductor device as described in claim 5, wherein the at least one lightly doped region comprises: a first lightly doped region located between the first heavily doped region and the channel region; and a second lightly doped region located between the second heavily doped region and the channel region, wherein the width of the first lightly doped region is different from the width of the second lightly doped region. 如請求項7所述的半導體裝置,更包括:一源極,電性連接至該第一重摻雜區;以及一汲極,電性連接至該第二重摻雜區,其中該第二輕摻雜區的該寬度大於該第一輕摻雜區的該寬度。 The semiconductor device as described in claim 7 further comprises: a source electrically connected to the first heavily doped region; and a drain electrically connected to the second heavily doped region, wherein the width of the second lightly doped region is greater than the width of the first lightly doped region. 如請求項7所述的半導體裝置,其中:該第一導電層包括彼此分離的一第四導電部分及一第五導電部分,該第四導電部分對應於該第一導電部分,並在該基板的該法線方向上與該第一導電部分及該第一輕摻雜區重疊,且該第五導電部分對應於該第二導電部分,並在該基板的該法線方向上與該第二導電部分及該第二輕摻雜區重疊。 A semiconductor device as described in claim 7, wherein: the first conductive layer includes a fourth conductive portion and a fifth conductive portion separated from each other, the fourth conductive portion corresponds to the first conductive portion and overlaps with the first conductive portion and the first lightly doped region in the normal direction of the substrate, and the fifth conductive portion corresponds to the second conductive portion and overlaps with the second conductive portion and the second lightly doped region in the normal direction of the substrate. 如請求項1所述的半導體裝置,其中該第一導電部分的一外夾角的角度與該第一導電部分的一內夾角的角度不同。 A semiconductor device as described in claim 1, wherein an outer angle of the first conductive portion is different from an inner angle of the first conductive portion. 如請求項10所述的半導體裝置,其中該第一導電部分的該內夾角的該角度大於該第一導電部分的該外夾角的該角度。 A semiconductor device as described in claim 10, wherein the angle of the inner angle of the first conductive portion is greater than the angle of the outer angle of the first conductive portion. 一種半導體裝置,包括:一基板;一半導體層,設置於該基板上,其中該半導體層包括一通道 區,該通道區包括:一第一未摻雜區;一第二未摻雜區;以及一通道摻雜區,位於該第一未摻雜區與該第二未摻雜區之間;一閘極結構,設置於該半導體層之上,其中該閘極結構包括:一第一導電部分,在該基板的一法線方向上重疊於該第一未摻雜區;一第二導電部分,在該基板的該法線方向上重疊於該第二未摻雜區;以及一第三導電部分,設置於該第一導電部分與該第二導電部分上且在該基板的該法線方向上部分重疊於該通道摻雜區,其中該第一導電部分與該第二導電部分彼此分離,該第三導電部分電性連接該第一導電部分與該第二導電部分;以及一絕緣層,設置於該半導體層上,且位於該半導體層與該閘極結構之間。 A semiconductor device comprises: a substrate; a semiconductor layer disposed on the substrate, wherein the semiconductor layer comprises a channel region, the channel region comprises: a first undoped region; a second undoped region; and a channel doped region located between the first undoped region and the second undoped region; a gate structure disposed on the semiconductor layer, wherein the gate structure comprises: a first conductive portion overlapping the first undoped region in a normal direction of the substrate; a second conductive portion , overlapping the second undoped region in the normal direction of the substrate; and a third conductive portion, disposed on the first conductive portion and the second conductive portion and partially overlapping the channel doped region in the normal direction of the substrate, wherein the first conductive portion and the second conductive portion are separated from each other, and the third conductive portion electrically connects the first conductive portion and the second conductive portion; and an insulating layer, disposed on the semiconductor layer and located between the semiconductor layer and the gate structure.
TW111146784A 2022-12-06 2022-12-06 Semiconductor device TWI839009B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN202310317325.1A CN116344554A (en) 2022-12-06 2023-03-29 Semiconductor device with a semiconductor device having a plurality of semiconductor chips

Publications (1)

Publication Number Publication Date
TWI839009B true TWI839009B (en) 2024-04-11

Family

ID=

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101118930A (en) 2003-08-20 2008-02-06 友达光电股份有限公司 Unsymmetrical thin-film transistor structure

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101118930A (en) 2003-08-20 2008-02-06 友达光电股份有限公司 Unsymmetrical thin-film transistor structure

Similar Documents

Publication Publication Date Title
KR102219678B1 (en) Semiconductor device and method for manufacturing the same
US9129992B2 (en) Method for manufacturing transistor
US10483397B2 (en) Fin field effect transistor and method of forming the same
KR100953784B1 (en) Thin film transistor and manufacturing method thereof
KR20050118717A (en) Method for forming structures in finfet devices
EP1536482A1 (en) Thin film transistor with tapered edges
TWI567871B (en) Thin film transistor and method for fabricating the same
US20130149824A1 (en) Method for manufacturing a tunneling field effect transistor with a u-shaped channel
TWI839009B (en) Semiconductor device
CN111627933B (en) Active element substrate and manufacturing method thereof
TWI743794B (en) Semiconductor device and method for fabricating the same
CN115458587A (en) Display panel
CN116344554A (en) Semiconductor device with a semiconductor device having a plurality of semiconductor chips
TWI717820B (en) Device substrate and manufacturing method thereof
US11068635B2 (en) Method of designing a mask and method of manufacturing a semiconductor device using the same
TWI839912B (en) Thin film transistor
TWI813276B (en) Semiconductor device and manufacturing method thereof
US8049274B2 (en) Semiconductor integrated circuit and method of manufacturing the same
US10943900B2 (en) Semiconductor device and method for fabricating the same
US20240136420A1 (en) Thin film transistor
WO2021241072A1 (en) Semiconductor device
US20070259507A1 (en) Manufacturing method of semiconductor device
KR102105005B1 (en) Thin-film transistor substrate and method of manufacturing the same
TWI621263B (en) Structure and manufacturing method of field effect transistor having two dimensional transition metal dichalcogenide
TW201810627A (en) Pixel structure and related fabrication method