TWI829202B - Memory device and slew rate detector - Google Patents

Memory device and slew rate detector Download PDF

Info

Publication number
TWI829202B
TWI829202B TW111122822A TW111122822A TWI829202B TW I829202 B TWI829202 B TW I829202B TW 111122822 A TW111122822 A TW 111122822A TW 111122822 A TW111122822 A TW 111122822A TW I829202 B TWI829202 B TW I829202B
Authority
TW
Taiwan
Prior art keywords
signal
generate
comparison
signals
transmission
Prior art date
Application number
TW111122822A
Other languages
Chinese (zh)
Other versions
TW202401441A (en
Inventor
周彥佑
Original Assignee
華邦電子股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 華邦電子股份有限公司 filed Critical 華邦電子股份有限公司
Priority to TW111122822A priority Critical patent/TWI829202B/en
Publication of TW202401441A publication Critical patent/TW202401441A/en
Application granted granted Critical
Publication of TWI829202B publication Critical patent/TWI829202B/en

Links

Images

Abstract

A memory device and a slew rate detector are provided. The slew rate detector includes a clock generator, a pulse signal generator, a plurality of sampler and comparators and a detection result generator. The clock generator multiplies a frequency of a base clock signal to generate a plurality of clock signals. The pulse signal generator generates a plurality of first pulse signals and a plurality of second pulse signals. Each of the sampler and comparators samples each of a plurality of transmission signals to generate a reference signal according to the first pulse signals, and samples each of the transmission signals to generate a compared signal according to the second pulse signals. The sampler and comparators respectively compare the reference signals with the compared signals to generate a plurality of comparison result. The detection result generator generates a plurality of detection results by performing operation on the comparison result.

Description

記憶體裝置以及其迴轉率偵測器Memory device and its slew rate detector

本發明是有關於一種記憶體裝置以及其迴轉率偵測器,且特別是有關於一種可根據信號傳輸速率來調整傳輸路徑的記憶體裝置以及其迴轉率偵測器。The present invention relates to a memory device and a slew rate detector thereof, and in particular to a memory device that can adjust a transmission path according to a signal transmission rate and a slew rate detector thereof.

記憶體產品中具有關鍵的信號傳輸導線,這些信號在時序以及轉態時間點都具有一定的規範。若每條傳輸導線間沒有放置接收固定電壓準位的遮蔽結構來隔開,會讓傳輸導線間的耦合狀態更嚴重,減緩信號傳遞的速度,甚至造成晶片功能失效。There are key signal transmission wires in memory products, and these signals have certain specifications in timing and transition time points. If each transmission wire is not separated by a shielding structure that receives a fixed voltage level, the coupling state between the transmission wires will become more serious, slowing down the speed of signal transmission, and even causing chip function failure.

在習知技術上,要降低上述問題,可在相鄰傳輸導線間設置遮蔽結構。但這樣會使電路的佈局面積變大,並造成電路成本的增加。In conventional technology, to reduce the above problems, a shielding structure can be provided between adjacent transmission wires. However, this will increase the circuit layout area and increase the circuit cost.

本發明提供一種迴轉率偵測器,可有效偵測出傳輸信號中具有較大傳輸延遲的傳輸信號。The present invention provides a slew rate detector that can effectively detect transmission signals with relatively large transmission delays among transmission signals.

本發明另提供一種記憶體裝置,可提升具有較大延遲傳輸信號的傳輸速率。The present invention also provides a memory device that can increase the transmission rate of transmission signals with large delays.

本發明的迴轉率偵測器包括時脈信號產生器、脈波信號產生器、多個取樣比較器以及偵測結果產生器。時脈信號產生器倍頻一基準時脈信號以產生多個時脈信號。脈波信號產生器耦接時脈信號產生器,根據時脈信號以產生多個脈波信號,脈波信號被區分為多個第一脈波信號以及多個第二脈波信號。取樣比較器分別接收多個傳輸信號。各取樣比較器根據第一脈波信號以取樣各傳輸信號來產生參考信號,並根據第二脈波信號以取樣各傳輸信號來產生對比信號。取樣比較器使參考信號分別與對比信號相比較來產生多個比較結果。偵測結果產生器耦接取樣比較器,根據比較結果進行運算以產生多個偵測結果。The slew rate detector of the present invention includes a clock signal generator, a pulse signal generator, a plurality of sampling comparators and a detection result generator. The clock signal generator multiplies a reference clock signal to generate multiple clock signals. The pulse signal generator is coupled to the clock signal generator and generates a plurality of pulse signals according to the clock signal. The pulse signal is divided into a plurality of first pulse signals and a plurality of second pulse signals. The sampling comparators receive multiple transmission signals respectively. Each sampling comparator samples each transmission signal according to the first pulse signal to generate a reference signal, and samples each transmission signal according to the second pulse signal to generate a comparison signal. The sampling comparator compares the reference signal with the comparison signal respectively to generate multiple comparison results. The detection result generator is coupled to the sampling comparator and performs operations according to the comparison results to generate multiple detection results.

本發明的記憶體裝置包括第一資料傳輸路徑、第二資料傳輸路徑以及如上所述的迴轉率偵測器。第二資料傳輸路徑的資料傳輸速率高於第一資料傳輸路徑的資料傳輸速率。迴轉率偵測器接收多個傳輸信號,偵測傳輸信號的迴轉率以選擇使各傳輸信號由第一資料傳輸路徑或第二資料傳輸路徑進行傳輸。The memory device of the present invention includes a first data transmission path, a second data transmission path and the slew rate detector as mentioned above. The data transmission rate of the second data transmission path is higher than the data transmission rate of the first data transmission path. The slew rate detector receives a plurality of transmission signals and detects the slew rate of the transmission signals to select each transmission signal to be transmitted through the first data transmission path or the second data transmission path.

基於上述,本發明的迴轉率偵測器可用以偵測中具有相對低傳輸速率的傳輸信號。並在記憶體裝置中,透過選擇具有相對快傳輸速率的資料傳輸路徑來改善具有相對低傳輸速率的傳輸信號之傳輸動作,可使傳輸信號的整體傳輸速率提升,並增加記憶體裝置的效能。Based on the above, the slew rate detector of the present invention can be used to detect transmission signals with relatively low transmission rates. And in the memory device, by selecting a data transmission path with a relatively fast transmission rate to improve the transmission action of a transmission signal with a relatively low transmission rate, the overall transmission rate of the transmission signal can be increased and the performance of the memory device can be increased.

請參照圖1,圖1繪示本發明一實施例的迴轉率偵測器的示意圖。迴轉率偵測器100包括時脈信號產生器110、脈波信號產生器120、取樣比較器130~13n以及偵測結果產生器140。時脈信號產生器110接收基準時脈信號CLK,並針對基準時脈信號CLK進行倍頻動作以產生多個時脈信號CLK_t以及CLK_c。在本實施例中,時脈信號CLK_t以及CLK_c為相位互補的二週期信號。脈波信號產生器120耦接時脈信號產生器110。脈波信號產生器120接收時脈信號CLK_t以及CLK_c,並根據時脈信號CLK_t以及CLK_c產生多個脈波信號latsr<m:0>。其中,脈波信號latsr<m:0>可週期性的被產生,且在同一週期中,脈波信號latsr<m:0>的每一者上,僅具有一個脈波。Please refer to FIG. 1 , which is a schematic diagram of a slew rate detector according to an embodiment of the present invention. The slew rate detector 100 includes a clock signal generator 110, a pulse signal generator 120, sampling comparators 130~13n and a detection result generator 140. The clock signal generator 110 receives the reference clock signal CLK, and performs a frequency multiplication operation on the reference clock signal CLK to generate a plurality of clock signals CLK_t and CLK_c. In this embodiment, the clock signals CLK_t and CLK_c are two-period signals with complementary phases. The pulse signal generator 120 is coupled to the clock signal generator 110 . The pulse signal generator 120 receives the clock signals CLK_t and CLK_c, and generates a plurality of pulse signals latsr<m:0> according to the clock signals CLK_t and CLK_c. Among them, the pulse wave signal latsr<m:0> can be generated periodically, and in the same cycle, each of the pulse wave signals latsr<m:0> has only one pulse wave.

取樣比較器130~13n耦接至脈波信號產生器120,並接收脈波信號latsr<m:0>。另外,取樣比較器130~13n分別接收傳輸信號CS<n:0>。在此,脈波信號latsr<m:0>可區分為兩個部分,分別為多個第一脈波信號以及多個第二脈波信號。若以m=15為範例,脈波信號latsr<7:0>可以為第一脈波信號,脈波信號latsr<8:15>可以為第二脈波信號。其中,第一脈波信號的相位超前第二脈波信號。取樣比較器130~13n則根據第一脈波信號(脈波信號latsr<7:0>)以分別取樣對應接收的傳輸信號CS<n:0>來產生參考信號,並根據第二脈波信號(脈波信號latsr<15:8>)以分別取樣傳輸信號CS<n:0>來產生對比信號。取樣比較器130~13n並使參考信號分別與對比信號相比較,並產生多個比較結果Srate0<p:0>~Sraten<p:0>。The sampling comparators 130~13n are coupled to the pulse signal generator 120 and receive the pulse signal latsr<m:0>. In addition, the sampling comparators 130~13n respectively receive the transmission signal CS<n:0>. Here, the pulse wave signal latsr<m:0> can be divided into two parts, which are a plurality of first pulse wave signals and a plurality of second pulse wave signals. If m=15 is taken as an example, the pulse signal latsr<7:0> can be the first pulse signal, and the pulse signal latsr<8:15> can be the second pulse signal. Wherein, the phase of the first pulse signal leads the second pulse signal. The sampling comparators 130~13n respectively sample the corresponding received transmission signal CS<n:0> according to the first pulse signal (pulse signal latsr<7:0>) to generate a reference signal, and generate a reference signal according to the second pulse signal (Pulse wave signal latsr<15:8>) The transmission signal CS<n:0> is sampled respectively to generate a comparison signal. The sampling comparators 130~13n compare the reference signal with the comparison signal respectively, and generate multiple comparison results Srate0<p:0>~Sraten<p:0>.

在此請注意,以取樣比較器130為範例,基於第一脈波信號(脈波信號latsr<7:0>)的相位超前第二脈波信號(脈波信號latsr<15:8>)。取樣比較器130可根據脈波信號latsr<7:0>來取樣到傳輸信號CS<0>的轉態前準位,並產生參考信號。取樣比較器130另可根據脈波信號latsr<15:8>來取樣到可反映傳輸信號CS<0>的轉態時間點的對比信號。取樣比較器130並透過使參考信號與對比信號比對,則可以獲得對應傳輸信號CS<0>的轉態時間點的比較結果Srate0<p:0>。其中,當m等於15時,p可以等於7。Please note here that taking the sampling comparator 130 as an example, the phase of the first pulse signal (pulse signal latsr<7:0>) is ahead of the second pulse signal (pulse signal latsr<15:8>). The sampling comparator 130 can sample the pre-transition level of the transmission signal CS<0> according to the pulse signal latsr<7:0>, and generate a reference signal. The sampling comparator 130 can also sample a comparison signal that can reflect the transition time point of the transmission signal CS<0> according to the pulse signal latsr<15:8>. The sampling comparator 130 compares the reference signal with the comparison signal to obtain the comparison result Srate0<p:0> corresponding to the transition time point of the transmission signal CS<0>. Among them, when m is equal to 15, p can be equal to 7.

此外,偵測結果產生器140耦接至取樣比較器130~13n。偵測結果產生器140接收比較結果Srate0<p:0>~Sraten<p:0>,並針對比較結果Srate0<p:0>~Sraten<p:0>進行運算以產生多個偵測結果DR0~DRn。其中,偵測結果產生器140針對比較結果Srate0<p:0>~Sraten<p:0>進行邏輯運算,並計算出偵測結果DR0~DRn。其中,比較結果Srate0<p:0>~Sraten<p:0>可分別反映傳輸信號CS<n:0>的轉態時間點,偵測結果產生器140則透過邏輯運算,來計算出傳輸信號CS<n:0>中較慢發生轉態的一個或多個信號。In addition, the detection result generator 140 is coupled to the sampling comparators 130~13n. The detection result generator 140 receives the comparison results Srate0<p:0>~Sraten<p:0>, and performs operations on the comparison results Srate0<p:0>~Sraten<p:0> to generate multiple detection results DR0 ~DRn. Among them, the detection result generator 140 performs logical operations on the comparison results Srate0<p:0>~Sraten<p:0>, and calculates the detection results DR0~DRn. Among them, the comparison results Srate0<p:0>~Sraten<p:0> can respectively reflect the transition time point of the transmission signal CS<n:0>, and the detection result generator 140 calculates the transmission signal through logical operations. One or more signals in CS<n:0> that transition slowly.

以下請參照圖2,圖2繪示本發明另一實施例的迴轉率偵測器的示意圖。迴轉率偵測器200包括時脈信號產生器210、脈波信號產生器220、取樣比較器230~23n以及偵測結果產生器240。在本實施例中,時脈信號產生器210接收基準時脈信號CLK,並針對基準時脈信號CLK進行倍頻動作以產生多個時脈信號CLK_t以及CLK_c,時脈信號CLK_t以及CLK_c為相位互補的二週期信號。脈波信號產生器220耦接時脈信號產生器210,並根據時脈信號CLK_t以及CLK_c產生多個脈波信號latsr<15:0>。在此,脈波信號產生器220可循環的週期性產生脈波信號latsr<15:0>。Please refer to FIG. 2 below, which is a schematic diagram of a slew rate detector according to another embodiment of the present invention. The slew rate detector 200 includes a clock signal generator 210, a pulse signal generator 220, sampling comparators 230~23n and a detection result generator 240. In this embodiment, the clock signal generator 210 receives the reference clock signal CLK, and performs a frequency multiplication operation on the reference clock signal CLK to generate a plurality of clock signals CLK_t and CLK_c. The clock signals CLK_t and CLK_c have complementary phases. a two-period signal. The pulse signal generator 220 is coupled to the clock signal generator 210 and generates a plurality of pulse signals latsr<15:0> according to the clock signals CLK_t and CLK_c. Here, the pulse signal generator 220 can periodically and cyclically generate the pulse signal latsr<15:0>.

取樣比較器230~23n分別包括先進先出緩衝器231-0~231-n、閂鎖器232-0~232-n以及比較器233-0~233-n。取樣比較器230~23n分別接收傳輸信號CS<n:0>。以取樣比較器230為範例,先進先出緩衝器231-0記錄根據脈波信號latsr<7:0>針對傳輸信號CS<0>進行取樣所產生的參考信號Bit_ori<7:0>-0。閂鎖器232則記錄根據脈波信號latsr<15:8>針對傳輸信號CS<0>進行取樣所產生的對比信號Bit_new<7:0>-0。The sampling comparators 230~23n respectively include first-in-first-out buffers 231-0~231-n, latches 232-0~232-n, and comparators 233-0~233-n. The sampling comparators 230~23n respectively receive the transmission signal CS<n:0>. Taking the sampling comparator 230 as an example, the first-in-first-out buffer 231-0 records the reference signal Bit_ori<7:0>-0 generated by sampling the transmission signal CS<0> according to the pulse signal latsr<7:0>. The latch 232 records the comparison signal Bit_new<7:0>-0 generated by sampling the transmission signal CS<0> according to the pulse signal latsr<15:8>.

比較器233-0~233-n則分別使參考信號Bit_ori<7:0>-0~ Bit_ori<7:0>-n與對比信號Bit_new<7:0>-0 ~ Bit_new<7:0>-n分別進行比較,以分別產生比較結果Srate0<7:0> ~ Sraten<7:0>。The comparators 233-0~233-n respectively make the reference signal Bit_ori<7:0>-0~ Bit_ori<7:0>-n and the comparison signal Bit_new<7:0>-0 ~ Bit_new<7:0>- n are compared respectively to generate comparison results Srate0<7:0> ~ Sraten<7:0> respectively.

在另一方面,偵測結果產生器240包括邏輯運算器2410以及多個比較器2420~242n。邏輯運算器2410接收取樣比較器230~23n分別產生的比較結果Srate0<7:0>~Sraten<7:0>,並針對比較結果Srate0<7:0>~Sraten<7:0>進行邏輯運算。在本實施例中,邏輯運算器2410可以是一個及閘,並用以針對比較結果Srate0<7:0>~Sraten<7:0>執行及邏輯運算,來產生參考比較結果RCR<7:0>。在本實施例中,以比較結果Srate0<7:0>為範例,比較結果Srate0<7:0>的多個位元中由邏輯0轉態為邏輯1代表傳輸信號CS<0>的轉態點。因此,透過使比較結果Srate0<7:0>~Sraten<7:0>進行及邏輯運算,可使比較結果Srate0<7:0>~Sraten<7:0>中具有最少等於邏輯1的位元(最多等於邏輯0的位元)者,等於參考比較結果RCR<7:0>。On the other hand, the detection result generator 240 includes a logic operator 2410 and a plurality of comparators 2420~242n. The logic operator 2410 receives the comparison results Srate0<7:0>~Sraten<7:0> respectively generated by the sampling comparators 230~23n, and performs logical operations on the comparison results Srate0<7:0>~Sraten<7:0>. . In this embodiment, the logic operator 2410 can be an AND gate, and is used to perform AND logic operations on the comparison results Srate0<7:0>~Sraten<7:0> to generate the reference comparison result RCR<7:0> . In this embodiment, the comparison result Srate0<7:0> is taken as an example. The transition from logic 0 to logic 1 in the multiple bits of the comparison result Srate0<7:0> represents the transition of the transmission signal CS<0>. point. Therefore, by performing AND logical operations on the comparison results Srate0<7:0>~Sraten<7:0>, the comparison results Srate0<7:0>~Sraten<7:0> can have bits that are at least equal to logic 1 (bits equal to logic 0 at most) are equal to the reference comparison result RCR<7:0>.

比較器2420~242n則用以使參考比較結果RCR<7:0>來分別與比較結果Srate0<7:0>~Sraten<7:0>進行比較,以藉此獲知比較結果Srate0<7:0>~Sraten<7:0>的何者等於參考比較結果RCR<7:0>,並產生可指示傳輸信號CS<n:0>中發生對應最低傳輸速率者的偵測結果DR0<7:0>~DRn<7:0>。The comparators 2420~242n are used to compare the reference comparison result RCR<7:0> with the comparison results Srate0<7:0>~Sraten<7:0> respectively, so as to obtain the comparison result Srate0<7:0 Which one of >~Sraten<7:0> is equal to the reference comparison result RCR<7:0>, and generates a detection result DR0<7:0> that can indicate the occurrence of the lowest transmission rate in the transmission signal CS<n:0> ~DRn<7:0>.

在本實施例中,比較器2420~242n的每一者可以為邏輯運算器,並可利用多個互斥或閘或多個反互斥或閘來建構,而用以使參考比較結果RCR<7:0>的多個位元分別與各比較結果Srate0<7:0>~Sraten<7:0>的多個位元進行互斥或運算(exclusive-OR)以產生對應的各偵測結果DR0<7:0>~DRn<7:0>。或者,比較器2420~242n的每一者,可使參考比較結果RCR<7:0>的多個位元分別與各比較結果Srate0<7:0>~Sraten<7:0>的多個位元進行及(AND)運算以產生多個及運算結果,並針對上述的及運算結果進行或(OR)運算以產生對應的各偵測結果DR0<7:0>~DRn<7:0>。也就是說,比較器2420~242n的每一者也可以利用多個及或反向器(And Or Inverter, AOI)來建構。In this embodiment, each of the comparators 2420~242n can be a logic operator, and can be constructed using multiple mutually exclusive OR gates or multiple anti-mutually exclusive OR gates, so that the reference comparison result RCR < Multiple bits of 7:0> perform exclusive-OR operations (exclusive-OR) with multiple bits of each comparison result Srate0<7:0>~Sraten<7:0> to generate corresponding detection results. DR0<7:0>~DRn<7:0>. Alternatively, each of the comparators 2420~242n can compare multiple bits of the reference comparison result RCR<7:0> with multiple bits of each comparison result Srate0<7:0>~Sraten<7:0> respectively. The elements perform an AND operation to generate multiple AND operation results, and perform an OR operation on the above AND operation results to generate corresponding detection results DR0<7:0>~DRn<7:0>. That is to say, each of the comparators 2420~242n can also be constructed using multiple And Or Inverters (AOI).

比較器233-0~233-n則可應用與比較器2420~242n相同的電路架構來實施,在此恕不多贅述。The comparators 233-0~233-n can be implemented using the same circuit architecture as the comparators 2420~242n, which will not be described in detail here.

為更清楚說明本發明的迴轉率偵測器實施方式,以下舉出具有實際數據一實施範例。請參照圖3A以及圖3B,圖3A以及圖3B繪示本發明實施例的迴轉率偵測器的一實施方式的示意圖。硬體架構可參照圖2。在圖3A中,脈波信號產生器220可根據時脈信號CLK_t以及CLK_c產生多個脈波信號latsr<8>~latsr<15>。其中,脈波信號latsr<8>~latsr<15>分別具有多個依序產生的脈波,並依序對應時脈信號CLK_t以及CLK_c中依序且交錯產生的多個脈波。值得一提的,脈波信號latsr<8>~latsr<15>中的多個脈波,分佈在傳輸信號CS<n:0>發生轉態的時間區間中。In order to explain the implementation of the slew rate detector of the present invention more clearly, an implementation example with actual data is given below. Please refer to FIGS. 3A and 3B , which are schematic diagrams of an implementation of a slew rate detector according to an embodiment of the present invention. The hardware architecture can be referred to Figure 2. In FIG. 3A , the pulse signal generator 220 can generate a plurality of pulse signals latsr<8>~latsr<15> according to the clock signals CLK_t and CLK_c. Among them, the pulse wave signals latsr<8>~latsr<15> each have a plurality of sequentially generated pulse waves, and correspond in sequence to a plurality of sequentially and interleaved pulse waves generated in the clock signals CLK_t and CLK_c. It is worth mentioning that multiple pulse waves in the pulse signal latsr<8>~latsr<15> are distributed in the time interval when the transmission signal CS<n:0> transitions.

在圖3B中,以傳輸信號CS<1>、CS<2>以及CS<3>為範例,透過脈波信號latsr<0>~latsr<15>的取樣動作,可獲得對應傳輸信號CS<1>的參考信號Bit_ori<7:0>-1以及對比信號Bit_new<7:0>-1;對應傳輸信號CS<2>的參考信號Bit_ori<7:0>-2以及對比信號Bit_new<7:0>-2;以及對應傳輸信號CS<3>的參考信號Bit_ori<7:0>-3以及對比信號Bit_new<7:0>-3。接著,使參考信號Bit_ori<7:0>-1以及對比信號Bit_new<7:0>-1逐位進行比較可產生比較結果Srate1<7:0>;使參考信號Bit_ori<7:0>-2以及對比信號Bit_new<7:0>-2逐位進行比較可產生比較結果Srate2<7:0>;並且,使參考信號Bit_ori<7:0>-3以及對比信號Bit_new<7:0>-3逐位進行比較可產生比較結果Srate3<7:0>。In Figure 3B, taking the transmission signals CS<1>, CS<2> and CS<3> as examples, through the sampling action of the pulse signals latsr<0>~latsr<15>, the corresponding transmission signal CS<1 can be obtained >The reference signal Bit_ori<7:0>-1 and the comparison signal Bit_new<7:0>-1; the reference signal Bit_ori<7:0>-2 and the comparison signal Bit_new<7:0 corresponding to the transmission signal CS<2> >-2; and the reference signal Bit_ori<7:0>-3 and the comparison signal Bit_new<7:0>-3 corresponding to the transmission signal CS<3>. Then, compare the reference signal Bit_ori<7:0>-1 and the comparison signal Bit_new<7:0>-1 bit by bit to generate the comparison result Srate1<7:0>; make the reference signal Bit_ori<7:0>-2 and the comparison signal Bit_new<7:0>-2 are compared bit by bit to produce the comparison result Srate2<7:0>; and, the reference signal Bit_ori<7:0>-3 and the comparison signal Bit_new<7:0>-3 Bit-by-bit comparison produces the comparison result Srate3<7:0>.

在本實施方式中,以傳輸信號CS1為範例,傳輸信號CS1的轉態前準位為邏輯0,因此參考信號Bit_ori<7:0>-1等於0、0、0、0、0、0、0、0。傳輸信號CS1在對應對比信號Bit_new<7:0>-1的第5位元處轉態為邏輯1,因此對比信號Bit_new<7:0>-1可等於0、0、0、0、0、1、1、1。接著,透過使參考信號Bit_ori<7:0>-1以及對比信號Bit_new<7:0>-1逐位進行比較所產生比較結果Srate1<7:0>則等於0、0、0、0、0、1、1、1。In this implementation, taking the transmission signal CS1 as an example, the pre-transition level of the transmission signal CS1 is logic 0, so the reference signal Bit_ori<7:0>-1 is equal to 0, 0, 0, 0, 0, 0, 0, 0. The transmission signal CS1 transitions to logic 1 at the 5th bit corresponding to the comparison signal Bit_new<7:0>-1, so the comparison signal Bit_new<7:0>-1 can be equal to 0, 0, 0, 0, 0, 1, 1, 1. Then, by comparing the reference signal Bit_ori<7:0>-1 and the comparison signal Bit_new<7:0>-1 bit by bit, the comparison result Srate1<7:0> is equal to 0, 0, 0, 0, 0 ,1,1,1.

根據上述的說明,分別對應傳輸信號CS1~CS3,比較結果Srate1<7:0>~Srate3<7:0>可以分別被產生。透過使比較結果Srate1<7:0>~Srate3<7:0>進行及運算,則可以獲知對應最慢傳輸速率的傳輸信號的比較結果的數值等與0、0、0、0、0、0、0、1。According to the above description, corresponding to the transmission signals CS1 ~ CS3 respectively, the comparison results Srate1<7:0> ~ Srate3<7:0> can be generated respectively. By performing an AND operation on the comparison results Srate1<7:0>~Srate3<7:0>, you can obtain the values of the comparison results corresponding to the transmission signal with the slowest transmission rate and 0, 0, 0, 0, 0, 0 ,0,1.

如此一來,透過比較器2421~2423使0、0、0、0、0、0、0、1來與比較結果Srate1<7:0>~Srate3<7:0>進行比較,基於比較結果Srate2<7:0>等於0、0、0、0、0、0、0、1,可以判定傳輸信號CS2具有最慢傳輸速率的。基於比較結果Srate2<7:0>等於0、0、0、0、0、0、0、1,比較器2422可產生等於0、0、0、0、0、0、0、0的偵測結果DR2<7:0>。In this way, 0, 0, 0, 0, 0, 0, 0, 1 are compared with the comparison results Srate1<7:0>~Srate3<7:0> through the comparators 2421~2423. Based on the comparison result Srate2 <7:0> is equal to 0, 0, 0, 0, 0, 0, 0, 1. It can be determined that the transmission signal CS2 has the slowest transmission rate. Based on the comparison result Srate2<7:0> equal to 0, 0, 0, 0, 0, 0, 0, 1, the comparator 2422 can generate a detection equal to 0, 0, 0, 0, 0, 0, 0, 0 The result is DR2<7:0>.

值得一提的,傳輸信號CS3轉態前準位為邏輯1,其轉態時間同樣可以利用本實施方式被偵測出。It is worth mentioning that the level before the transmission signal CS3 transitions is logic 1, and its transition time can also be detected using this implementation method.

以下請參照圖4,圖4繪示本發明一實施例的記憶體裝置的示意圖。記憶體裝置400包括記憶胞陣列401、感測放大器402、迴轉率偵測器410、驅動器403、405以及408、多工器404、先進先出緩衝器406、格式轉換器407以及緩衝器409。在本實施例中,多工器404、驅動器405以及先進先出緩衝器406間可以形成第一資料傳輸路徑OPTH,多工器404與先進先出緩衝器406間則可形成第二資料傳輸路徑HPTH。其中,第一傳輸路徑OPTH不具有遮蔽結構,該第二傳輸路徑HPTH則具有遮蔽結構。所謂的遮蔽結構是在相鄰的傳輸導線間設置遮蔽結構,以防止傳輸導線間因串音(cross talk)現象而相互干擾,可提升信號的傳輸速率以及品質。在本實施例中,第一傳輸路徑OPTH的信號傳輸速率低於第二傳輸路徑OPTH的信號傳輸速率。遮蔽結構例如可以耦接至接地端。Please refer to FIG. 4 below. FIG. 4 is a schematic diagram of a memory device according to an embodiment of the present invention. The memory device 400 includes a memory cell array 401, a sense amplifier 402, a slew rate detector 410, drivers 403, 405 and 408, a multiplexer 404, a first-in-first-out buffer 406, a format converter 407 and a buffer 409. In this embodiment, the first data transmission path OPTH can be formed between the multiplexer 404, the driver 405 and the FIFO buffer 406, and the second data transmission path can be formed between the multiplexer 404 and the FIFO buffer 406. HPTH. The first transmission path OPTH does not have a shielding structure, and the second transmission path HPTH has a shielding structure. The so-called shielding structure is to set up a shielding structure between adjacent transmission wires to prevent the transmission wires from interfering with each other due to cross talk, which can improve the signal transmission rate and quality. In this embodiment, the signal transmission rate of the first transmission path OPTH is lower than the signal transmission rate of the second transmission path OPTH. The shielding structure may be coupled to ground, for example.

迴轉率偵測器410耦接在感測信號放大器402以及多工器404間,並用以偵測感測信號放大器402所提供的傳輸信號CS<n:0>。其中,傳輸信號CS<n:0>可以為感測信號放大器402所提供的所有信號中的關鍵信號(critical signal)。迴轉率偵測器410用以偵測傳輸信號CS<n:0>的傳輸速率,並提供偵測結果至多工器404,以使傳輸信號CS<n:0>中具有相對低傳輸速率的一或多個傳輸信號透過第二傳輸路徑OPTH以進行傳輸,並使傳輸信號CS<n:0>中具有相對高傳輸速率者,透過第一傳輸路徑OPTH進行傳輸。如此一來,低速的傳輸信號可以獲得在傳輸速率上的補償,有效提升記憶體裝置400的整體效能。The slew rate detector 410 is coupled between the sensing signal amplifier 402 and the multiplexer 404, and is used to detect the transmission signal CS<n:0> provided by the sensing signal amplifier 402. The transmission signal CS<n:0> may be a critical signal among all signals provided by the sensing signal amplifier 402 . The slew rate detector 410 is used to detect the transmission rate of the transmission signal CS<n:0>, and provide the detection result to the multiplexer 404, so that one of the transmission signals CS<n:0> has a relatively low transmission rate. Or multiple transmission signals are transmitted through the second transmission path OPTH, and the transmission signal CS<n:0> with a relatively high transmission rate is transmitted through the first transmission path OPTH. In this way, low-speed transmission signals can be compensated for in transmission rate, effectively improving the overall performance of the memory device 400 .

附帶一提的,本發明實施例的記憶胞陣列401可以為本領域具通常知識者所知的記憶胞陣列,沒有一定的形式限制。另外,驅動器408可以為離線驅動器(Off-Chip Driver, OCD),格式轉換器407可以為並列轉串列轉換器。感測放大器402、驅動器403、405以及408、多工器404、先進先出緩衝器406、格式轉換器407以及緩衝器409皆可應用本領域具通常知識者所知的相關電路來實施,沒有特定的限制。Incidentally, the memory cell array 401 in the embodiment of the present invention can be a memory cell array known to those of ordinary skill in the art, and is not subject to certain form restrictions. In addition, the driver 408 can be an offline driver (Off-Chip Driver, OCD), and the format converter 407 can be a parallel-to-serial converter. The sense amplifier 402, drivers 403, 405 and 408, the multiplexer 404, the first-in-first-out buffer 406, the format converter 407 and the buffer 409 can all be implemented using relevant circuits known to those of ordinary skill in the art. Specific restrictions.

請參照圖5,圖5為本發明圖4實施例中,迴轉率偵測器產生多工器的控制信號實施方式的示意圖。根據圖3B實施方式中的說明,對應最慢傳輸速率的傳輸信號的偵測結果的所有位元均為邏輯0。因此,迴轉率偵測器410可設置如圖5中的邏輯運算器500以針對偵測結果DRx<7:0>進行邏輯運算。在此偵測結果DRx<7:0>表示圖2實施例的偵測結果DR0<7:0>~ DRn<7:0>的其中之一。邏輯運算器500為一及閘,並根據偵測結果DRx<7:0>是否全部皆為邏輯0來產生控制信號CTR。控制信號CTR用以控制多工器,以選擇傳送對應的傳輸信號至快速的或慢速的傳輸路徑。Please refer to FIG. 5 . FIG. 5 is a schematic diagram of an implementation method in which a slew rate detector generates a control signal for a multiplexer in the embodiment of FIG. 4 of the present invention. According to the description in the embodiment of FIG. 3B , all bits of the detection result corresponding to the transmission signal with the slowest transmission rate are logic 0. Therefore, the slew rate detector 410 can be configured with the logic operator 500 as shown in FIG. 5 to perform logic operations on the detection result DRx<7:0>. Here, the detection result DRx<7:0> represents one of the detection results DR0<7:0>~DRn<7:0> in the embodiment of FIG. 2 . The logic operator 500 is an AND gate and generates the control signal CTR according to whether the detection results DRx<7:0> are all logic 0. The control signal CTR is used to control the multiplexer to select and transmit the corresponding transmission signal to the fast or slow transmission path.

綜上所述,本發明的記憶體裝置透過迴轉率偵測器以偵測傳輸信號的傳輸速率,並根據偵測結果,以選擇不同的傳輸路徑來進行不同速率的傳輸信號的傳輸動作。如此一來,在不過度增加電路佈局面積的前提下,具有相對慢傳輸速率的傳輸信號可以獲得補償,以提升記憶體裝置中整體的信號傳輸速率,並增加記憶體裝置的表現度。In summary, the memory device of the present invention detects the transmission rate of the transmission signal through the slew rate detector, and selects different transmission paths according to the detection results to perform transmission operations of transmission signals of different rates. In this way, without excessively increasing the circuit layout area, transmission signals with relatively slow transmission rates can be compensated, thereby improving the overall signal transmission rate in the memory device and increasing the performance of the memory device.

100、200、410:迴轉率偵測器 110、210:時脈信號產生器 120、220:脈波信號產生器 130~13n、230~23n:取樣比較器 140、240:偵測結果產生器 231-0~231-n、406:先進先出緩衝器 232-0~232-n:閂鎖器 233-0~233-n、2420~242n:比較器 2410、500:邏輯運算器 400:記憶體裝置 401:記憶胞陣列 402:感測放大器 403、405、408:驅動器 404:多工器 407:格式轉換器 409:緩衝器 Bit_new<7:0>-0~ Bit_new<7:0>-n:對比信號 Bit_ori<7:0>-0~ Bit_ori<7:0>-n:參考信號 CLK:基準時脈信號 CLK_t、CLK_c:時脈信號 CS<n:0>:傳輸信號 CTR:控制信號 DR0~DRn、DR0<7:0>~DRn<7:0>、DRx<7:0>:偵測結果 latsr<m:0>、latsr<15:0>:脈波信號 OPTH、HPTH:資料傳輸路徑 RCR<7:0>:參考比較結果 Srate0<p:0>~Sraten<p:0>、Srate0<7:0> ~ Sraten<7:0>:比較結果 100, 200, 410: slew rate detector 110, 210: Clock signal generator 120, 220: Pulse signal generator 130~13n, 230~23n: Sampling comparator 140, 240: Detection result generator 231-0~231-n, 406: first-in-first-out buffer 232-0~232-n: latch 233-0~233-n, 2420~242n: comparator 2410, 500: Logic operator 400: Memory device 401: Memory cell array 402: Sense amplifier 403, 405, 408: drive 404: Multiplexer 407: Format Converter 409: Buffer Bit_new<7:0>-0~ Bit_new<7:0>-n: Comparison signal Bit_ori<7:0>-0~ Bit_ori<7:0>-n: reference signal CLK: reference clock signal CLK_t, CLK_c: clock signal CS<n:0>:Transmission signal CTR: control signal DR0~DRn, DR0<7:0>~DRn<7:0>, DRx<7:0>: detection result latsr<m:0>, latsr<15:0>: pulse signal OPTH, HPTH: data transmission path RCR<7:0>: Reference comparison result Srate0<p:0>~Sraten<p:0>, Srate0<7:0> ~ Sraten<7:0>: comparison results

圖1及2繪示本發明之不同實施例的迴轉率偵測器的示意圖。 圖3A以及圖3B繪示本發明實施例的迴轉率偵測器的一實施方式的示意圖。 圖4繪示本發明一實施例的記憶體裝置的示意圖。 圖5繪示本發明圖4實施例中,迴轉率偵測器產生多工器的控制信號的實施方式的示意圖。 1 and 2 are schematic diagrams of slew rate detectors according to different embodiments of the invention. 3A and 3B are schematic diagrams of an implementation of a slew rate detector according to an embodiment of the present invention. FIG. 4 is a schematic diagram of a memory device according to an embodiment of the invention. FIG. 5 is a schematic diagram of an implementation in which a slew rate detector generates a control signal for a multiplexer in the embodiment of FIG. 4 of the present invention.

100:迴轉率偵測器 110:時脈信號產生器 120:脈波信號產生器 130~13n:取樣比較器 140:偵測結果產生器 CLK:基準時脈信號 CLK_t、CLK_c:時脈信號 CS<n:0>:傳輸信號 DR0~DRn:偵測結果 latsr<m:0>:脈波信號 Srate0<p:0>~Sraten<p:0>:比較結果 100: Slew rate detector 110: Clock signal generator 120: Pulse signal generator 130~13n: Sampling comparator 140: Detection result generator CLK: reference clock signal CLK_t, CLK_c: clock signal CS<n:0>:Transmission signal DR0~DRn: detection results latsr<m:0>: pulse signal Srate0<p:0>~Sraten<p:0>: comparison results

Claims (10)

一種迴轉率偵測器,包括:一時脈信號產生器,倍頻一基準時脈信號以產生多個時脈信號;一脈波信號產生器,耦接該時脈信號產生器,根據該些時脈信號以產生多個脈波信號,該些脈波信號區分為多個第一脈波信號以及多個第二脈波信號;多個取樣比較器,分別接收多個傳輸信號,各該取樣比較器根據該些第一脈波信號以取樣各該傳輸信號來產生一參考信號,並根據該些第二脈波信號以取樣各該傳輸信號來產生一對比信號,該些取樣比較器使該些參考信號分別與該些對比信號相比較來產生多個比較結果;以及一偵測結果產生器,耦接該些取樣比較器,針對該些比較結果進行運算以產生多個偵測結果。 A slew rate detector includes: a clock signal generator that multiplies a reference clock signal to generate a plurality of clock signals; a pulse signal generator coupled to the clock signal generator, according to the clock signals pulse signals to generate multiple pulse signals, which are divided into multiple first pulse signals and multiple second pulse signals; multiple sampling comparators respectively receive multiple transmission signals, and each sample is compared The device samples each transmission signal according to the first pulse signals to generate a reference signal, and samples each transmission signal according to the second pulse signals to generate a comparison signal. The sampling comparators enable the The reference signal is compared with the comparison signals respectively to generate a plurality of comparison results; and a detection result generator is coupled to the sampling comparators and performs operations on the comparison results to generate a plurality of detection results. 如請求項1所述的迴轉率偵測器,其中該偵測結果產生器包括:一第一邏輯運算器,使該些比較結果進行邏輯運算以產生一參考比較結果;以及多個比較器,其中該些比較器使該參考比較結果分別與該些比較結果進行比較來分別產生該些偵測結果。 The slew rate detector of claim 1, wherein the detection result generator includes: a first logic operator that performs logical operations on the comparison results to generate a reference comparison result; and a plurality of comparators, The comparators compare the reference comparison results with the comparison results to generate the detection results respectively. 如請求項2所述的迴轉率偵測器,其中該些偵測結果分別對應該些比較結果,當該參考比較結果與各該比較結果相同時,對應的各該比較器致能各該偵測結果。 The slew rate detector as described in claim 2, wherein the detection results correspond to the comparison results respectively. When the reference comparison result is the same as the comparison result, the corresponding comparator enables each detection result. test results. 如請求項2所述的迴轉率偵測器,其中該第一邏輯運算器針對該些比較結果進行及邏輯運算。 The slew rate detector of claim 2, wherein the first logic operator performs a AND logic operation on the comparison results. 如請求項2所述的迴轉率偵測器,其中對應選中該比較結果的該傳輸信號為該些傳輸信號中具有最低傳輸速率的信號。 The slew rate detector of claim 2, wherein the transmission signal corresponding to the selected comparison result is the signal with the lowest transmission rate among the transmission signals. 如請求項2所述的迴轉率偵測器,其中各該比較器為一第二邏輯運算器,使該參考比較結果的多個位元分別與各該比較結果的多個位元進行邏輯運算以產生對應的各該偵測結果。 The slew rate detector of claim 2, wherein each comparator is a second logic operator, allowing multiple bits of the reference comparison result to perform logical operations with multiple bits of each comparison result. To generate corresponding detection results. 如請求項6所述的迴轉率偵測器,其中各該比較器使該參考比較結果的多個位元分別與各該比較結果的多個位元進行及運算以產生多個及運算結果,該第二邏輯運算器並使該些及運算結果進行或運算以產生對應的各該偵測結果。 The slew rate detector of claim 6, wherein each comparator performs an AND operation on a plurality of bits of the reference comparison result and a plurality of bits of each comparison result to generate a plurality of AND operation results, The second logic operator performs an OR operation on the AND operation results to generate corresponding detection results. 如請求項6所述的迴轉率偵測器,其中各該比較器使該參考比較結果的多個位元分別與各該比較結果的多個位元進行互斥或運算以產生對應的各該偵測結果。 The slew rate detector of claim 6, wherein each comparator performs a mutually exclusive OR operation on a plurality of bits of the reference comparison result and a plurality of bits of the comparison result to generate the corresponding respective bits. Detection results. 如請求項1所述的迴轉率偵測器,其中各該取樣比較器包括:一先進先出緩衝器,根據該些第一脈波信號以取樣各該傳輸信號來產生該參考信號; 一閂鎖器,根據該些第二脈波信號以取樣各該傳輸信號來產生該對比信號;以及一比較器,使各該參考信號與各該對比信號相比較來產生各該比較結果。 The slew rate detector of claim 1, wherein each sampling comparator includes: a first-in-first-out buffer that samples each transmission signal according to the first pulse signals to generate the reference signal; A latch is used to sample each transmission signal according to the second pulse signals to generate the comparison signal; and a comparator is used to compare each reference signal with each comparison signal to generate each comparison result. 一種記憶體裝置,包括:一第一資料傳輸路徑;一第二資料傳輸路徑,其中該第二資料傳輸路徑的資料傳輸速率高於該第一資料傳輸路徑的資料傳輸速率;以及如請求項1所述的迴轉率偵測器,接收多個傳輸信號,偵測該些傳輸信號的迴轉率以選擇使各該傳輸信號由該第一資料傳輸路徑或該第二資料傳輸路徑進行傳輸。 A memory device, including: a first data transmission path; a second data transmission path, wherein the data transmission rate of the second data transmission path is higher than the data transmission rate of the first data transmission path; and as in claim 1 The slew rate detector receives a plurality of transmission signals and detects the slew rate of the transmission signals to select each transmission signal to be transmitted through the first data transmission path or the second data transmission path.
TW111122822A 2022-06-20 2022-06-20 Memory device and slew rate detector TWI829202B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW111122822A TWI829202B (en) 2022-06-20 2022-06-20 Memory device and slew rate detector

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW111122822A TWI829202B (en) 2022-06-20 2022-06-20 Memory device and slew rate detector

Publications (2)

Publication Number Publication Date
TW202401441A TW202401441A (en) 2024-01-01
TWI829202B true TWI829202B (en) 2024-01-11

Family

ID=90457653

Family Applications (1)

Application Number Title Priority Date Filing Date
TW111122822A TWI829202B (en) 2022-06-20 2022-06-20 Memory device and slew rate detector

Country Status (1)

Country Link
TW (1) TWI829202B (en)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5959481A (en) * 1997-02-18 1999-09-28 Rambus Inc. Bus driver circuit including a slew rate indicator circuit having a one shot circuit
US20160134263A1 (en) * 2014-11-11 2016-05-12 Microchip Technology Incorporated Asymmetric hysteretic controllers
US9614517B2 (en) * 2015-07-10 2017-04-04 Texas Instruments Incorporated Adaptive slew rate control for switching power devices

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5959481A (en) * 1997-02-18 1999-09-28 Rambus Inc. Bus driver circuit including a slew rate indicator circuit having a one shot circuit
US20160134263A1 (en) * 2014-11-11 2016-05-12 Microchip Technology Incorporated Asymmetric hysteretic controllers
US9614517B2 (en) * 2015-07-10 2017-04-04 Texas Instruments Incorporated Adaptive slew rate control for switching power devices

Also Published As

Publication number Publication date
TW202401441A (en) 2024-01-01

Similar Documents

Publication Publication Date Title
US8116155B2 (en) Apparatus for measuring data setup/hold time
JP2002352583A (en) Data input circuit and method for synchronous semiconductor memory device
JP4419067B2 (en) Semiconductor device, memory device and memory module having digital interface
CN102195619B (en) Method and circuit for detecting and eliminating signal glitch
GB2373906A (en) High speed wafer level test of a semiconductor memory device
KR20090071893A (en) Data input circuit of semiconductor memory apparatus and control method of the same
TWI829202B (en) Memory device and slew rate detector
US10715308B2 (en) Transmitting circuit, semiconductor apparatus and semiconductor system configured to use the transmitting circuit
US11799461B1 (en) Memory device and slew rate detector
JP3892147B2 (en) Semiconductor device
US11152042B2 (en) Inversion signal generation circuit
US11402431B2 (en) Detection circuit and detection method
CN117316210A (en) Memory device and slew rate detector thereof
US20070296467A1 (en) Missing clock pulse detector
TWI788592B (en) Signal detection circuit and signal detection method
KR20100018124A (en) Clock generator and display driver circuit using the same
US10684797B2 (en) Command-in-pipeline counter for a memory device
JP3758488B2 (en) Receiver circuit
KR20040040731A (en) Semiconductor memory device and test method thereof
JP4945616B2 (en) Semiconductor device having digital interface
US11901038B2 (en) Memory system
US11664789B1 (en) Semiconductor device using pipe circuit
CN115242932A (en) Companion clock-based training method with low resource occupancy rate
US20230326504A1 (en) Semiconductor devices capable of performing write training without read training, and memory system including the same
KR20230143906A (en) Semiconductor device capable of performing write training without read training, and memory system including the same