TWI750698B - Display panel - Google Patents

Display panel Download PDF

Info

Publication number
TWI750698B
TWI750698B TW109120445A TW109120445A TWI750698B TW I750698 B TWI750698 B TW I750698B TW 109120445 A TW109120445 A TW 109120445A TW 109120445 A TW109120445 A TW 109120445A TW I750698 B TWI750698 B TW I750698B
Authority
TW
Taiwan
Prior art keywords
layer
light
cathode
thickness
display panel
Prior art date
Application number
TW109120445A
Other languages
Chinese (zh)
Other versions
TW202201488A (en
Inventor
林國棟
陳憲泓
林意惠
Original Assignee
友達光電股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 友達光電股份有限公司 filed Critical 友達光電股份有限公司
Priority to TW109120445A priority Critical patent/TWI750698B/en
Priority to CN202011442607.7A priority patent/CN112563435B/en
Application granted granted Critical
Publication of TWI750698B publication Critical patent/TWI750698B/en
Publication of TW202201488A publication Critical patent/TW202201488A/en

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K50/00Organic light-emitting devices
    • H10K50/80Constructional details
    • H10K50/805Electrodes
    • H10K50/82Cathodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/60OLEDs integrated with inorganic light-sensitive elements, e.g. with inorganic solar cells or inorganic photodiodes
    • H10K59/65OLEDs integrated with inorganic image sensors

Abstract

A display panel includes a substrate, a pixel array layer and a cathode. The pixel array layer is disposed on the substrate and has a plurality of light-emitting areas and a plurality of non-light-emitting areas. The pixel array layer includes a plurality of electroluminescent layers, and the electroluminescent layers are respectively located in the light-emitting areas. The cathode is disposed on the pixel array layer and electrically connected to these electroluminescent layers. The thickness of the cathode in the light-emitting area is thicker than the thickness of the cathode in the non-light-emitting area. The difference between the thickness of the cathode in the light-emitting area and the thickness of the cathode in the non-light-emitting area ranges between 1 nm and 22 nm.

Description

顯示面板display panel

本發明是有關於一種顯示面板,且特別是有關於一種自發光顯示面板(self-luminous display panel)。The present invention relates to a display panel, and more particularly, to a self-luminous display panel.

現今已有行動裝置(mobile device),例如智慧手機,採用有機發光二極體顯示面板(Organic Light Emitting Diode Display Panel,OLED Display Panel)作為顯示螢幕,其中有的智慧手機內部會在有機發光二極體顯示面板下方裝設影像感光元件,讓使用者可從顯示螢幕進行拍照或攝影。因此,在上述智慧手機中,有機發光二極體顯示面板通常採用由透明導電層,例如銦錫氧化物(Indium Tin Oxide,ITO),所製成的電極,以使外界光線能通過有機發光二極體顯示面板而入射至影像感光元件,讓智慧手機能執行拍照或攝影的功能。Nowadays, mobile devices, such as smart phones, use organic light-emitting diode (OLED) display panels (Organic Light Emitting Diode Display Panel, OLED Display Panel) as display screens. An image sensor is installed under the body display panel, allowing users to take pictures or take pictures from the display screen. Therefore, in the above-mentioned smart phone, the OLED display panel usually adopts electrodes made of a transparent conductive layer, such as indium tin oxide (ITO), so that the external light can pass through the organic light emitting diode. The polar body display panel is incident on the image sensor, so that the smartphone can perform the function of taking pictures or photography.

本發明至少一實施例提供一種顯示面板,其包括厚度不均勻一致的陰極。At least one embodiment of the present invention provides a display panel including cathodes with non-uniform thicknesses.

本發明至少一實施例所提供的顯示面板包括基板、畫素陣列層與陰極。畫素陣列層設置於基板上,並具有多個發光區與多個非發光區,其中畫素陣列層包括多個電致發光層,而這些電致發光層分別位於這些發光區。陰極設置於畫素陣列層上,並電性連接這些電致發光層,其中陰極在發光區的厚度大於陰極在非發光區的厚度,且陰極在發光區的厚度與陰極在非發光區的厚度相差在1奈米至22奈米之間。A display panel provided by at least one embodiment of the present invention includes a substrate, a pixel array layer and a cathode. The pixel array layer is disposed on the substrate and has a plurality of light-emitting regions and a plurality of non-light-emitting regions, wherein the pixel array layer includes a plurality of electroluminescent layers, and the electroluminescent layers are respectively located in the light-emitting regions. The cathode is arranged on the pixel array layer and is electrically connected to these electroluminescent layers, wherein the thickness of the cathode in the light-emitting region is greater than the thickness of the cathode in the non-light-emitting region, and the thickness of the cathode in the light-emitting region is the same as the thickness of the cathode in the non-light-emitting region The difference is between 1 nm and 22 nm.

在本發明至少一實施例中,上述陰極在發光區的厚度介於16奈米至30奈米之間。In at least one embodiment of the present invention, the thickness of the cathode in the light-emitting region is between 16 nm and 30 nm.

在本發明至少一實施例中,上述陰極在非發光區的厚度介於8奈米至15奈米之間。In at least one embodiment of the present invention, the thickness of the cathode in the non-emitting region is between 8 nm and 15 nm.

在本發明至少一實施例中,上述陰極包括混合層與多個導電層。混合層設置於畫素陣列層上,並分布於這些發光區與這些非發光區。這些導電層設置於混合層上,並分布於這些發光區,其中這些導電層分別與這些電致發光層重疊。In at least one embodiment of the present invention, the cathode includes a mixed layer and a plurality of conductive layers. The mixed layer is disposed on the pixel array layer and distributed in the light-emitting regions and the non-light-emitting regions. The conductive layers are disposed on the mixed layer and distributed in the light-emitting regions, wherein the conductive layers overlap with the electroluminescent layers respectively.

在本發明至少一實施例中,上述混合層與導電層皆包括第一金屬材料,而混合層更包括一第二金屬材料,其中第二金屬材料的表面能小於第一金屬材料的表面能。In at least one embodiment of the present invention, the mixed layer and the conductive layer both include a first metal material, and the mixed layer further includes a second metal material, wherein the surface energy of the second metal material is smaller than that of the first metal material.

在本發明至少一實施例中,上述混合層中的第二金屬材料的體積百分比約在10%以下。In at least one embodiment of the present invention, the volume percentage of the second metal material in the mixed layer is about 10% or less.

在本發明至少一實施例中,各個電致發光層包括一電子傳輸層,其中第二金屬材料的最低未占分子軌域(Lowest Unoccupied Molecular Orbital,LUMO)介於電子傳輸層與第一金屬材料兩者的最低未占分子軌域之間。In at least one embodiment of the present invention, each electroluminescent layer includes an electron transport layer, wherein the lowest unoccupied molecular orbital (Lowest Unoccupied Molecular Orbital, LUMO) of the second metal material is between the electron transport layer and the first metal material between the lowest unoccupied molecular orbitals of the two.

在本發明至少一實施例中,上述陰極還包括緩衝層。緩衝層設置於畫素陣列層上,並且分布於這些非發光區,其中混合層覆蓋緩衝層。In at least one embodiment of the present invention, the cathode further includes a buffer layer. The buffer layer is disposed on the pixel array layer and distributed in the non-light-emitting regions, wherein the mixed layer covers the buffer layer.

在本發明至少一實施例中,上述陰極包括混合層與多個導電層。混合層與這些導電層皆設置於畫素陣列層上,而混合層分布於這些非發光區,但不分布於這些發光區。這些導電層分別分布於這些發光區,其中這些導電層分別與這些電致發光層重疊,並電性連接混合層,而各個導電層的厚度大於混合層的厚度。In at least one embodiment of the present invention, the cathode includes a mixed layer and a plurality of conductive layers. The mixed layer and the conductive layers are both disposed on the pixel array layer, and the mixed layer is distributed in the non-light-emitting regions but not distributed in the light-emitting regions. The conductive layers are respectively distributed in the light-emitting regions, wherein the conductive layers overlap with the electroluminescent layers respectively, and are electrically connected to the mixed layer, and the thickness of each conductive layer is greater than that of the mixed layer.

在本發明至少一實施例中,上述陰極包括緩衝層與導電層。緩衝層設置於畫素陣列層上,並分布於這些非發光區,但不分布於這些發光區。導電層設置於畫素陣列層上,並分布於這些發光區與這些非發光區,其中導電層覆蓋緩衝層,且導電層在發光區的厚度大於導電層在非發光區的厚度。In at least one embodiment of the present invention, the cathode includes a buffer layer and a conductive layer. The buffer layer is disposed on the pixel array layer, and distributed in the non-light-emitting regions, but not distributed in the light-emitting regions. The conductive layer is disposed on the pixel array layer and distributed in the light-emitting regions and the non-light-emitting regions, wherein the conductive layer covers the buffer layer, and the thickness of the conductive layer in the light-emitting region is greater than that in the non-light-emitting region.

在本發明至少一實施例中,上述緩衝層的表面能小於導電層的表面能。In at least one embodiment of the present invention, the surface energy of the buffer layer is smaller than the surface energy of the conductive layer.

在本發明至少一實施例中,上述緩衝層的最低未占分子軌域介於電子傳輸層與導電層兩者的最低未占分子軌域之間。In at least one embodiment of the present invention, the lowest unoccupied molecular orbital region of the buffer layer is between the lowest unoccupied molecular orbital region of the electron transport layer and the conductive layer.

基於上述,由於陰極在發光區的厚度大於陰極在非發光區的厚度,因此位於發光區的部分陰極具有較厚的厚度,而位於非發光區的部分陰極具有較薄的厚度,以使在非發光區內的陰極容易被光線穿透。如此,設置在非發光區下方的影像感光元件能從顯示面板順利地接收外界而來的光線,以進行拍照或攝影。Based on the above, since the thickness of the cathode in the light-emitting region is greater than that of the cathode in the non-light-emitting region, part of the cathode in the light-emitting region has a thicker thickness, while part of the cathode in the non-light-emitting region has a thinner thickness, so that the thickness of the cathode in the non-light-emitting region is thinner. The cathode in the light emitting area is easily penetrated by light. In this way, the image photosensitive element disposed under the non-light-emitting area can smoothly receive the light from the outside from the display panel, so as to take pictures or take pictures.

為讓本發明的特徵和優點能更明顯易懂,下文特舉實施例,並配合所附圖式,作詳細說明如下。In order to make the features and advantages of the present invention more obvious and easy to understand, the following specific embodiments are given in conjunction with the accompanying drawings, and are described in detail as follows.

在以下的內文中,為了清楚呈現本案的技術特徵,圖式中的元件(例如層、膜、基板以及區域等)的尺寸(例如長度、寬度、厚度與深度)會以不等比例的方式放大。因此,下文實施例的說明與解釋不受限於圖式中的元件所呈現的尺寸與形狀,而應涵蓋如實際製程及/或公差所導致的尺寸、形狀以及兩者的偏差。例如,圖式所示的平坦表面可以具有粗糙及/或非線性的特徵,而圖式所示的銳角可以是圓的。所以,本案圖式所呈示的元件主要是用於示意,並非旨在精準地描繪出元件的實際形狀,也非用於限制本案的申請專利範圍。In the following text, the dimensions (such as length, width, thickness and depth) of elements (such as layers, films, substrates and regions, etc.) in the drawings are exaggerated in unequal proportions in order to clearly present the technical features of the present application. . Therefore, the descriptions and explanations of the following embodiments are not limited to the dimensions and shapes of the elements in the drawings, but should cover the dimensions, shapes and deviations caused by actual manufacturing processes and/or tolerances. For example, the flat surfaces shown in the figures may have rough and/or non-linear features, while the acute angles shown in the figures may be rounded. Therefore, the elements shown in the drawings in this application are mainly for illustration, and are not intended to accurately depict the actual shapes of the elements, nor are they intended to limit the scope of the patent application of this application.

其次,本案內容中所出現的「約」、「近似」或「實質上」等這類用字不僅涵蓋明確記載的數值與數值範圍,而且也涵蓋發明所屬技術領域中具有通常知識者所能理解的可允許偏差範圍,其中此偏差範圍可由測量時所產生的誤差來決定,而此誤差例如是起因於測量系統或製程條件兩者的限制。此外,「約」可表示在上述數值的一個或多個標準偏差內,例如±30%、±20%、±10%或±5%內。本案文中所出現的「約」、「近似」或「實質上」等這類用字可依光學性質、蝕刻性質、機械性質或其他性質來選擇可以接受的偏差範圍或標準偏差,並非單以一個標準偏差來套用以上光學性質、蝕刻性質、機械性質以及其他性質等所有性質。Secondly, words such as "about", "approximately" or "substantially" appearing in the content of this case not only cover the clearly stated numerical value and numerical value range, but also cover the understanding of those with ordinary knowledge in the technical field to which the invention belongs. The allowable deviation range of , wherein the deviation range can be determined by the error generated during measurement, for example, the error is caused by the limitations of both the measurement system or the process conditions. Further, "about" can mean within one or more standard deviations of the above-mentioned numerical value, eg, within ±30%, ±20%, ±10%, or ±5%. Words such as "about", "approximately" or "substantially" appearing in this text may be used to select acceptable ranges or standard deviations based on optical properties, etching properties, mechanical properties or other properties, not a single Standard deviation to apply all of the above optical, etch, mechanical and other properties.

圖1是本發明至少一實施例的顯示面板的剖面示意圖。請參閱圖1,顯示面板100包括基板110與畫素陣列層120,其中畫素陣列層120設置於基板110上,並包括多個電致發光層128。各個電致發光層128能發出光線L1,且可以是有機發光二極體(OLED),其中各個電致發光層128可包括電子傳輸層128a、發光層(未繪示)以及電洞傳輸層(未繪示)。FIG. 1 is a schematic cross-sectional view of a display panel according to at least one embodiment of the present invention. Referring to FIG. 1 , the display panel 100 includes a substrate 110 and a pixel array layer 120 , wherein the pixel array layer 120 is disposed on the substrate 110 and includes a plurality of electroluminescent layers 128 . Each electroluminescent layer 128 can emit light L1 and can be an organic light emitting diode (OLED), wherein each electroluminescent layer 128 can include an electron transport layer 128a, a light emitting layer (not shown) and a hole transport layer ( not shown).

這些電致發光層128可呈陣列排列,而這些電致發光層128所發出的光線L1的顏色可不全部相同。例如,這些電致發光層128其中三者所發出的光線L1分別是紅光、藍光與綠光。各個電致發光層128可視為一個子畫素(sub-pixel),而利用這些電致發光層128所發出的紅光、藍光與綠光,顯示面板100能顯示影像。The electroluminescent layers 128 may be arranged in an array, and the colors of the light rays L1 emitted by the electroluminescent layers 128 may not all be the same. For example, the light L1 emitted by three of the electroluminescent layers 128 is red light, blue light and green light, respectively. Each electroluminescent layer 128 can be regarded as a sub-pixel, and the display panel 100 can display images by utilizing the red light, blue light and green light emitted by the electroluminescent layers 128 .

另外,這些電致發光層128所發出的光線L1的顏色也可以全部相同。例如,顯示面板100可以還包括彩色濾光基板(圖未繪示),而這些電致發光層128所發出的光線L1可以皆為白光,其中這些光線L1(白光)可以穿透彩色濾光基板,以使這些光線L1能轉換成紅光、綠光與藍光,從而讓顯示面板100能顯示影像。In addition, the colors of the light beams L1 emitted by these electroluminescent layers 128 may all be the same. For example, the display panel 100 may further include a color filter substrate (not shown), and the light L1 emitted by the electroluminescent layers 128 may all be white light, wherein the light L1 (white light) can penetrate the color filter substrate , so that the light L1 can be converted into red light, green light and blue light, so that the display panel 100 can display images.

畫素陣列層120具有多個發光區A10與多個非發光區A11,其中這些電致發光層128分別位於這些發光區A10,但不位於非發光區A11。在圖1所示的實施例中,畫素陣列層120可以還包括畫素定義層127,其中畫素定義層127具有多個開口127h,而這些電致發光層128分別位於這些開口127h內。例如,這些電致發光層128分別設置於這些開口127h的底部。因此,這些開口127h基本上可視為發光區A10,而這些開口127h以外的區域基本上可視為非發光區A11。The pixel array layer 120 has a plurality of light-emitting regions A10 and a plurality of non-light-emitting regions A11, wherein the electroluminescent layers 128 are respectively located in the light-emitting regions A10 but not in the non-light-emitting regions A11. In the embodiment shown in FIG. 1, the pixel array layer 120 may further include a pixel definition layer 127, wherein the pixel definition layer 127 has a plurality of openings 127h, and the electroluminescent layers 128 are respectively located in the openings 127h. For example, the electroluminescent layers 128 are respectively disposed at the bottoms of the openings 127h. Therefore, the openings 127h can be basically regarded as the light-emitting area A10, and the areas other than the openings 127h can basically be regarded as the non-light-emitting area A11.

畫素陣列層120可以還包括多層絕緣層121、122、123與124,其中這些絕緣層121、122、123與124依序堆疊於基板110上。所以,絕緣層122與123可形成在絕緣層121與124之間。此外,畫素定義層127可設置於絕緣層124上,因此這些絕緣層121、122、123與124可位在基板110與畫素定義層127之間。The pixel array layer 120 may further include multiple insulating layers 121 , 122 , 123 and 124 , wherein the insulating layers 121 , 122 , 123 and 124 are sequentially stacked on the substrate 110 . Therefore, the insulating layers 122 and 123 may be formed between the insulating layers 121 and 124 . In addition, the pixel definition layer 127 may be disposed on the insulating layer 124 , so the insulating layers 121 , 122 , 123 and 124 may be located between the substrate 110 and the pixel definition layer 127 .

畫素陣列層120可以還包括多個控制元件126,其例如是電晶體或二極體。以圖1為例,各個控制元件126可為薄膜電晶體(Thin Film Transistor,TFT),並包括閘極G26、汲極D26、源極S26與通道層C26。通道層C26形成於基板110上,並且被絕緣層121所覆蓋,而通道層C26的構成材料可以是半導體材料。The pixel array layer 120 may further include a plurality of control elements 126, such as transistors or diodes. Taking FIG. 1 as an example, each control element 126 may be a thin film transistor (TFT), and includes a gate electrode G26 , a drain electrode D26 , a source electrode S26 and a channel layer C26 . The channel layer C26 is formed on the substrate 110 and covered by the insulating layer 121, and the constituent material of the channel layer C26 may be a semiconductor material.

在同一個控制元件126中,閘極G26形成於絕緣層121上,並且位於通道層C26的正上方。因此,閘極G26與通道層C26重疊,且閘極G26、絕緣層121與通道層C26會形成電容結構。絕緣層122覆蓋閘極G26與絕緣層121,而汲極D26與源極S26形成於絕緣層122上,其中汲極D26與源極S26會穿透絕緣層122與121而連接於下方的通道層C26,以使汲極D26與源極S26兩者能電性連接通道層C26。In the same control element 126, the gate electrode G26 is formed on the insulating layer 121, and is located directly above the channel layer C26. Therefore, the gate electrode G26 overlaps with the channel layer C26, and the gate electrode G26, the insulating layer 121 and the channel layer C26 form a capacitor structure. The insulating layer 122 covers the gate G26 and the insulating layer 121, and the drain D26 and the source S26 are formed on the insulating layer 122, wherein the drain D26 and the source S26 penetrate the insulating layers 122 and 121 and are connected to the channel layer below C26, so that both the drain electrode D26 and the source electrode S26 can be electrically connected to the channel layer C26.

須說明的是,在圖1所示的實施例中,控制元件126為頂閘極型薄膜電晶體(top-gate TFT),但在其他實施例中,控制元件126可以是底閘極型薄膜電晶體(bottom-gate TFT)。因此,圖1僅供舉例說明,並不限制控制元件126僅為頂閘極型薄膜電晶體。It should be noted that, in the embodiment shown in FIG. 1 , the control element 126 is a top-gate thin film transistor (top-gate TFT), but in other embodiments, the control element 126 may be a bottom gate type thin film Transistor (bottom-gate TFT). Therefore, FIG. 1 is for illustration only, and does not limit the control element 126 to be only a top-gate type thin film transistor.

畫素陣列層120可以還包括多個陽極125。這些陽極125可為金屬層,並形成於絕緣層124上,而絕緣層124具有多個接觸窗124h,其中這些陽極125分別延伸至這些接觸窗124h內,並且接觸及連接這些汲極D26,以使這些汲極D26能分別電性連接這些陽極125。The pixel array layer 120 may further include a plurality of anodes 125 . The anodes 125 can be metal layers and are formed on the insulating layer 124, and the insulating layer 124 has a plurality of contact windows 124h, wherein the anodes 125 extend into the contact windows 124h respectively, and contact and connect the drain electrodes D26, so as to The drain electrodes D26 can be electrically connected to the anode electrodes 125 respectively.

畫素定義層127覆蓋這些陽極125與絕緣層124,其中開口127h位於這些陽極125上方,而畫素定義層127在其開口127h處不覆蓋陽極125,以使位於開口127h內的電致發光層128能設置於陽極125上,並且進一步地接觸與連接陽極125。如此,電致發光層128得以電性連接陽極125,其中本實施例的陽極125可以電性連接電致發光層128的電洞傳輸層(未繪示)。The pixel definition layer 127 covers the anodes 125 and the insulating layer 124, wherein the openings 127h are located above the anodes 125, and the pixel definition layer 127 does not cover the anodes 125 at the openings 127h, so that the electroluminescent layer located in the openings 127h 128 can be disposed on the anode 125 and further contact and connect the anode 125. In this way, the electroluminescent layer 128 can be electrically connected to the anode 125 , wherein the anode 125 of the present embodiment can be electrically connected to the hole transport layer (not shown) of the electroluminescent layer 128 .

畫素陣列層120還包括陰極130,其中陰極130設置於畫素陣列層120上,並電性連接這些電致發光層128。以圖1為例,陰極130設置於畫素定義層127上,並且延伸至這些開口127h內,以使陰極130能接觸及連接這些電致發光層128,其中陰極130可連接電致發光層128的電子傳輸層128a,如圖1所示。如此,陰極130能電性連接電致發光層128,而各個電致發光層128可以被夾置在陽極125與陰極130之間。The pixel array layer 120 further includes a cathode 130 , wherein the cathode 130 is disposed on the pixel array layer 120 and is electrically connected to the electroluminescent layers 128 . Taking FIG. 1 as an example, the cathode 130 is disposed on the pixel definition layer 127 and extends into the openings 127h, so that the cathode 130 can contact and connect to the electroluminescent layers 128, wherein the cathode 130 can be connected to the electroluminescent layer 128 The electron transport layer 128a is shown in FIG. 1 . In this way, the cathode 130 can be electrically connected to the electroluminescent layers 128 , and each electroluminescent layer 128 can be sandwiched between the anode 125 and the cathode 130 .

由於控制元件126的汲極D26電性連接陽極125,因此可利用閘極G26來開啟或關閉控制元件126,進而控制電致發光層128發光。另外,畫素陣列層120還可以包括多條掃描線與多條資料線(兩者皆未繪示),其中這些掃描線分別電性連接這些閘極G26,而這些資料線分別電性連接這些源極S26。如此,這些掃描線能開啟或關閉這些控制元件126,以控制這些資料線輸入電流至這些陽極125,進而控制這些電致發光層128發光,促使顯示面板100可以顯示影像。Since the drain electrode D26 of the control element 126 is electrically connected to the anode 125, the gate electrode G26 can be used to turn on or off the control element 126, thereby controlling the electroluminescent layer 128 to emit light. In addition, the pixel array layer 120 may further include a plurality of scan lines and a plurality of data lines (both not shown), wherein the scan lines are respectively electrically connected to the gate electrodes G26, and the data lines are respectively electrically connected to the Source S26. In this way, the scan lines can turn on or off the control elements 126 to control the data lines to input currents to the anodes 125 , thereby controlling the electroluminescent layers 128 to emit light, so that the display panel 100 can display images.

陰極130具有不均勻一致的厚度,其中陰極130在發光區A10的厚度T11大於陰極130在非發光區A11的厚度T12,而厚度T11與厚度T12相差大約在1奈米至22奈米之間。例如,陰極130在發光區A10的厚度T11可介於16奈米至30奈米之間,而陰極130在非發光區A11的厚度T12可介於8奈米至15奈米之間,所以厚度T11與厚度T12可相差在1奈米至22奈米之間。The cathode 130 has a non-uniform thickness, wherein the thickness T11 of the cathode 130 in the light-emitting region A10 is greater than the thickness T12 of the cathode 130 in the non-light-emitting region A11, and the difference between the thickness T11 and the thickness T12 is about 1 nm to 22 nm. For example, the thickness T11 of the cathode 130 in the light-emitting area A10 may be between 16 nm and 30 nm, and the thickness T12 of the cathode 130 in the non-emitting area A11 may be between 8 nm and 15 nm. The difference between T11 and thickness T12 may be between 1 nm and 22 nm.

陰極130可以包括混合層131,其中混合層131設置於畫素陣列層120上,並且分布於這些發光區A10與這些非發光區A11。以圖1為例,混合層131設置於畫素定義層127上,並且全面性地覆蓋畫素定義層127,其中混合層131更覆蓋這些開口127h內的側壁,而且混合層131可依畫素定義層127的表面起伏,共形地(conformally)覆蓋畫素定義層127。因此,混合層131分布於發光區A10與非發光區A11。此外,混合層131可具有厚度T12,如圖1所示。The cathode 130 may include a mixed layer 131, wherein the mixed layer 131 is disposed on the pixel array layer 120 and distributed in the light-emitting areas A10 and the non-light-emitting areas A11. Taking FIG. 1 as an example, the mixed layer 131 is disposed on the pixel definition layer 127 and comprehensively covers the pixel definition layer 127, wherein the mixed layer 131 further covers the sidewalls in the openings 127h, and the mixed layer 131 can be adjusted by pixel The surface relief of the definition layer 127 conformally covers the pixel definition layer 127 . Therefore, the mixed layer 131 is distributed in the light-emitting area A10 and the non-light-emitting area A11. In addition, the mixed layer 131 may have a thickness T12 as shown in FIG. 1 .

陰極130可以還包括多個導電層133,而這些導電層133設置於混合層131上,並分別分布於這些發光區A10。這些導電層133可以分別設置在這些開口127h內,但實質上不設置在開口127h以外的區域,所以這些導電層133分別分布於這些發光區A10,並分別與這些電致發光層128重疊,即這些導電層133分別對準這些電致發光層128。由於這些電致發光層128可以呈陣列排列,因此這些導電層133可以隨著電致發光層128而呈陣列排列。此外,厚度T11實質上等於導電層133的厚度加上混合層131的厚度T12。The cathode 130 may further include a plurality of conductive layers 133, and the conductive layers 133 are disposed on the mixed layer 131 and distributed in the light-emitting regions A10 respectively. The conductive layers 133 may be respectively disposed in the openings 127h, but are not substantially disposed in the regions outside the openings 127h, so the conductive layers 133 are distributed in the light-emitting regions A10 and overlap with the electroluminescent layers 128 respectively, that is, The conductive layers 133 are aligned with the electroluminescent layers 128, respectively. Since the electroluminescent layers 128 can be arranged in an array, the conductive layers 133 can be arranged in an array along with the electroluminescent layers 128 . In addition, the thickness T11 is substantially equal to the thickness of the conductive layer 133 plus the thickness T12 of the mixed layer 131 .

混合層131與導電層133可由金屬材料製成,而整個陰極130可以是金屬膜層,其中混合層131以及導電層133可以採用蒸鍍(evaporation)以及光刻(photolithography)來形成。由於一般蒸鍍不會產生電漿,因此在進行上述蒸鍍以形成陰極130的過程中,電致發光層128不會被電漿損傷,以避免電致發光層128失效或故障,從而讓電致發光層128保有原來的發光功能。The mixed layer 131 and the conductive layer 133 can be made of metal material, and the entire cathode 130 can be a metal film layer, wherein the mixed layer 131 and the conductive layer 133 can be formed by evaporation and photolithography. Since the general vapor deposition does not generate plasma, the electroluminescent layer 128 will not be damaged by the plasma during the above-mentioned vapor deposition to form the cathode 130, so as to prevent the electroluminescent layer 128 from failing or malfunctioning, thereby allowing the electroluminescent layer 128 to fail. The electroluminescent layer 128 retains the original light-emitting function.

由於陰極130在發光區A10的厚度T11大於陰極130在非發光區A11的厚度T12,因此位於發光區A10的部分陰極130具有較厚的厚度(例如介於16奈米至30奈米之間)而具有較低的電阻值,以幫助提升輸入至電致發光層128的電流,從而提升電致發光層128的發光效率。Since the thickness T11 of the cathode 130 in the light-emitting area A10 is greater than the thickness T12 of the cathode 130 in the non-light-emitting area A11, part of the cathode 130 in the light-emitting area A10 has a thicker thickness (for example, between 16 nm and 30 nm). It has a lower resistance value to help increase the current input to the electroluminescent layer 128 , thereby improving the luminous efficiency of the electroluminescent layer 128 .

位於非發光區A11的部分陰極130具有較薄的厚度(例如介於8奈米至15奈米之間),因此光線容易穿透位於非發光區A11的部分陰極130。所以,圖1中的顯示面板100非發光區A11下方可以設置影像感光元件,而影像感光元件能從顯示面板100順利地接收外界而來的光線,以進行拍照或攝影。The part of the cathode 130 in the non-light-emitting area A11 has a relatively thin thickness (eg, between 8 nm and 15 nm), so that light can easily penetrate the part of the cathode 130 in the non-light-emitting area A11. Therefore, an image sensing element can be disposed under the non-light-emitting area A11 of the display panel 100 in FIG. 1 , and the image sensing element can smoothly receive light from the outside world from the display panel 100 for photographing or photographing.

須說明的是,雖然陰極130為金屬層,且在發光區A10處具有較厚的厚度T11,但陰極130不會完全阻擋電致發光層128所發出的光線L1,而大部分的光線L1仍然可以穿透陰極130。所以,顯示面板100所顯示的影像整體上是不會被發光區A10內的陰極130所影響。詳細而言,陰極130的厚度T11約在100奈米以內,例如介於16奈米至30奈米之間,所以大部分的光線L1仍然可以穿透具有厚度T11的部分陰極130。因此,整體而言,陰極130不會影響到顯示面板100所顯示的影像。 It should be noted that although the cathode 130 is a metal layer and has a relatively thick thickness T11 at the light-emitting area A10, the cathode 130 does not completely block the light L1 emitted by the electroluminescent layer 128, and most of the light L1 is still Cathode 130 may be penetrated. Therefore, the image displayed by the display panel 100 is not affected by the cathode 130 in the light emitting area A10 as a whole. In detail, the thickness T11 of the cathode 130 is within about 100 nm, for example, between 16 nm and 30 nm, so most of the light L1 can still penetrate the portion of the cathode 130 with the thickness T11. Therefore, on the whole, the cathode 130 does not affect the image displayed by the display panel 100 .

特別一提的是,在圖1所示的實施例中,導電層133形成於開口127h內,且未覆蓋混合層131在這些開口127h以外的上表面131a。然而,在其他實施例中,導電層133可以覆蓋鄰接開口127h邊緣處的一小部分上表面131a。也就是說,導電層133的邊緣部分會覆蓋到一點上表面131a。由此可知,這些導電層133不覆蓋在這些開口127h以外的上表面131a的至少一部分。此外,由於這些開口127h基本上可視為發光區A10,所以這些導電層133也不覆蓋在這些發光區A10以外的上表面131a的至少一部分。因此,圖1所示的導電層133僅供舉例說明,並非限制導電層133不能覆蓋上表面131a。 It is particularly mentioned that, in the embodiment shown in FIG. 1 , the conductive layer 133 is formed in the openings 127h and does not cover the upper surface 131a of the mixed layer 131 outside the openings 127h. However, in other embodiments, the conductive layer 133 may cover a small portion of the upper surface 131a adjacent the edge of the opening 127h. That is, the edge portion of the conductive layer 133 may cover one point of the upper surface 131a. From this, it can be seen that the conductive layers 133 do not cover at least a part of the upper surface 131a other than the openings 127h. In addition, since the openings 127h can basically be regarded as the light emitting areas A10, the conductive layers 133 also do not cover at least a part of the upper surface 131a outside the light emitting areas A10. Therefore, the conductive layer 133 shown in FIG. 1 is for illustration only, and does not limit that the conductive layer 133 cannot cover the upper surface 131a.

由於混合層131與導電層133可由金屬材料製成,因此混合層131與導電層133皆可包括第一金屬材料,其中混合層131更包括第二金屬材料。第一金屬材料可為導電層133的主要材料,即導電層133主要可用第一金屬材料來製成。在本實施例中,混合層131中的第二金屬材料的體積百分比可約在10%以下,因此混合層131實質上可視為摻雜第二金屬材料的導電層133。然而,在其他實施例中,混合層131中的第二金屬材料的體積百分比 也可超過10%,所以上述體積百分比不限制在10%以下。 Since the mixed layer 131 and the conductive layer 133 can be made of metal materials, both the mixed layer 131 and the conductive layer 133 can include the first metal material, wherein the mixed layer 131 further includes the second metal material. The first metal material may be the main material of the conductive layer 133 , that is, the conductive layer 133 may be mainly made of the first metal material. In this embodiment, the volume percentage of the second metal material in the mixed layer 131 may be less than about 10%, so the mixed layer 131 can be substantially regarded as the conductive layer 133 doped with the second metal material. However, in other embodiments, the volume percentage of the second metal material in the mixed layer 131 It can also exceed 10%, so the above volume percentage is not limited to less than 10%.

第二金屬材料的表面能小於第一金屬材料的表面能,所以混合層131的表面能可以小於導電層133的表面能,而第二金屬材料能修補混合層131的表面缺陷,以使混合層131具有平坦的上表面131a,其中上表面131a的均方根粗糙度(Root Mean Square Roughness,RMS Roughness)可介於0奈米至2奈米之間。如此,即使混合層131具有偏薄的厚度T12,具平坦上表面131a的混合層131仍然具有較低的電阻值,以幫助提升輸入至電致發光層128的電流,從而提升電致發光層128的發光效率。 The surface energy of the second metal material is smaller than that of the first metal material, so the surface energy of the mixed layer 131 may be smaller than that of the conductive layer 133, and the second metal material can repair the surface defects of the mixed layer 131, so that the mixed layer 131 can be repaired. 131 has a flat upper surface 131a, wherein the root mean square roughness (Root Mean Square Roughness, RMS Roughness) of the upper surface 131a may be between 0 nm and 2 nm. In this way, even if the mixed layer 131 has a thin thickness T12 , the mixed layer 131 with the flat upper surface 131 a still has a lower resistance value to help increase the current input to the electroluminescent layer 128 , thereby improving the electroluminescent layer 128 luminous efficiency.

第二金屬材料的最低未占分子軌域(LUMO)可介於電子傳輸層128a與第一金屬材料兩者的最低未占分子軌域之間,所以混合層131的最低未占分子軌域也可介於導電層133與電子傳輸層128a兩者的最低未占分子軌域之間。因此,混合層131的能階(energy level)會介於導電層133的能階與電子傳輸層128a的能階之間。當導電層133的電子傳輸至電子傳輸層128a時,電子會先從導電層133的能階躍遷至混合層131的能階。之後,電子再從混合層131的能階躍遷至電子傳輸層128a。如此,有助於對電致發光層128進行電子注入,從而提升電致發光層128的發光效率。 The lowest unoccupied molecular orbital (LUMO) of the second metal material may be between the lowest unoccupied molecular orbital of both the electron transport layer 128a and the first metal material, so the lowest unoccupied molecular orbital of the mixed layer 131 is also May be between the lowest unoccupied molecular orbitals of both conductive layer 133 and electron transport layer 128a. Therefore, the energy level of the mixed layer 131 is between the energy level of the conductive layer 133 and the energy level of the electron transport layer 128a. When the electrons of the conductive layer 133 are transported to the electron transport layer 128 a, the electrons first transition from the energy level of the conductive layer 133 to the energy level of the mixed layer 131 . After that, electrons transition from the energy level of the mixed layer 131 to the electron transport layer 128a. In this way, it is helpful to inject electrons into the electroluminescent layer 128 , thereby improving the luminous efficiency of the electroluminescent layer 128 .

另外,在第二金屬材料的表面能小於第一金屬材料的表面能,以及第二金屬材料的最低未占分子軌域介於電 子傳輸層128a與第一金屬材料兩者的最低未占分子軌域之間的條件下,第一金屬材料可以是銀,而第二金屬材料可以是鎂、鋁與鐿。不過,第一與第二金屬材料也可為其他金屬材料,並不侷限於前述所舉例的金屬材料。 In addition, the surface energy of the second metal material is smaller than that of the first metal material, and the lowest unoccupied molecular orbital of the second metal material is between the electrical Under conditions between the lowest unoccupied molecular orbitals of the sub-transport layer 128a and the first metal material, the first metal material may be silver, and the second metal material may be magnesium, aluminum, and ytterbium. However, the first and second metal materials can also be other metal materials, and are not limited to the aforementioned metal materials.

圖2是本發明另一實施例的顯示面板的剖面示意圖。請參閱圖2,圖2所示的實施例與前述實施例相似,且圖2所示的顯示面板200與圖1所示的顯示面板100兩者具有相同的功效,其中顯示面板100與200兩者包括相同的元件:基板110與畫素陣列層120。顯示面板100與200之間的差異僅在於:顯示面板200所包括的陰極230不同於前述實施例中的陰極130。以下主要敘述上述差異,而兩者相同之處原則上不再重複敘述。 FIG. 2 is a schematic cross-sectional view of a display panel according to another embodiment of the present invention. Please refer to FIG. 2 , the embodiment shown in FIG. 2 is similar to the previous embodiment, and the display panel 200 shown in FIG. 2 has the same function as the display panel 100 shown in FIG. 1 , wherein the display panels 100 and 200 are both It includes the same elements: the substrate 110 and the pixel array layer 120 . The only difference between the display panels 100 and 200 is that the cathode 230 included in the display panel 200 is different from the cathode 130 in the foregoing embodiments. The above differences are mainly described below, and the similarities between the two will not be repeated in principle.

在顯示面板200中,陰極230包括混合層231與多個導電層233,其中混合層231的構成材料可相同於混合層131的構成材料,而導電層233的構成材料可相同於導電層133的構成材料。換句話說,混合層231與各個導電層233皆包括前述第一金屬材料,而混合層231更包括前述第二金屬材料,其中混合層231中的第二金屬材料的體積百分比也可以約在10%以下。 In the display panel 200 , the cathode 230 includes a mixed layer 231 and a plurality of conductive layers 233 , wherein the material of the mixed layer 231 can be the same as the material of the mixed layer 131 , and the material of the conductive layer 233 can be the same as the material of the conductive layer 133 constituent material. In other words, the mixed layer 231 and each conductive layer 233 both include the aforementioned first metal material, and the mixed layer 231 further includes the aforementioned second metal material, wherein the volume percentage of the second metal material in the mixed layer 231 can also be about 10 %the following.

混合層231與這些導電層233皆設置於畫素陣列層120上,其中混合層231分布於非發光區A11,但不分布於發光區A10。例如,混合層231設置在畫素定義層127上,並且位於開口127h以外的畫素定義層127表面上,但不分布於開口127h內,如圖2所示。因此,混合 層231的形狀可為網狀。這些導電層233分別分布於這些發光區A10,例如分別分布在這些開口127h內。 The mixed layer 231 and the conductive layers 233 are all disposed on the pixel array layer 120 , wherein the mixed layer 231 is distributed in the non-light-emitting area A11 but not distributed in the light-emitting area A10 . For example, the mixed layer 231 is disposed on the pixel definition layer 127 and is located on the surface of the pixel definition layer 127 outside the opening 127h, but not distributed in the opening 127h, as shown in FIG. 2 . Therefore, mixed The shape of the layer 231 may be mesh. The conductive layers 233 are respectively distributed in the light emitting regions A10, for example, in the openings 127h.

這些導電層233分別與這些電致發光層128重疊,並且電性連接混合層231與這些電致發光層128,以使陰極230電性連接這些電致發光層128。各個導電層233的厚度T21大於混合層231的厚度T22。所以,陰極230在發光區A10的厚度(即厚度T21)也大於陰極230在非發光區A11的厚度(即厚度T22)。此外,厚度T21的範圍可等於前述厚度T11的範圍,而厚度T22的範圍可等於前述厚度T12的範圍。 The conductive layers 233 overlap with the electroluminescent layers 128 respectively, and are electrically connected to the mixed layer 231 and the electroluminescent layers 128 , so that the cathode 230 is electrically connected to the electroluminescent layers 128 . The thickness T21 of each conductive layer 233 is greater than the thickness T22 of the mixed layer 231 . Therefore, the thickness of the cathode 230 in the light-emitting region A10 (ie, the thickness T21 ) is also greater than the thickness of the cathode 230 in the non-light-emitting region A11 (ie, the thickness T22 ). Furthermore, the range of the thickness T21 may be equal to the range of the aforementioned thickness T11 , and the range of the thickness T22 may be equal to the aforementioned range of the thickness T12 .

特別一提的是,導電層233與133的形成方法可以相同,而混合層231與131的形成方法可以相同。也就是說,導電層233與混合層231可採用蒸鍍與光刻來形成,所以這些導電層233的形狀可由光罩來設計。上述光罩可將導電層233設計成具有較大的寬度,以使各個導電層233的寬度能大於開口127h的口徑,從而讓導電層233能覆蓋鄰接開口127h邊緣處的一部分混合層231,但不覆蓋開口127h(即發光區A10)以外的其他部分混合層231的上表面,如圖2所示。如此,各個導電層233能接觸混合層231,以確保這些導電層233電性連接混合層231,從而避免導電層233與混合層231之間發生斷路或接觸不良。 It is particularly mentioned that the formation methods of the conductive layers 233 and 133 can be the same, and the formation methods of the mixed layers 231 and 131 can be the same. That is, the conductive layer 233 and the mixed layer 231 can be formed by vapor deposition and photolithography, so the shape of these conductive layers 233 can be designed by a photomask. The above-mentioned mask can design the conductive layer 233 to have a larger width, so that the width of each conductive layer 233 can be larger than the diameter of the opening 127h, so that the conductive layer 233 can cover a part of the mixed layer 231 adjacent to the edge of the opening 127h, but Other parts of the upper surface of the mixed layer 231 other than the opening 127h (ie, the light emitting area A10 ) are not covered, as shown in FIG. 2 . In this way, each conductive layer 233 can be in contact with the mixed layer 231 to ensure that the conductive layers 233 are electrically connected to the mixed layer 231 , thereby avoiding disconnection or poor contact between the conductive layer 233 and the mixed layer 231 .

圖3是本發明另一實施例的顯示面板的剖面示意圖。請參閱圖3,圖3所示的實施例與圖1所示的實施例 相似,其中圖3中的顯示面板300與圖1中的顯示面板100皆具有相同的功效,並包括相同的元件:基板110與畫素陣列層120。以下主要敘述顯示面板300與100之間的差異,而兩者相同之處原則上不再重複敘述。 3 is a schematic cross-sectional view of a display panel according to another embodiment of the present invention. Please refer to FIG. 3, the embodiment shown in FIG. 3 and the embodiment shown in FIG. 1 Similarly, the display panel 300 in FIG. 3 has the same function as the display panel 100 in FIG. 1 , and includes the same elements: the substrate 110 and the pixel array layer 120 . The differences between the display panels 300 and 100 are mainly described below, and the similarities between the two will not be repeated in principle.

有別於前述實施例中的顯示面板100,顯示面板300包括陰極330,而陰極330包括緩衝層332與導電層333,其中導電層333與緩衝層332皆設置於畫素陣列層120上。緩衝層332分布於這些非發光區A11,但不分布於這些發光區A10。導電層333分布於這些發光區A10與這些非發光區A11,並覆蓋緩衝層332。 Different from the display panel 100 in the foregoing embodiment, the display panel 300 includes a cathode 330 , and the cathode 330 includes a buffer layer 332 and a conductive layer 333 , wherein the conductive layer 333 and the buffer layer 332 are both disposed on the pixel array layer 120 . The buffer layers 332 are distributed in the non-light-emitting regions A11, but not distributed in the light-emitting regions A10. The conductive layers 333 are distributed in the light-emitting regions A10 and the non-light-emitting regions A11 and cover the buffer layer 332 .

以圖3為例,導電層333與緩衝層332皆設置畫素定義層127上,其中緩衝層332分布於開口127h以外的畫素定義層127表面上,但不分布於開口127h內,所以緩衝層332的形狀可為網狀。導電層333全面性覆蓋畫素定義層127與緩衝層332,並且更覆蓋這些開口127h內的側壁,所以導電層333分布於發光區A10與非發光區A11。此外,導電層333具有不均勻一致的厚度。 Taking FIG. 3 as an example, both the conductive layer 333 and the buffer layer 332 are disposed on the pixel definition layer 127, wherein the buffer layer 332 is distributed on the surface of the pixel definition layer 127 outside the opening 127h, but not distributed in the opening 127h, so the buffer layer 332 is distributed on the surface of the pixel definition layer 127 outside the opening 127h. The shape of layer 332 may be mesh. The conductive layer 333 comprehensively covers the pixel definition layer 127 and the buffer layer 332, and further covers the sidewalls in the openings 127h, so the conductive layer 333 is distributed in the light-emitting area A10 and the non-light-emitting area A11. In addition, the conductive layer 333 has a non-uniform thickness.

從圖3來看,導電層333在發光區A10的厚度T33a明顯大於導電層333在非發光區A11的厚度T33b。緩衝層332可以具有相當薄的厚度T32,其可小於或等於1奈米。由於緩衝層332的厚度T32相當薄,因此陰極330在發光區A10的厚度(等於厚度T33a)仍會大於陰極330在非發光區A11的厚度(等於厚度T32加厚度T33b)。厚度T33a的範圍可等於厚度T11的範 圍,而陰極330在非發光區A11的厚度(等於厚度T32加厚度T33b)的範圍實質上可等於厚度T12的範圍。 From FIG. 3 , the thickness T33a of the conductive layer 333 in the light-emitting area A10 is significantly larger than the thickness T33b of the conductive layer 333 in the non-light-emitting area A11. The buffer layer 332 may have a relatively thin thickness T32, which may be less than or equal to 1 nm. Since the thickness T32 of the buffer layer 332 is relatively thin, the thickness of the cathode 330 in the light-emitting region A10 (equal to the thickness T33a) is still greater than the thickness of the cathode 330 in the non-light-emitting region A11 (equal to the thickness T32 plus the thickness T33b). The range of thickness T33a may be equal to the range of thickness T11 The thickness of the cathode 330 in the non-light-emitting area A11 (equal to the thickness T32 plus the thickness T33b) can be substantially equal to the range of the thickness T12.

導電層333的構成材料可相同於導電層133的構成材料,所以導電層333可包括前述第一金屬材料。緩衝層332的表面能可小於導電層333的表面能。例如,緩衝層332可由前述第二金屬材料製成,其中導電層333與緩衝層332兩者可採用蒸鍍來形成。由於緩衝層332的表面能可以小於導電層333的表面能,所以在緩衝層332上形成導電層333的過程中(例如進行蒸鍍),導電層333可易於被分散在緩衝層332上,以使導電層333能形成平坦的表面,其均方根粗糙度(RMS Roughness)可以介於0奈米至2奈米之間。 The constituent material of the conductive layer 333 may be the same as the constituent material of the conductive layer 133 , so the conductive layer 333 may include the aforementioned first metal material. The surface energy of the buffer layer 332 may be smaller than that of the conductive layer 333 . For example, the buffer layer 332 can be made of the aforementioned second metal material, wherein both the conductive layer 333 and the buffer layer 332 can be formed by evaporation. Since the surface energy of the buffer layer 332 may be smaller than that of the conductive layer 333, during the process of forming the conductive layer 333 on the buffer layer 332 (eg, evaporation), the conductive layer 333 can be easily dispersed on the buffer layer 332 to The conductive layer 333 can form a flat surface, and its root mean square roughness (RMS Roughness) can be between 0 nm and 2 nm.

如此,即使導電層333具有偏薄的厚度T33b,具有平坦表面的導電層333仍然具有較低的電阻值以幫助提升輸入至電致發光層128的電流。此外,緩衝層332的最低未占分子軌域可介於電子傳輸層128a與導電層333兩者的最低未占分子軌域之間,因此緩衝層332的能階會介於導電層333的能階與電子傳輸層128a的能階之間,從而有助於對電致發光層128進行電子注入,提升電致發光層128的發光效率。 In this way, even if the conductive layer 333 has a thin thickness T33b, the conductive layer 333 with a flat surface still has a lower resistance value to help increase the current input to the electroluminescent layer 128 . In addition, the lowest unoccupied molecular orbital region of the buffer layer 332 may be between the lowest unoccupied molecular orbital regions of the electron transport layer 128 a and the conductive layer 333 , so the energy level of the buffer layer 332 will be between the energy level of the conductive layer 333 The level is between the energy level of the electron transport layer 128 a , so as to facilitate electron injection into the electroluminescent layer 128 and improve the luminous efficiency of the electroluminescent layer 128 .

在本實施例中,導電層333更可以採用光刻來形成,並且可以分成二次製程來形成。具體而言,導電層333可包括第一次導電層333a與第二次導電層333b,其中第一次導電層333a先形成於非發光區A11。之後,第二次 導電層333b才形成於發光區A10內。 In this embodiment, the conductive layer 333 may be formed by photolithography, and may be formed by a secondary process. Specifically, the conductive layer 333 may include a first conductive layer 333a and a second conductive layer 333b, wherein the first conductive layer 333a is first formed in the non-light-emitting area A11. After that, the second time The conductive layer 333b is formed in the light emitting area A10.

在形成第二次導電層333b的過程中,可以先後進行蒸鍍與光刻。光刻所使用的光罩可以將第二次導電層333b設計成具有較大的寬度,以使第二次導電層333的寬度能大於開口127h的口徑。如此,第二次導電層333b能覆蓋鄰接開口127h邊緣處的一部分第一次導電層333a以確保第二次導電層333b電性連接第一次導電層333a。所以,第二次導電層333b會在開口127h的邊緣處形成凸起部,如圖3所示。 In the process of forming the second conductive layer 333b, evaporation and photolithography may be performed successively. The photomask used in photolithography can design the second conductive layer 333b to have a larger width, so that the width of the second conductive layer 333 can be larger than the diameter of the opening 127h. In this way, the second conductive layer 333b can cover a portion of the first conductive layer 333a adjacent to the edge of the opening 127h to ensure that the second conductive layer 333b is electrically connected to the first conductive layer 333a. Therefore, the second conductive layer 333b forms a raised portion at the edge of the opening 127h, as shown in FIG. 3 .

圖4是本發明另一實施例的顯示面板的剖面示意圖。請參閱圖4,圖4所示的顯示面板400相似於圖2所示的顯示面板200,且兩者具有相同的功效,並包括基板110與畫素陣列層120。以下主要敘述顯示面板200與400之間的差異,即顯示面板400所包括的陰極430。顯示面板200與400兩者相同之處原則上不再重複敘述。 4 is a schematic cross-sectional view of a display panel according to another embodiment of the present invention. Please refer to FIG. 4 , the display panel 400 shown in FIG. 4 is similar to the display panel 200 shown in FIG. 2 , and both have the same functions, and include the substrate 110 and the pixel array layer 120 . The following mainly describes the difference between the display panels 200 and 400 , that is, the cathode 430 included in the display panel 400 . In principle, the similarities between the display panels 200 and 400 will not be repeated.

有別於圖2中的陰極230,圖4中的陰極430不僅包括混合層231與多個導電層233,而且還包括緩衝層332。混合層231、緩衝層332與這些導電層233皆設置於畫素陣列層120上,其中混合層231與緩衝層332皆設置於畫素定義層127上,並且分布於這些非發光區A11。混合層231覆蓋緩衝層332,而緩衝層332可被夾置在混合層231與畫素定義層127之間,如圖4所示。 Different from the cathode 230 in FIG. 2 , the cathode 430 in FIG. 4 not only includes the mixed layer 231 and the plurality of conductive layers 233 , but also includes the buffer layer 332 . The mixed layer 231 , the buffer layer 332 and the conductive layers 233 are all disposed on the pixel array layer 120 , wherein the mixed layer 231 and the buffer layer 332 are all disposed on the pixel definition layer 127 and distributed in the non-emitting areas A11 . The mixed layer 231 covers the buffer layer 332, and the buffer layer 332 may be sandwiched between the mixed layer 231 and the pixel definition layer 127, as shown in FIG. 4 .

圖5是本發明另一實施例的顯示面板的剖面示意圖。請參閱圖5,圖5所示的顯示面板500與圖1所示的 顯示面板100相似,且兩者具有相同的功效,因此顯示面板500與100兩者相同之處原則上不再重複敘述。顯示面板500與100之間的差異僅在於:顯示面板500的陰極530不僅包括混合層131與導電層133,還包括緩衝層332。緩衝層332僅分布於非發光區A11,而混合層131不僅覆蓋畫素定義層127,且還覆蓋緩衝層332,以使緩衝層332被夾置於畫素定義層127與混合層131之間。 5 is a schematic cross-sectional view of a display panel according to another embodiment of the present invention. Please refer to FIG. 5 , the display panel 500 shown in FIG. 5 is the same as the display panel 500 shown in FIG. 1 . The display panels 100 are similar, and both have the same functions, so the similarities between the display panels 500 and 100 will not be repeated in principle. The only difference between the display panels 500 and 100 is that the cathode 530 of the display panel 500 not only includes the mixed layer 131 and the conductive layer 133 , but also includes the buffer layer 332 . The buffer layer 332 is only distributed in the non-light-emitting area A11, and the mixed layer 131 not only covers the pixel definition layer 127, but also covers the buffer layer 332, so that the buffer layer 332 is sandwiched between the pixel definition layer 127 and the mixed layer 131 .

綜上所述,在本發明至少一實施例的顯示面板具有厚度不均勻一致的陰極,其中陰極在發光區的厚度大於陰極在非發光區的厚度。換句話說,位於發光區的部分陰極具有較厚的厚度,而位於非發光區的部分陰極具有較薄的厚度。因此,在非發光區內的陰極容易被光線穿透,以使設置在非發光區下方的影像感光元件能從顯示面板順利地接收外界而來的光線,以進行拍照或攝影。在發光區內的陰極具有較低的電阻值,以幫助提升輸入至電致發光層的電流,從而提升電致發光層的發光效率。 To sum up, in at least one embodiment of the present invention, the display panel has cathodes with non-uniform thicknesses, wherein the thickness of the cathodes in the light-emitting region is greater than the thickness of the cathodes in the non-light-emitting regions. In other words, a portion of the cathode located in the light-emitting region has a thicker thickness, while a portion of the cathode located in the non-light-emitting region has a thinner thickness. Therefore, the cathode in the non-light-emitting area is easily penetrated by light, so that the image-sensing element disposed under the non-light-emitting area can smoothly receive the light from the outside from the display panel for photographing or photographing. The cathode in the light-emitting region has a lower resistance value to help increase the current input to the electroluminescent layer, thereby improving the light-emitting efficiency of the electroluminescent layer.

雖然本發明已以實施例揭露如上,然其並非用以限定本發明,本發明所屬技術領域中具有通常知識者,在不脫離本發明精神和範圍內,當可作些許更動與潤飾,因此本發明保護範圍當視後附的申請專利範圍所界定者為準。 Although the present invention has been disclosed above by the embodiments, it is not intended to limit the present invention. Those with ordinary knowledge in the technical field to which the present invention pertains can make some changes and modifications without departing from the spirit and scope of the present invention. The scope of protection of the invention shall be determined by the scope of the appended patent application.

100、200、300、400、500:顯示面板 100, 200, 300, 400, 500: Display panel

110:基板 110: Substrate

120:畫素陣列層 120: pixel array layer

121、122、123、124:絕緣層 121, 122, 123, 124: insulating layer

124h:接觸窗 124h: Contact window

125:陽極 125: Anode

126:控制元件 126: Control elements

127:畫素定義層 127: Pixel Definition Layer

127h:開口 127h: Opening

128:電致發光層 128: Electroluminescent layer

128a:電子傳輸層 128a: electron transport layer

130、230、330、430、530:陰極 130, 230, 330, 430, 530: Cathode

131、231:混合層 131, 231: Hybrid layer

131a:上表面 131a: upper surface

133、233、333:導電層 133, 233, 333: Conductive layer

332:緩衝層 332: Buffer Layer

A10:發光區 A10: Light-emitting area

A11:非發光區 A11: Non-emitting area

C26:通道層 C26: Channel Layer

D26:汲極 D26: drain

G26:閘極 G26: Gate

S26:源極 S26: Source

L1:光線 L1: light

T11、T12、T21、T22、T32、T33a、T33b:厚度 T11, T12, T21, T22, T32, T33a, T33b: Thickness

圖1是本發明至少一實施例的顯示面板的剖面示意圖。 圖2是本發明另一實施例的顯示面板的剖面示意圖。 圖3是本發明另一實施例的顯示面板的剖面示意圖。 圖4是本發明另一實施例的顯示面板的剖面示意圖。 圖5是本發明另一實施例的顯示面板的剖面示意圖。 FIG. 1 is a schematic cross-sectional view of a display panel according to at least one embodiment of the present invention. FIG. 2 is a schematic cross-sectional view of a display panel according to another embodiment of the present invention. 3 is a schematic cross-sectional view of a display panel according to another embodiment of the present invention. 4 is a schematic cross-sectional view of a display panel according to another embodiment of the present invention. 5 is a schematic cross-sectional view of a display panel according to another embodiment of the present invention.

100:顯示面板 100: Display panel

110:基板 110: Substrate

120:畫素陣列層 120: pixel array layer

121、122、123、124:絕緣層 121, 122, 123, 124: insulating layer

124h:接觸窗 124h: Contact window

125:陽極 125: Anode

126:控制元件 126: Control elements

127:畫素定義層 127: Pixel Definition Layer

127h:開口 127h: Opening

128:電致發光層 128: Electroluminescent layer

128a:電子傳輸層 128a: electron transport layer

130:陰極 130: Cathode

131:混合層 131: Blend Layer

131a:上表面 131a: upper surface

133:導電層 133: Conductive layer

A10:發光區 A10: Light-emitting area

A11:非發光區 A11: Non-emitting area

C26:通道層 C26: Channel Layer

D26:汲極 D26: drain

G26:閘極 G26: Gate

S26:源極 S26: Source

L1:光線 L1: light

T11、T12:厚度 T11, T12: Thickness

Claims (16)

一種顯示面板,包括:一基板;一畫素陣列層,設置於該基板上,並具有多個發光區與多個非發光區,其中該畫素陣列層包括多個電致發光層,而該些電致發光層分別位於該些發光區;以及一陰極,設置於該畫素陣列層上,並電性連接該些電致發光層,其中該陰極在該發光區的厚度大於該陰極在該非發光區的厚度,且該陰極在該發光區的厚度與該陰極在該非發光區的厚度相差在1奈米至22奈米之間,其中該陰極包括:一混合層,設置於該畫素陣列層上,並具有一上表面;多個導電層,設置於該混合層上,並分布於該些發光區,其中該些導電層分別與該些電致發光層重疊,並且不覆蓋在該些發光區以外的該上表面的至少一部分。 A display panel, comprising: a substrate; a pixel array layer disposed on the substrate and having a plurality of light-emitting regions and a plurality of non-light-emitting regions, wherein the pixel array layer includes a plurality of electroluminescent layers, and the The electroluminescent layers are respectively located in the light-emitting regions; and a cathode is disposed on the pixel array layer and electrically connected to the electroluminescent layers, wherein the thickness of the cathode in the light-emitting region is greater than that of the cathode in the non-electroluminescent region The thickness of the light-emitting region, and the difference between the thickness of the cathode in the light-emitting region and the thickness of the cathode in the non-light-emitting region is between 1 nm and 22 nm, wherein the cathode comprises: a mixed layer disposed on the pixel array layer, and has an upper surface; a plurality of conductive layers are arranged on the mixed layer and distributed in the light-emitting regions, wherein the conductive layers respectively overlap with the electroluminescent layers and do not cover the at least a portion of the upper surface outside the light emitting area. 如請求項1所述的顯示面板,其中該陰極在該發光區的厚度介於16奈米至30奈米之間。 The display panel of claim 1, wherein the thickness of the cathode in the light-emitting region is between 16 nm and 30 nm. 如請求項1或2所述的顯示面板,其中該陰極在該非發光區的厚度介於8奈米至15奈米之間。 The display panel according to claim 1 or 2, wherein the thickness of the cathode in the non-light-emitting region is between 8 nm and 15 nm. 如請求項1所述的顯示面板,其中該混合層分布於該些發光區與該些非發光區。 The display panel of claim 1, wherein the mixed layer is distributed in the light-emitting regions and the non-light-emitting regions. 如請求項4所述的顯示面板,其中該混合層與該導電層皆包括一第一金屬材料,而該混合層更包括一第二金屬材料,其中該第二金屬材料的表面能小於該第一金屬材料的表面能。 The display panel of claim 4, wherein the mixed layer and the conductive layer both comprise a first metal material, and the mixed layer further comprises a second metal material, wherein the surface energy of the second metal material is smaller than that of the first metal material The surface energy of a metal material. 如請求項5所述的顯示面板,其中該混合層中的該第二金屬材料的體積百分比約在10%以下。 The display panel of claim 5, wherein the volume percentage of the second metal material in the mixed layer is about 10% or less. 如請求項4所述的顯示面板,其中各該電致發光層包括一電子傳輸層,該混合層與該導電層皆包括一第一金屬材料,而該混合層更包括一第二金屬材料,其中該第二金屬材料的最低未占分子軌域介於該電子傳輸層與該第一金屬材料兩者的最低未占分子軌域之間。 The display panel of claim 4, wherein each of the electroluminescent layers includes an electron transport layer, the mixed layer and the conductive layer both include a first metal material, and the mixed layer further includes a second metal material, Wherein the lowest unoccupied molecular orbital of the second metal material is between the lowest unoccupied molecular orbital of both the electron transport layer and the first metal material. 如請求項4所述的顯示面板,其中該陰極還包括一緩衝層,該緩衝層設置於該畫素陣列層上,並且分布於該些非發光區,其中該混合層覆蓋該緩衝層。 The display panel of claim 4, wherein the cathode further comprises a buffer layer, the buffer layer is disposed on the pixel array layer and distributed in the non-light-emitting regions, wherein the mixed layer covers the buffer layer. 如請求項1所述的顯示面板,其中該混合層分布於該些非發光區,但不分布於該些發光區,而該些導電層電性連接該混合層,其中各該導電層的厚度大於該混合層的厚度。 The display panel as claimed in claim 1, wherein the mixed layer is distributed in the non-light-emitting regions but not in the light-emitting regions, and the conductive layers are electrically connected to the mixed layer, wherein the thickness of each conductive layer is greater than the thickness of the mixed layer. 如請求項9所述的顯示面板,其中該混合層與各該導電層皆包括一第一金屬材料,而該混合層更包括一第二金屬材料,其中該第二金屬材料的表面能小於該第一金屬材料的表面能。 The display panel of claim 9, wherein the mixed layer and each of the conductive layers comprise a first metal material, and the mixed layer further comprises a second metal material, wherein the surface energy of the second metal material is smaller than the surface energy of the second metal material Surface energy of the first metallic material. 如請求項10所述的顯示面板,其中該混合層中的該第二金屬材料的體積百分比約在10%以下。 The display panel of claim 10, wherein the volume percentage of the second metal material in the mixed layer is about 10% or less. 如請求項9所述的顯示面板,其中各該電致發光層包括一電子傳輸層,該混合層與各該導電層皆包括一第一金屬材料,而該混合層更包括一第二金屬材料,其中該第二金屬材料的最低未占分子軌域介於該電子傳輸層與該第一金屬材料兩者的最低未占分子軌域之間。 The display panel of claim 9, wherein each of the electroluminescent layers includes an electron transport layer, the mixed layer and each of the conductive layers both include a first metal material, and the mixed layer further includes a second metal material , wherein the lowest unoccupied molecular orbital of the second metal material is between the lowest unoccupied molecular orbital of both the electron transport layer and the first metal material. 如請求項9所述的顯示面板,其中該陰極還包括一緩衝層,該緩衝層設置於該畫素陣列層上,並且分布於該些非發光區,其中該混合層覆蓋該緩衝層。 The display panel of claim 9, wherein the cathode further comprises a buffer layer, the buffer layer is disposed on the pixel array layer and distributed in the non-light-emitting regions, wherein the mixed layer covers the buffer layer. 一種顯示面板,包括:一基板;一畫素陣列層,設置於該基板上,並具有多個發光區與多個非發光區,其中該畫素陣列層包括多個電致發光層,而該些電致發光層分別位於該些發光區;以及一陰極,設置於該畫素陣列層上,並電性連接該些電致 發光層,其中該陰極在該發光區的厚度大於該陰極在該非發光區的厚度,且該陰極在該發光區的厚度與該陰極在該非發光區的厚度相差在1奈米至22奈米之間,其中該陰極包括:一緩衝層,設置於該畫素陣列層上,並分布於該些非發光區,但不分布於該些發光區;以及一導電層,設置於該畫素陣列層上,並分布於該些發光區與該些非發光區,其中該導電層覆蓋該緩衝層,且該導電層在該發光區的厚度大於該導電層在該非發光區的厚度。 A display panel, comprising: a substrate; a pixel array layer disposed on the substrate and having a plurality of light-emitting regions and a plurality of non-light-emitting regions, wherein the pixel array layer includes a plurality of electroluminescent layers, and the The electroluminescent layers are respectively located in the light-emitting regions; and a cathode is disposed on the pixel array layer and electrically connected to the electroluminescent The light-emitting layer, wherein the thickness of the cathode in the light-emitting region is greater than the thickness of the cathode in the non-light-emitting region, and the thickness of the cathode in the light-emitting region differs from the thickness of the cathode in the non-light-emitting region by 1 nm to 22 nm wherein the cathode comprises: a buffer layer disposed on the pixel array layer and distributed in the non-light emitting regions but not distributed in the light emitting regions; and a conductive layer disposed on the pixel array layer on the light-emitting regions and the non-light-emitting regions, wherein the conductive layer covers the buffer layer, and the thickness of the conductive layer in the light-emitting region is greater than the thickness of the conductive layer in the non-light-emitting region. 如請求項14所述的顯示面板,其中該緩衝層的表面能小於該導電層的表面能。 The display panel of claim 14, wherein the surface energy of the buffer layer is smaller than the surface energy of the conductive layer. 如請求項14所述的顯示面板,其中各該電致發光層包括一電子傳輸層,該緩衝層的最低未占分子軌域介於該電子傳輸層與該導電層兩者的最低未占分子軌域之間。 The display panel of claim 14, wherein each of the electroluminescent layers includes an electron transport layer, and a lowest unoccupied molecular orbital of the buffer layer is between the lowest unoccupied molecules of both the electron transport layer and the conductive layer between orbits.
TW109120445A 2020-06-17 2020-06-17 Display panel TWI750698B (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
TW109120445A TWI750698B (en) 2020-06-17 2020-06-17 Display panel
CN202011442607.7A CN112563435B (en) 2020-06-17 2020-12-08 Display panel

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW109120445A TWI750698B (en) 2020-06-17 2020-06-17 Display panel

Publications (2)

Publication Number Publication Date
TWI750698B true TWI750698B (en) 2021-12-21
TW202201488A TW202201488A (en) 2022-01-01

Family

ID=75062576

Family Applications (1)

Application Number Title Priority Date Filing Date
TW109120445A TWI750698B (en) 2020-06-17 2020-06-17 Display panel

Country Status (2)

Country Link
CN (1) CN112563435B (en)
TW (1) TWI750698B (en)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW200505285A (en) * 2003-07-25 2005-02-01 Sanyo Electric Co Electroluminescence element and electroluminescence panel
TW201413933A (en) * 2012-09-21 2014-04-01 Samsung Display Co Ltd Organic light-emitting display apparatus and method of manufacturing the same
TWI677979B (en) * 2019-03-21 2019-11-21 友達光電股份有限公司 Display panel and method for manufacturing the same

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106654047B (en) * 2016-12-22 2019-02-01 武汉华星光电技术有限公司 OLED display panel and preparation method thereof
CN109166905B (en) * 2018-09-17 2021-02-02 武汉天马微电子有限公司 Display panel and display device thereof

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW200505285A (en) * 2003-07-25 2005-02-01 Sanyo Electric Co Electroluminescence element and electroluminescence panel
TW201413933A (en) * 2012-09-21 2014-04-01 Samsung Display Co Ltd Organic light-emitting display apparatus and method of manufacturing the same
TWI677979B (en) * 2019-03-21 2019-11-21 友達光電股份有限公司 Display panel and method for manufacturing the same

Also Published As

Publication number Publication date
TW202201488A (en) 2022-01-01
CN112563435B (en) 2023-07-18
CN112563435A (en) 2021-03-26

Similar Documents

Publication Publication Date Title
US9166204B2 (en) Organic light-emitting diode and method of fabricating the same
US9209231B2 (en) Array substrate, method for fabricating the same, and OLED display device
WO2018113018A1 (en) Oled display panel and manufacturing method therefor
WO2018233297A1 (en) Organic light-emitting diode display panel and manufacturing method therefor, and display apparatus
US20220376001A1 (en) Oled display panel and preparation method therefor, and display apparatus
TW201917882A (en) Organic light-emitting diode display
US20220037616A1 (en) Display substrate, manufacturing method thereof and display device
US20210367186A1 (en) Oled display panel and manufacturing method
US8803421B2 (en) Display with organic light emitting elements
JP4637831B2 (en) ORGANIC ELECTROLUMINESCENCE ELEMENT, ITS MANUFACTURING METHOD, AND DISPLAY DEVICE
KR20120039874A (en) Organic electro luminescent device
WO2020224143A1 (en) Display panel and manufacturing method therefor
US9899455B2 (en) Organic light emitting diode display
JP6223070B2 (en) Organic EL display device and method of manufacturing organic EL display device
US9048458B2 (en) Method of fabricating pixel structure for organic light-emitting display
TWI414203B (en) A manufacturing method and a display device of a display device
US20230032598A1 (en) Display panel, display apparatus, and manufacturing method for display panel
CN112103398A (en) Display panel
US9406732B2 (en) Organic light emitting diode display device and fabricating method thereof
TWI750698B (en) Display panel
US7656086B2 (en) Organic light emitting diode display and method of manufacture thereof
CN212934665U (en) Display panel
JP2010153171A (en) Organic el device
KR101578703B1 (en) Dual panel type organic electro luminescent device and method of fabricating the same
US11968853B2 (en) Organic electroluminescent structure and display device