TWI729807B - Flyback power converter and active clamp snubber and overcharging protection circuit thereof - Google Patents
Flyback power converter and active clamp snubber and overcharging protection circuit thereof Download PDFInfo
- Publication number
- TWI729807B TWI729807B TW109115894A TW109115894A TWI729807B TW I729807 B TWI729807 B TW I729807B TW 109115894 A TW109115894 A TW 109115894A TW 109115894 A TW109115894 A TW 109115894A TW I729807 B TWI729807 B TW I729807B
- Authority
- TW
- Taiwan
- Prior art keywords
- buffer
- circuit
- capacitor
- control switch
- current
- Prior art date
Links
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of dc power input into dc power output
- H02M3/22—Conversion of dc power input into dc power output with intermediate conversion into ac
- H02M3/24—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
- H02M3/28—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
- H02M3/325—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
- H02M3/335—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/33507—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters
- H02M3/33523—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters with galvanic isolation between input and output of both the power stage and the feedback loop
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/32—Means for protecting converters other than automatic disconnection
- H02M1/34—Snubber circuits
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Dc-Dc Converters (AREA)
Abstract
Description
本發明係有關一種返馳式電源轉換器,特別是指一種具有緩衝電容之返馳式電源轉換器。本發明也有關於返馳式電源轉換器之主動箝位緩衝器。 The present invention relates to a flyback power converter, in particular to a flyback power converter with a buffer capacitor. The present invention also relates to an active clamp buffer of a flyback power converter.
圖1揭示一種先前技術之具有緩衝器(snubber)電路之返馳式電源轉換器(返馳式電源轉換器1),返馳式電源轉換器1用以將輸入電源轉換為輸出電源,其包含變壓器10、緩衝器電路20、一次側控制電路30以及一次側開關S1。緩衝器電路20具有緩衝電容Cs、緩衝電阻Rs與緩衝二極體Dsnb,形成被動緩衝器(passive snubber)。該被動緩衝器於一次側開關S1不導通時被動地導通,使一次側繞組W1之漏感(leakage inductance)Lr於一次側開關S1導通時所儲存之能量,可藉由此被動緩衝器儲存於緩衝電容Cs之中,並消耗於緩衝電阻Rs,以避免一次側開關S1切換時造成的脈衝電壓過高,損壞電路元件。
Figure 1 shows a prior art flyback power converter (flyback power converter 1) with a snubber circuit. The
如圖1所示,一次側控制電路30控制一次側開關S1以切換變壓器10中之一次側繞組W1,而將輸入電源轉換為輸出電源,使二次側繞組W2於輸出節點OUT產生輸出電源。其中,輸入電源包括輸入電壓Vin與輸入電流Iin,輸出電源包括輸出電壓Vout與輸出電流Iout。當一次側開關S1導通時,電能儲存於一次側繞組W1;當一次側開關S1不導通時,儲存於一次側繞組W1的電能將由一次側繞組W1轉移至二次側繞組W2,而在輸出節點OUT產生輸出電源。當一次側開關S1由導通轉為不導通時,漏感電流Ir流經緩衝二極體Dsnb而對緩衝電容Cs充電,而緩衝電阻Rs則消耗過多的電能。緩衝電容Cs、緩衝電阻Rs與緩衝二極體Dsnb所形成的被動緩衝器,接收漏感電流Ir,以避免一次側開關S1切換時造成的脈衝電壓過高,損壞電路元件。其中,緩衝電阻Rs之消耗功率Prs如下所示:Prs=[(n * Vout)2/Rs]+(0.5 * Lr * Ip2 * Freq)
As shown in FIG. 1, the primary
其中,Prs為緩衝電阻Rs之消耗功率;n為一次側繞組W1與二次側繞組W2的圈數比;Ip為一次側切換電流,特別是指一次側電流(流經一次側繞組W1之電流)的峰值;Freq為一次側開關S1的切換頻率。 Among them, Prs is the power consumption of the snubber resistor Rs; n is the ratio of turns of the primary winding W1 to the secondary winding W2; Ip is the primary switching current, especially the primary current (the current flowing through the primary winding W1 ) Peak value; Freq is the switching frequency of the primary side switch S1.
第1圖中所示之先前技術,其缺點在於,在一次側開關S1的切換頻率相對較高,及/或在輸出電壓Vout位準相對較高的情況下,消耗功率Prs過高,造成功率損失,降低了功率轉換效率。 The disadvantage of the prior art shown in Figure 1 is that the switching frequency of the primary side switch S1 is relatively high, and/or when the output voltage Vout level is relatively high, the power consumption Prs is too high, resulting in power consumption. Loss, reducing the power conversion efficiency.
有鑑於此,本發明即針對上述先前技術之不足,提出一種返馳式電源轉換器及其中之主動箝位緩衝器,在以緩衝電容避免損壞 電路元件的情況下,又可以降低緩衝電容所消耗的功率,以提高功率轉換效率。 In view of this, the present invention aims at the above-mentioned shortcomings of the prior art, and proposes a flyback power converter and its active clamp buffer, which uses a buffer capacitor to avoid damage In the case of circuit components, the power consumed by the buffer capacitor can be reduced to improve the power conversion efficiency.
就其中一個觀點言,本發明提供了一種返馳式電源轉換器,包含:一變壓器,其包含一一次側繞組,耦接於一輸入電源,以及一二次側繞組,耦接於一輸出節點;一一次側開關,耦接於該一次側繞組,用以切換該一次側繞組以轉換該輸入電源,而使該二次側繞組於該輸出節點產生一輸出電源;一緩衝電容,用以於該一次側開關轉為不導通後的一段緩衝期間,以該一次側繞組的一漏感電流對其充電;以及一主動箝位緩衝器,其包括一緩衝器控制開關與該緩衝電容串聯後,與該一次側繞組並聯,其中該漏感電流於該段緩衝期間,經由該緩衝器控制開關對該緩衝電容充電;其中該緩衝電容提供一電容器跨壓,作為該主動箝位緩衝器之電源,且該緩衝器控制開關與該緩衝電容之間的一參考節點,其電位用以作為該主動箝位緩衝器之一緩衝器接地電位。 In one aspect, the present invention provides a flyback power converter including: a transformer including a primary winding, coupled to an input power source, and a secondary winding, coupled to an output Node; a primary side switch, coupled to the primary side winding, used to switch the primary side winding to convert the input power, so that the secondary side winding generates an output power at the output node; a buffer capacitor, with To charge the primary-side winding with a leakage inductance current during a buffer period after the primary-side switch turns non-conducting; and an active clamp buffer including a buffer control switch in series with the buffer capacitor Then, it is connected in parallel with the primary winding, wherein the leakage inductance current charges the snubber capacitor through the snubber control switch during the buffer period; wherein the snubber capacitor provides a capacitor cross-voltage as the active clamp buffer The power supply, and a reference node between the buffer control switch and the buffer capacitor, the potential of which is used as a buffer ground potential of the active clamp buffer.
就另一觀點言,本發明提供了一種主動箝位緩衝器,用以於一返馳式電源轉換器中之一次側開關轉為不導通後的一段緩衝期間,控制一一次側繞組的一漏感電流對一緩衝電容充電,該主動箝位緩衝器包含:一緩衝器控制開關,與該緩衝電容串聯後,與該一次側繞組並聯,其中該漏感電流於該段緩衝期間,經由該緩衝器控制開關對該緩衝電容充電;一電源調節電路,用以將該緩衝電容所提供之一電容器跨壓,轉換為一緩衝器電源調節電壓,以作為該主動箝位緩衝器之電源; 以及一控制訊號產生電路,與該電源調節電路及該緩衝器控制開關耦接,用以感測該一次側開關由導通切換為不導通的時點,而產生一緩衝器控制訊號,而導通該緩衝器控制開關;其中該緩衝器控制開關與該緩衝電容之間的一參考節點,其電位用以作為該主動箝位緩衝器之一緩衝器接地電位。 From another point of view, the present invention provides an active clamp buffer, which is used to control one of the primary windings during a buffer period after the primary switch in a flyback power converter turns non-conducting. The leakage inductance current charges a snubber capacitor. The active clamp buffer includes: a snubber control switch, connected in series with the snubber capacitor and connected in parallel with the primary winding, wherein the leakage inductance current passes through the The buffer control switch charges the buffer capacitor; a power regulation circuit for converting a capacitor cross voltage provided by the buffer capacitor into a buffer power regulation voltage to be used as the power source of the active clamp buffer; And a control signal generating circuit, coupled to the power regulating circuit and the buffer control switch, for sensing the time when the primary side switch is switched from conducting to non-conducting, and generating a buffer control signal to turn on the buffer器控制开关; wherein the buffer control switch and a reference node between the buffer capacitor, the potential of which is used as a buffer ground potential of the active clamp buffer.
在一種較佳的實施型態中,該主動箝位緩衝器更包括:一電源調節電路,用以將該電容器跨壓轉換為一緩衝器電源調節電壓,以供應電源予該主動箝位緩衝器;以及一控制訊號產生電路,與該電源調節電路及該緩衝器控制開關耦接,用以感測該一次側開關由導通切換為不導通的時點,而產生一緩衝器控制訊號,而導通該緩衝器控制開關。 In a preferred embodiment, the active clamping buffer further includes: a power regulation circuit for converting the capacitor cross voltage into a buffer power regulation voltage to supply power to the active clamping buffer And a control signal generating circuit, coupled to the power regulating circuit and the buffer control switch, to sense the time when the primary side switch is switched from conducting to non-conducting, and to generate a buffer control signal to turn on the Buffer control switch.
在一種較佳的實施型態中,該主動箝位緩衝器更包括一過充保護電路,具有一第一比較電路,用以於該電容器跨壓超過一第一預設電壓閾值時,產生一過充比較訊號,以將該緩衝電容電連接至其中一洩流路徑,以使該電容器跨壓不超過該第一預設電壓閾值。 In a preferred embodiment, the active clamp buffer further includes an overcharge protection circuit with a first comparison circuit for generating a voltage when the capacitor voltage exceeds a first predetermined voltage threshold. The overcharge comparison signal is used to electrically connect the buffer capacitor to one of the leakage paths, so that the voltage across the capacitor does not exceed the first predetermined voltage threshold.
在一種較佳的實施型態中,該主動箝位緩衝器更包括一支路二極體,與該緩衝器控制開關並聯;其中,該控制訊號產生電路感測流經該支路二極體之一支路電流,確定該一次側開關由導通轉為不導通之時點,以導通該緩衝器控制開關,而以該漏感電流對該緩衝電容充電。 In a preferred embodiment, the active clamp buffer further includes a circuit diode, which is connected in parallel with the buffer control switch; wherein, the control signal generation circuit senses the flow through the branch diode A branch current determines the time point when the primary side switch turns from conducting to non-conducting, so that the buffer control switch is turned on, and the buffer capacitor is charged with the leakage inductance current.
在一種較佳的實施型態中,該控制訊號產生電路包括:一第二比較電路,與該支路二極體耦接,用以於該支路二極體之一偵測端的電位不超過一第二預設電壓閾值時,產生一導通判斷結果,示意該 支路電流流經該支路二極體;以及一第一判斷電路,與該第二比較電路耦接,用以根據該導通判斷結果,產生該緩衝器控制訊號,以於該支路電流被感測到時,導通該緩衝器控制開關。 In a preferred embodiment, the control signal generating circuit includes: a second comparison circuit, coupled to the branch diode, for the potential of a detection end of the branch diode not to exceed A second preset voltage threshold, a turn-on determination result is generated, indicating that The branch current flows through the branch diode; and a first judgment circuit coupled to the second comparison circuit for generating the buffer control signal according to the conduction judgment result so that the branch current is When it is sensed, the buffer control switch is turned on.
在一種較佳的實施型態中,該控制訊號產生電路更包括一第三比較電路,與該支路二極體耦接,用以於該支路二極體之該偵測端的電位超過一第三預設電壓閾值時,產生一不導通判斷結果,以輸入該第一判斷電路,其中該第一判斷電路根據該不導通判斷結果,產生該緩衝器控制訊號,以不導通該緩衝器控制開關。 In a preferred embodiment, the control signal generating circuit further includes a third comparison circuit, which is coupled to the branch diode for the detection end of the branch diode to have a potential greater than one At the third preset voltage threshold, a non-conduction determination result is generated for input to the first determination circuit, wherein the first determination circuit generates the buffer control signal according to the non-conduction determination result to non-conduct the buffer control switch.
在一種較佳的實施型態中,該控制訊號產生電路更包括一第四比較電路,用以於該電容器跨壓低於一第四預設電壓閾值時,產生一欠壓鎖定判斷結果,其中該第一判斷電路根據該欠壓鎖定判斷結果,不導通該緩衝器控制開關。 In a preferred embodiment, the control signal generation circuit further includes a fourth comparison circuit for generating an under-voltage lockout determination result when the capacitor cross-voltage is lower than a fourth preset voltage threshold, wherein the The first judgment circuit does not turn on the buffer control switch according to the judgment result of the undervoltage lockout.
在一種較佳的實施型態中,該控制訊號產生電路更包括:一第一計時電路,用以於該緩衝器控制開關開始導通之時點,計時一段伏秒平衡期間後,產生一伏秒計時訊號;以及一第二判斷電路,根據伏秒計時訊號,使該第一判斷電路在該伏秒平衡期間後,不導通該緩衝器控制開關。 In a preferred embodiment, the control signal generating circuit further includes: a first timing circuit for timing a period of volt-second balance when the buffer control switch starts to be turned on, and then generating a volt-second timing Signal; and a second judging circuit, based on the volt-second timing signal, so that the first judging circuit does not turn on the buffer control switch after the volt-second balance period.
在一種較佳的實施型態中,該主動箝位緩衝器更包括一第二計時電路,用以於該緩衝器控制開關開始導通之時點,計時一段最長導通期間後,不導通該緩衝器控制開關。 In a preferred embodiment, the active clamp buffer further includes a second timing circuit for timing a longest on-period when the buffer control switch starts to turn on, and then does not turn on the buffer control switch.
在一種較佳的實施型態中,該過充保護電路更包括:一過充開關,用以根據該過充比較訊號,以於該電容器跨壓超過該第一 預設電壓閾值時,而決定將該緩衝電容電連接至該洩流路徑;以及一過充電流源,與該緩衝電容及該過充開關耦接,用以提供該洩流路徑一洩放電流,而將該電容器跨壓控制於不超過該第一預設電壓閾值。 In a preferred embodiment, the overcharge protection circuit further includes: an overcharge switch for comparing signals with overcharge, so that the capacitor cross voltage exceeds the first When the voltage threshold is preset, it is determined to electrically connect the snubber capacitor to the bleeder path; and an overcharge current source, coupled with the snubber capacitor and the overcharge switch, to provide the bleeder path and a bleed current , And the capacitor cross voltage is controlled to not exceed the first preset voltage threshold.
在一種較佳的實施型態中,該第一預設電壓閾值相對於該緩衝器接地電位,相關於該輸出電源之一輸出電壓與該一次側繞組及該二次側繞組之一圈數比之乘積。 In a preferred embodiment, the first predetermined voltage threshold is relative to the ground potential of the buffer, and is related to the ratio of an output voltage of the output power source to the number of turns of the primary winding and the secondary winding的产品。 The product.
在一種較佳的實施型態中,該主動箝位緩衝器更包括一電流感測電路,其具有一電流感測電晶體以及一電流感測電阻,其中該電流感測電晶體與該電流感測電阻串聯後,與該緩衝器控制開關並聯;該控制訊號產生電路包括:一第五比較電路,與該電流感測電阻耦接,用以根據該電流感測電阻之壓降與一第五預設電壓閾值,產生一導通判斷結果;以及一第三判斷電路,與該第五比較電路耦接,用以根據該導通判斷結果,產生該緩衝器控制訊號,以導通該緩衝器控制開關。 In a preferred embodiment, the active clamp buffer further includes a current sensing circuit having a current sensing transistor and a current sensing resistor, wherein the current sensing transistor and the current sensing resistor After the measuring resistor is connected in series, it is connected in parallel with the buffer control switch; the control signal generating circuit includes: a fifth comparison circuit coupled to the current sensing resistor, and used for comparing the voltage drop of the current sensing resistor and a fifth The preset voltage threshold generates a turn-on determination result; and a third determination circuit is coupled to the fifth comparison circuit for generating the buffer control signal according to the turn-on determination result to turn on the buffer control switch.
在一種較佳的實施型態中,該控制訊號產生電路更包括一第六比較電路,與該電流感測電阻耦接,用以根據該電流感測電阻之壓降與一第六預設電壓閾值,產生一不導通判斷結果,使得該第三判斷電路更用以根據該不導通判斷結果,產生該緩衝器控制訊號,以不導通該緩衝器控制開關。 In a preferred embodiment, the control signal generation circuit further includes a sixth comparison circuit, coupled to the current sensing resistor, and configured to respond to the voltage drop of the current sensing resistor and a sixth preset voltage The threshold value generates a non-conduction judgment result, so that the third judgment circuit is further used to generate the buffer control signal according to the non-conduction judgment result to non-conduct the buffer control switch.
在一種較佳的實施型態中,該控制訊號產生電路更包括一第三計時電路,用以於該緩衝器控制開關開始導通之時點,計時一段 最長導通期間後,不導通該緩衝器控制開關,並根據該不導通判斷結果,停止計時。 In a preferred embodiment, the control signal generating circuit further includes a third timing circuit for timing a period of time when the buffer control switch starts to turn on After the longest conduction period, the buffer control switch is not turned on, and the timing is stopped according to the judgment result of the non-conduction.
在一種較佳的實施型態中,該控制訊號產生電路更包括一第四計時電路,用以於該緩衝器控制開關開始導通之時點,計時一段伏秒平衡期間後,不導通該緩衝器控制開關。 In a preferred embodiment, the control signal generating circuit further includes a fourth timing circuit for not turning on the buffer control after timing a period of volt-second balance when the buffer control switch starts to be turned on switch.
就另一觀點言,本發明提供了一種一種過充保護電路,用於控制一主動箝位緩衝器,其中該主動箝位緩衝器用以於一返馳式電源轉換器中之一次側開關轉為不導通後的一段緩衝期間,控制一一次側繞組的一漏感電流對一緩衝電容充電,該主動箝位緩衝器包括:一緩衝器控制開關,與該緩衝電容串聯後,與該一次側繞組並聯,其中該漏感電流於該段緩衝期間,經由該緩衝器控制開關對該緩衝電容充電;一電源調節電路,用以將該緩衝電容所提供之一電容器跨壓,轉換為一緩衝器電源調節電壓,以作為該主動箝位緩衝器之電源;以及一控制訊號產生電路,與該電源調節電路及該緩衝器控制開關耦接,用以感測該一次側開關由導通切換為不導通的時點,而產生一緩衝器控制訊號,而導通該緩衝器控制開關;其中該緩衝器控制開關與該緩衝電容之間的一參考節點,其電位用以作為該主動箝位緩衝器之一緩衝器接地電位;其中該過充保護電路包含:一洩流路徑,耦接於該緩衝電容;以及一第一比較電路,用以於該電容器跨壓超過一第一預設電壓閾值時,產生一過充比較訊號,以將該緩衝電容電連接至該洩流路徑以對該緩衝電容提供一洩放電流,使得該電容器跨壓不超過該第一預設電壓閾值。 From another point of view, the present invention provides an overcharge protection circuit for controlling an active clamp buffer, wherein the active clamp buffer is used to turn the primary side switch in a flyback power converter into During a buffer period after non-conduction, a leakage inductance current of a primary winding is controlled to charge a buffer capacitor. The active clamp buffer includes: a buffer control switch, which is connected in series with the buffer capacitor and connected to the primary side The windings are connected in parallel, wherein the leakage inductance current charges the snubber capacitor through the snubber control switch during the buffer period; a power regulation circuit is used to convert a capacitor provided by the snubber capacitor into a buffer The power regulator voltage is used as the power source of the active clamp buffer; and a control signal generating circuit is coupled with the power regulator circuit and the buffer control switch to sense that the primary side switch is switched from conducting to non-conducting At the time point, a buffer control signal is generated, and the buffer control switch is turned on; wherein a reference node between the buffer control switch and the buffer capacitor, the potential of which is used as a buffer of the active clamp buffer The overcharge protection circuit includes: a leakage path coupled to the buffer capacitor; and a first comparison circuit for generating a first comparison circuit when the capacitor crossover voltage exceeds a first predetermined voltage threshold The overcharge comparison signal is used to electrically connect the snubber capacitor to the bleeder path to provide a bleeder current to the snubber capacitor, so that the voltage across the capacitor does not exceed the first preset voltage threshold.
在一種較佳的實施型態中,該過充保護電路更包含:一過充開關,用以根據該過充比較訊號,以於該電容器跨壓超過該第一預設電壓閾值時,而決定將該緩衝電容電連接至該洩流路徑;以及一過充電流源,與該緩衝電容及該過充開關耦接,用以提供該洩流路徑該洩放電流,而將該電容器跨壓控制於不超過該第一預設電壓閾值;其中該過充開關與該過充電流源形成該洩流路徑。 In a preferred embodiment, the overcharge protection circuit further includes: an overcharge switch for determining when the capacitor voltage exceeds the first predetermined voltage threshold according to the overcharge comparison signal The snubber capacitor is electrically connected to the bleeder path; and an overcharge current source is coupled to the snubber capacitor and the overcharge switch for providing the bleeder path and the bleeder current, and the capacitor is controlled across voltage Not exceeding the first preset voltage threshold; wherein the overcharge switch and the overcharge current source form the leakage path.
底下藉由具體實施例詳加說明,當更容易瞭解本發明之目的、技術內容、特點及其所達成之功效。 Detailed descriptions are given below by specific embodiments, so that it will be easier to understand the purpose, technical content, features, and effects of the present invention.
1,3:返馳式電源轉換器 1, 3: Flyback power converter
10:變壓器 10: Transformer
30:一次側控制電路 30: Primary side control circuit
40:負載電路 40: load circuit
50:主動箝位緩衝器 50: Active clamp buffer
501:電源調節電路 501: power conditioning circuit
502:控制訊號產生電路 502: Control signal generating circuit
503:過充保護電路 503: Overcharge protection circuit
504:分壓電路 504: Voltage divider circuit
5021,5023,5024:比較電路 5021, 5023, 5024: comparison circuit
5022,5025:判斷電路 5022, 5025: Judgment circuit
5026:計時電路 5026: timing circuit
503:比較電路 503: comparison circuit
S3:過充開關 S3: Overcharge switch
5033:過充電流源 5033: Overcharge current source
505:電流感測電路 505: Current Sensing Circuit
S4:電流感測電晶體 S4: Current sensing transistor
506:控制訊號產生電路 506: control signal generating circuit
5061,5063:比較電路 5061, 5063: Comparison circuit
5062,5064,5067:判斷電路 5062, 5064, 5067: judgment circuit
5065,5066:計時電路 5065, 5066: timing circuit
Cs:緩衝電容 Cs: snubber capacitor
D:輸入接腳 D: Input pin
Dd:偵測二極體 Dd: detection diode
Dp:寄生二極體 Dp: Parasitic diode
Dsnb:緩衝二極體 Dsnb: buffer diode
Ds:寄生二極體 Ds: Parasitic diode
DTC:電流流出端 DTC: current outflow terminal
FF1~FF3:正反器 FF1~FF3: flip-flop
GND:接地電位 GND: ground potential
GNDpri:一次側接地電位 GNDpri: primary side ground potential
GNDsnb:緩衝器接地電位 GNDsnb: buffer ground potential
Ic2,Ic4:電流 Ic2, Ic4: current
Idp:支路電流 Idp: branch current
Ids:寄生電流 Ids: parasitic current
Iin:輸入電流 Iin: input current
Iout:輸出電流 Iout: output current
Ir:漏感電流 Ir: leakage current
Is2,Is4:電流 Is2, Is4: current
Lr:漏感 Lr: Leakage inductance
n:繞組比 n: winding ratio
OCC:過充比較訊號 OCC: Overcharge comparison signal
OUT:輸出節點 OUT: output node
PHASE:相位節點 PHASE: phase node
Q:輸出接腳 Q: Output pin
R:重置接腳 R: Reset pin
Rcs:電流感測電阻 Rcs: current sense resistor
REF:參考節點 REF: reference node
Rs:緩衝電阻 Rs: snubber resistance
S1:一次側開關 S1: Primary side switch
S1C:一次側開關控制訊號 S1C: Primary side switch control signal
S2:緩衝器控制開關 S2: Buffer control switch
S2C:緩衝器控制訊號 S2C: Buffer control signal
S4:電流感測電晶體 S4: Current sensing transistor
Tsnb:緩衝期間 Tsnb: buffer period
Vca,Vcb:分壓 Vca, Vcb: partial pressure
Vcc:緩衝器電源調節電壓 Vcc: buffer power regulation voltage
Vc:電容器跨壓 Vc: capacitor cross voltage
Vin:輸入電壓 Vin: input voltage
Vind:偵測端 Vind: detection end
Vout:輸出電壓 Vout: output voltage
Vcs:偵測端 Vcs: Detector
Vth1~Vth6:電壓閾值 Vth1~Vth6: voltage threshold
W1:一次側繞組 W1: Primary winding
W2:二次側繞組 W2: secondary winding
圖1顯示一種先前技術之具有緩衝電容之返馳式電源轉換器。 Figure 1 shows a prior art flyback power converter with snubber capacitor.
圖2A顯示根據本發明的返馳式電源轉換器之一種實施方式示意圖。 FIG. 2A shows a schematic diagram of an embodiment of the flyback power converter according to the present invention.
圖2B顯示根據本發明的一次側開關控制訊號與緩衝器控制訊號之訊號波形的之一種實施方式示意圖。 2B shows a schematic diagram of an embodiment of the signal waveforms of the primary side switch control signal and the buffer control signal according to the present invention.
圖3顯示根據本發明的主動箝位緩衝器之一種實施方式示意圖。 FIG. 3 shows a schematic diagram of an embodiment of the active clamp buffer according to the present invention.
圖4顯示根據本發明的控制訊號產生電路之一種實施方式示意圖。 FIG. 4 shows a schematic diagram of an embodiment of the control signal generating circuit according to the present invention.
圖5顯示根據本發明的主動箝位緩衝器之另一種實施方式示意圖。 FIG. 5 shows a schematic diagram of another embodiment of the active clamp buffer according to the present invention.
圖6顯示根據本發明的控制訊號產生電路之另一種實施方式示意圖。 FIG. 6 shows a schematic diagram of another embodiment of the control signal generating circuit according to the present invention.
本發明中的圖式均屬示意,主要意在表示各電路間之耦接關係,以及各訊號波形之間之關係,至於電路、訊號波形與頻率則並未依照比例繪製。 The drawings in the present invention are all schematic, and are mainly intended to show the coupling relationship between the circuits and the relationship between the signal waveforms. As for the circuits, signal waveforms, and frequencies, they are not drawn to scale.
圖2A顯示根據本發明的返馳式電源轉換器之一種實施例(返馳式電源轉換器3)。返馳式電源轉換器3包含變壓器10、一次側開關S1、緩衝電容Cs、一次側控制電路30以及主動箝位緩衝器50。如圖2A所示,變壓器10包含一次側繞組W1與二次側繞組W2。一次側繞組W1耦接於輸入電源,其中輸入電源包括輸入電壓Vin(相對於一次側接地電位GNDpri)與輸入電流Iin。二次側繞組W2耦接於輸出節點OUT。一次側開關S1耦接於一次側繞組W1,用以切換一次側繞組W1以轉換輸入電源,而使二次側繞組W2於輸出節點OUT產生輸出電源以供應予負載電路40,其中,輸出電源包括輸出電壓Vout(相對於接地電位GND)與輸出電流Iout。
FIG. 2A shows an embodiment of the flyback power converter (flyback power converter 3) according to the present invention. The
需說明的是,一次側繞組W1具有漏感Lr(如圖中虛線電感符號所示意),在此所謂漏感係指漏電感(leakage inductance),源於不完全耦合的變壓器,在實際非理想的變壓器中,一次側繞組與二次側繞組的耦合係數小於1,變壓器中的部分繞組不會有變壓作用,這部份線圈的電感即為漏電感。在理想的情況下,變壓器的一次側繞組與二次側 繞組完全耦合(耦合係數等於1)。也就是說,理想的變壓器中,漏感的電感值為零,但在實際的電路中,理想的變壓器並不存在;也就是說,在實際的電路中,變壓器的一次側繞組必然存在漏感,此為本領域中具有通常知識者所熟知,在此不予贅述。 It should be noted that the primary winding W1 has leakage inductance Lr (as indicated by the dashed inductance symbol in the figure). The so-called leakage inductance here refers to leakage inductance, which originates from an incompletely coupled transformer, which is not ideal in practice. In the transformer, the coupling coefficient between the primary winding and the secondary winding is less than 1, part of the winding in the transformer will not have a voltage transformation effect, and the inductance of this part of the coil is the leakage inductance. Under ideal conditions, the primary winding and the secondary winding of the transformer The windings are fully coupled (coupling coefficient equal to 1). That is to say, in an ideal transformer, the inductance value of the leakage inductance is zero, but in the actual circuit, the ideal transformer does not exist; that is to say, in the actual circuit, there must be leakage inductance in the primary winding of the transformer This is well known to those with ordinary knowledge in the field, so I won’t repeat it here.
請繼續參閱圖2A,並同時參閱圖2B,圖2B顯示根據本發明的一次側開關控制訊號S1C與緩衝器控制訊號S2C之訊號波形的之一種實施方式示意圖。緩衝電容Cs用以於一次側開關S1由導通轉為不導通後的一段緩衝期間Tsnb(如圖2B所示),以主動箝位緩衝器50所產生的緩衝器控制訊號S2C,導通緩衝器控制開關S2,而以一次側繞組W1的漏感電流Ir對緩衝電容Cs充電,進而將漏感Lr在一次側開關S1導通時所儲存的電能,傳送到緩衝電容Cs,並避免一次側開關S1切換時造成的脈衝電壓過高,損壞電路元件。
Please continue to refer to FIG. 2A and FIG. 2B at the same time. FIG. 2B shows a schematic diagram of an embodiment of the signal waveforms of the primary side switch control signal S1C and the buffer control signal S2C according to the present invention. The buffer capacitor Cs is used to actively clamp the buffer control signal S2C generated by the
其中,主動箝位緩衝器50包括緩衝器控制開關S2。緩衝器控制開關S2與緩衝電容Cs串聯後,與一次側繞組W1並聯。其中漏感電流Ir於該段緩衝期間Tsnb,經由緩衝器控制開關S2對緩衝電容Cs充電。其中,緩衝電容Cs提供電容器跨壓Vc(相對於緩衝器接地電位GNDsnb),作為主動箝位緩衝器50之電源。且緩衝器控制開關S2與緩衝電容Cs之間具有參考節點REF,其電位用以作為主動箝位緩衝器50之緩衝器接地電位GNDsnb。
Among them, the
在一種較佳的實施方式中,主動箝位緩衝器50更具有支路二極體,其與緩衝器控制開關S2並聯,當流經支路二極體之支路電流
被感測到時,主動箝位緩衝器50調整緩衝器控制訊號S2C,以導通緩衝器控制開關S2,而以漏感電流Ir對緩衝電容Cs充電。
In a preferred embodiment, the
以圖2A所示之主動箝位緩衝器50為例;如圖2A所示,緩衝器控制開關S2之寄生二極體Dp(如圖中虛線二極體電路符號所示意),作為前述支路二極體,其並聯於緩衝器控制開關S2的主體。當一次側開關S1由導通切換為不導通後,在緩衝器控制開關S2導通之前,寄生二極體Dp會因順向端(參考節點REF)的電壓高於反向端(耦接於輸入電壓Vin)的電壓而導通,產生支路電流Idp流經寄生二極體Dp(此時支路電流Idp即等於漏感電流Ir)。因此,感測寄生二極體Dp兩端的電壓降變化,即可用以感測支路電流Idp是否流經寄生二極體Dp,而確定一次側開關S1由導通切換為不導通的時點。控制訊號產生電路502感測流經支路二極體之支路電流Idp,確定一次側開關S1由導通轉為不導通之時點,以導通緩衝器控制開關S2,而以漏感電流Ir對緩衝電容Cs充電。
Take the
在一種較佳的實施方式中,主動箝位緩衝器50根據漏感電流Ir未被感測到時,主動箝位緩衝器50調整緩衝器控制訊號S2C,以不導通緩衝器控制開關S2。在此實施方式中,當漏感電流Ir未被感測到時,示意在一次側開關S1導通時所儲存在漏感Lr的電能,已經完成被儲存於緩衝電容Cs,或是已經無法再對緩衝電容Cs充電,因此,在漏感電流Ir未被感測到時,不導通緩衝器控制開關S2,可避免緩衝器控制開關S2導通時間過長,而造成較大的環繞電流(circulation current),反而造成功率損失。換言之,如圖2B所示,在一較佳實施例中,緩衝器控制開關
S2的導通時段重合於漏感電流Ir大於0的時段(即如圖中的緩衝期間Tsnb)。
In a preferred embodiment, when the
根據本發明,在一種實施方式中,當一次側開關S1由導通切換為不導通的瞬間,一次側開關S1與緩衝電容Cs間的相位節點PHASE相對於一次側接地電位GNDpri具有輸入電壓Vin加上n(圈數比)倍的輸出電壓Vout。主動箝位緩衝器50利用此高電壓對緩衝電容Cs充電,並以緩衝電容Cs的電容器跨壓Vc供應電源予主動箝位緩衝器50。
According to the present invention, in one embodiment, when the primary side switch S1 is switched from conductive to non-conductive, the phase node PHASE between the primary side switch S1 and the snubber capacitor Cs has an input voltage Vin plus the primary side ground potential GNDpri n (number of turns) times the output voltage Vout. The
圖3顯示根據本發明的主動箝位緩衝器之一種實施方式示意圖。如圖所示,主動箝位緩衝器50包括緩衝器控制開關S2、電源調節電路501、控制訊號產生電路502、過充保護電路503以及分壓電路504。電源調節電路501用以將電容器跨壓Vc轉換為緩衝器電源調節電壓Vcc,以供應電源予主動箝位緩衝器50中的其他電路。電源調節電路501例如但不限於為線性穩壓器(low dropout linear regulator,LDO)及/或電荷泵(charge pump),為本領域中具有通常知識者可根據實際需求而適當選用,在此不予特別限制。在一實施例中,電源調節電路501或可省略,在此情況下,主動箝位緩衝器50中的所有電路可直接以電容器跨壓Vc做為供應電源。
FIG. 3 shows a schematic diagram of an embodiment of the active clamp buffer according to the present invention. As shown in the figure, the
如圖3所示,控制訊號產生電路502與電源調節電路501及緩衝器控制開關S2耦接,用以根據支路電流Idp被感測到時,產生緩衝器控制訊號S2C,而導通緩衝器控制開關S2。如圖所示,控制訊號產生電路502具有偵測端Vind;其中偵測端Vind例如電連接到偵測二極體Dd的順向端,且偵測二極體Dd的反向端電連接於輸入電壓Vin與寄生二極
體Dp的電流流出端DTC。當支路電流Idp流經寄生二極體Dp,電流流出端DTC的電位(相對於緩衝器接地電位GNDsnb)低於第二預設電壓閾值,示意支路電流Idp流經寄生二極體Dp,控制訊號產生電路502調整控制訊號S2C,以導通緩衝器控制開關S2,而以漏感電流Ir對緩衝電容Cs充電。
As shown in FIG. 3, the control
另一方面,在緩衝器控制開關S2導通的情況下,當偵測端Vind的電位對緩衝器接地電位GNDsnb不超過預設電壓閾值Vth3(示意漏感電流Ir接近於0或等於0),控制訊號產生電路502調整控制訊號S2C,以不導通緩衝器控制開關S2,而停止以漏感電流Ir對緩衝電容Cs充電。此外,控制訊號產生電路502可更根據電容器跨壓Vc的分壓Vcb,而執行欠壓鎖定(under voltage lock out,UVLO)程序。例如當分壓Vcb不超過預設電壓閾值Vth4,示意緩衝電容Cs的電容器跨壓Vc過低,不足以供應電源予主動箝位緩衝器50,可在控制訊號產生電路502無法操作之前,不導通緩衝器控制開關S2,而停止以漏感電流Ir對緩衝電容Cs充電。就另一觀點而言,偵測端Vind的電位對緩衝器接地電位GNDsnb不超過預設電壓閾值Vth3時,示意漏感電流Ir接近於0或等於0,而當電流流出端DTC的電位(相對於緩衝器接地電位GNDsnb)低於第二預設電壓閾值,則示意漏感電流Ir大於0。
On the other hand, when the buffer control switch S2 is turned on, when the potential of the detection terminal Vind to the buffer ground potential GNDsnb does not exceed the preset voltage threshold Vth3 (indicating that the leakage current Ir is close to 0 or equal to 0), the control The
如圖3所示,過充保護電路503用以於相關於電容器跨壓Vc之分壓Vca超過預設電壓閾值Vth1時,將緩衝電容Cs電連接至洩流路徑,以使電容器跨壓Vc保持不超過第一預設電壓閾值。過充保護電路503例如但不限於包括第一比較電路5031、過充開關S3以及過充電流源
5033。如圖所示,第一比較電路5031例如比較相關於電容器跨壓Vc之分壓Vca與預設電壓閾值Vth1,產生過充比較訊號OCC。過充開關S3例如由過充比較訊號OCC控制,當過充比較訊號OCC示意分壓Vca超過預設電壓閾值Vth1時,示意電容器跨壓Vc超過第一預設電壓閾值,過充開關S3導通而將緩衝電容Cs電連接至洩流路徑,以使電容器跨壓Vc保持不超過第一預設電壓閾值。
As shown in FIG. 3, the
其中,洩流路徑例如由過充電流源5033與過充開關S3串聯於電容器跨壓Vc與緩衝器接地電位GNDsnb之間所形成。其中過充電流源5033與緩衝電容Cs及過充開關S3耦接,用以提供洩流路徑洩放電流,而將電容器跨壓Vc控制於不超過第一預設電壓閾值。在一種較佳的實施例中,第一預設電壓閾值相對於緩衝器接地電位GNDsnb,相關於輸出電源之輸出電壓Vout與一次側繞組W1及二次側繞組W2之圈數比n之乘積。也就是說,在一種較佳的實施例中,將電容器跨壓Vc控制於不超過:n*Vout。
The leakage path is formed by, for example, the overcharge
圖4顯示根據本發明的控制訊號產生電路之一種具體實施方式示意圖。如圖所示,控制訊號產生電路502包括第二比較電路5021、判斷電路5022、第三比較電路5023、第四比較電路5024、判斷電路5025以及計時電路5026。第二比較電路5021與支路二極體(也就是圖3所示的寄生二極體Dp)耦接,用以根據支路二極體之電流流出端DTC的電壓與第二預設電壓閾值,產生導通判斷結果。如圖所示,第二比較電路5021例如具有反向輸入端,電連接於偵測端Vind,偵測端Vind例如電連接到偵測二極體Dd的順向端,且偵測二極體Dd的反向端電連接於輸
入電壓Vin與寄生二極體Dp的電流流出端DTC;第二比較電路5021之非反向輸入端接收預設電壓閾值Vth2。
FIG. 4 shows a schematic diagram of a specific embodiment of the control signal generating circuit according to the present invention. As shown in the figure, the control
具體而言,在緩衝器控制開關S2不導通的情況下,當漏感電流Ir大於0時,支路電流Idp會流經寄生二極體Dp(此時支路電流Idp大致上等於漏感電流Ir),使得偵測端Vind的電位(相對緩衝器接地電位GNDsnb)低於第二預設電壓閾值(示意漏感電流Ir大於0),也就是當偵測端Vind之電壓不超過預設電壓閾值Vth2時,產生導通判斷結果,示意支路電流Idp流經寄生二極體Dp,進而使得判斷電路5022調整控制訊號S2C,以導通緩衝器控制開關S2,而以漏感電流Ir對緩衝電容Cs充電,藉此降低寄生二極體Dp造成的能損。
Specifically, when the buffer control switch S2 is not turned on, when the leakage inductance current Ir is greater than 0, the branch current Idp will flow through the parasitic diode Dp (at this time, the branch current Idp is roughly equal to the leakage inductance current Ir), so that the potential of the detection terminal Vind (relative to the buffer ground potential GNDsnb) is lower than the second preset voltage threshold (indicating that the leakage current Ir is greater than 0), that is, when the voltage of the detection terminal Vind does not exceed the preset voltage When the threshold value Vth2, a conduction judgment result is generated, indicating that the branch current Idp flows through the parasitic diode Dp, and the
如圖4所示,判斷電路5022與第二比較電路5021耦接,用以根據導通判斷結果,產生緩衝器控制訊號S2C,以於支路電流Idp被感測到時,導通緩衝器控制開關S2。如圖所示,判斷電路5022例如但不限於包括兩個正反器FF1以及FF2。其中正反器FF1之輸入接腳D接收緩衝器電源調節電壓Vcc,時脈接腳電連接第二比較電路5021之輸出端以接收導通判斷結果,重置接腳R電連接第三比較電路5023之輸出端以接收不導通判斷結果,輸出接腳Q電連接正反器FF2之時脈接腳以輸出正反器FF1之判斷結果。
As shown in FIG. 4, the
另一方面,第三比較電路5023與支路二極體(也就是圖3所示的寄生二極體Dp)耦接,用以根據支路二極體之電流流出端DTC的電壓與第三預設電壓閾值,產生不導通判斷結果。如圖所示,第三比較電路5023例如具有反向輸入端,電連接於偵測端Vind,偵測端Vind例如
電連接到偵測二極體Dd的順向端,且偵測二極體Dd的反向端電連接於輸入電壓Vin與寄生二極體Dp的電流流出端DTC;第三比較電路5023之非反向輸入端接收預設電壓閾值Vth3。
On the other hand, the
具體而言,在緩衝器控制開關S2導通的情況下(此時漏感電流Ir大致上全部流經緩衝器控制開關S2的導通通道),當漏感電流Ir降低至接近於0或等於0,偵測端Vind的電位(相對緩衝器接地電位GNDsnb)提高,當偵測端Vind的電位高於第三預設電壓閾值時,也就是當偵測端Vind之電壓超過預設電壓閾值Vth3時,產生不導通判斷結果,以示意漏感電流Ir接近於0或等於0,進而使得判斷電路5022調整控制訊號S2C,以不導通緩衝器控制開關S2,而停止以漏感電流Ir對緩衝電容Cs充電。
Specifically, when the buffer control switch S2 is turned on (at this time, the leakage inductance current Ir substantially flows through the conduction channel of the buffer control switch S2), when the leakage inductance current Ir decreases to close to 0 or equal to 0, The potential of the detection terminal Vind (relative to the buffer ground potential GNDsnb) increases. When the potential of the detection terminal Vind is higher than the third preset voltage threshold, that is, when the voltage of the detection terminal Vind exceeds the preset voltage threshold Vth3, A non-conduction judgment result is generated to indicate that the leakage inductance current Ir is close to 0 or equal to 0, so that the
請繼續參閱圖4,第四比較電路5024例如比較電容器跨壓Vc的分壓Vcb(如圖3所示)與預設電壓閾值Vth4,以於電容器跨壓Vc的分壓Vcb低於第四預設電壓閾值時,產生欠壓鎖定判斷結果,以輸入判斷電路5025,進而使判斷電路5022調整緩衝器控制訊號S2C,以不導通緩衝器控制開關S2。也就是說,第四比較電路5024例如可用以決定是否執行欠壓鎖定程序。
Please continue to refer to FIG. 4, the fourth comparison circuit 5024, for example, compares the divided voltage Vcb of the capacitor cross voltage Vc (as shown in FIG. 3) with the preset voltage threshold Vth4, so that the divided voltage Vcb of the capacitor cross voltage Vc is lower than the fourth preset voltage Vcb. When the voltage threshold is set, the under-voltage lockout judgment result is generated, which is input to the
請繼續參閱圖4,判斷電路5025例如但不限於為如圖所示之反或閘邏輯電路,當分壓Vcb不高於預設電壓閾值Vth4時,示意電容器跨壓Vcb低於第四預設電壓閾值,判斷電路5025之輸出訊號重置判斷電路5022中之正反器FF2,以調整緩衝器控制訊號S2C,而不導通緩衝器控制開關S2。當然,判斷電路5025並不限為反或閘邏輯電路,亦可為其他的實施方式,只要可達成相同功能之邏輯電路或判斷電路即可。
Please continue to refer to FIG. 4, the
請繼續參閱圖4,計時電路5026用以於緩衝器控制開關S2開始導通之時點,計時一段伏秒平衡期間後,產生伏秒計時訊號,輸入判斷電路5025,使判斷電路5025之輸出訊號重置判斷電路5022中之正反器FF2,進而使判斷電路5022調整緩衝器控制訊號S2C,而不導通緩衝器控制開關S2。需說明的是,所謂伏秒平衡,係指電感兩端的伏秒乘積在一個完整的開關週期內必須平衡,換言之,在一實施例中,上述的伏秒平衡期間相關於例如但不限於輸入電壓Vin,輸出電壓Vout以及變壓器10的等效電感值等參數,此為本領域中具有通常知識者所熟知,在此不予贅述。
Please continue to refer to FIG. 4, the
在本實施例中,判斷電路5022的正反器FF2之輸入接腳D接收緩衝器電源調節電壓Vcc,時脈接腳電連接正反器FF1之輸出接腳Q,重置接腳R電連接判斷電路5025之輸出端以接收其輸出訊號,輸出接腳Q產生緩衝器控制訊號S2C。
In this embodiment, the input pin D of the flip-flop FF2 of the
在本實施例中,正反器FF1以及FF2根據導通判斷結果、不導通判斷結果、欠壓鎖定判斷結果與伏秒計時訊號,而決定緩衝器控制訊號S2C。需說明的是,前述的正反器FF1以及FF2的組合與操作方式僅為舉例而非限制,上述的功能也可藉由不同的狀態電路及/或不同的耦接操作方式來完成,本領域技術人員在本發明的教示下當可推知,在此不予贅述。 In this embodiment, the flip-flops FF1 and FF2 determine the buffer control signal S2C according to the conduction determination result, the non-conduction determination result, the undervoltage lockout determination result, and the volt-second timing signal. It should be noted that the aforementioned combination and operation of the flip-flops FF1 and FF2 are only examples and not limitations. The above-mentioned functions can also be implemented by different state circuits and/or different coupling operation methods. The skilled person can deduce under the teaching of the present invention, and it will not be repeated here.
圖5顯示根據本發明的主動箝位緩衝器之另一種實施方式示意圖。本實施例與圖3所示之實施例其中一個不同之處,在於本實施例中,主動箝位緩衝器50更包括電流感測電路505,其具有電流感測
電晶體S4以及電流感測電阻Rcs,其中電流感測電晶體S4與電流感測電阻Rcs串聯後,與緩衝器控制開關S2並聯,如圖所示,電流感測電晶體S4與緩衝器控制開關S2同時受到緩衝器控制訊號S2C的控制,在此配置下,流經電流感測電晶體S4的電流Is4與流經緩衝器控制開關S2的電流Is2大致保持一預設之比例關係,換言之,本實施例中,可藉由感測電流感測電晶體S4的電流Is4而感測流經緩衝器控制開關S2的電流Is2。其中流經電流感測電晶體S4的電流Is4包括流經電流感測電晶體S4通道的支路電流Ic4與寄生電流Ids,而流經緩衝器控制開關S2的電流Is2則包括流經緩衝器控制開關S2通道的支路電流Ic2與支路電流Idp)。在本實施例中,省略以偵測端Vind的電壓變化感測支路電流Idp是否流經寄生二極體Dp之方式,而是以流經電流感測電晶體S4中的電流Is4(感測電晶體S4通道的支路電流Ic4及/或寄生二極體Ds之寄生電流Ids)所造成電流感測電阻Rcs上的壓降變化,造成偵測端Vcs的電壓變化,而感測漏感電流Ir是否存在(即大於0)。當然,以此方式感測漏感電流Ir是否存在,控制訊號產生電路506也會與圖4所示之控制訊號產生電路502不同,將於後詳述。
FIG. 5 shows a schematic diagram of another embodiment of the active clamp buffer according to the present invention. One of the differences between this embodiment and the embodiment shown in FIG. 3 is that in this embodiment, the
圖6顯示根據本發明的控制訊號產生電路之另一種實施方式示意圖。本實施例係圖5所示的實施例中,控制訊號產生電路506的一種較具體的實施方式。如圖所示,控制訊號產生電路506包括第五比較電路5061、判斷電路5062、第六比較電路5063、判斷電路5064、計時電路5065、計時電路5066以及判斷電路5067。
FIG. 6 shows a schematic diagram of another embodiment of the control signal generating circuit according to the present invention. This embodiment is a more specific implementation of the control
如圖6所示,第五比較電路5061與電流感測電阻Rcs耦接,用以根據電流感測電阻Rcs之壓降,也就是偵測端Vcs的電壓,與第五預設電壓閾值Vth5,產生導通判斷結果。判斷電路5062與第五比較電路5061耦接,用以根據導通判斷結果,產生緩衝器控制訊號S2C,以導通緩衝器控制開關S2。第六比較電路5063與電流感測電阻Rcs耦接,用以根據電流感測電阻Rcs之壓降,也就是偵測端Vcs的電壓,與第六預設電壓閾值Vth6,產生不導通判斷結果,示意漏感電流Ir降低至接近於0或等於0,使得判斷電路5062更用以根據不導通判斷結果,產生緩衝器控制訊號S2C,以不導通緩衝器控制開關S2。
As shown in FIG. 6, the
請繼續參閱圖6,控制訊號產生電路506之計時電路5065,用以於緩衝器控制開關S2開始導通之時點,計時一段最長導通期間後,不導通緩衝器控制開關S2,並根據不導通判斷結果,停止計時。控制訊號產生電路506之計時電路5066,用以於緩衝器控制開關S2開始導通之時點,計時一段伏秒平衡期間後,不導通緩衝器控制開關S2。
Please continue to refer to FIG. 6, the
如圖所示,第五比較電路5061例如具有反向輸入端,經由電阻電連接於偵測端Vcs,偵測端Vcs例如電連接到電流感測電阻Rcs;第五比較電路5061之非反向輸入端接收預設電壓閾值Vth5。
As shown in the figure, the
具體而言,在電流感測電晶體S4與緩衝器控制開關S2皆不導通的情況下,當漏感電流Ir上升(例如上升至大於0),此時支路電流Idp流經寄生二極體Dp,寄生電流Ids也會流經寄生二極體Ds,當偵測端Vcs的電位(相對緩衝器接地電位GNDsnb)低於第五預設電壓閾值Vth5時,也就是當偵測端Vcs之電壓不超過第五預設電壓閾值Vth5時,產生
導通判斷結果,示意支路電流Idp流經寄生二極體Dp(亦即示意漏感電流Ir上升至大於0),進而使得判斷電路5062調整控制訊號S2C,以導通緩衝器控制開關S2,而以漏感電流Ir對緩衝電容Cs充電。
Specifically, when the current sensing transistor S4 and the buffer control switch S2 are not turned on, when the leakage current Ir rises (for example, rises to greater than 0), the branch current Idp flows through the parasitic diode at this time Dp, the parasitic current Ids will also flow through the parasitic diode Ds. When the potential of the detection terminal Vcs (relative to the buffer ground potential GNDsnb) is lower than the fifth preset voltage threshold Vth5, that is, when the voltage of the detection terminal Vcs When the fifth preset voltage threshold Vth5 is not exceeded, the
The conduction judgment result indicates that the branch current Idp flows through the parasitic diode Dp (that is, the leakage inductance current Ir rises to greater than 0), and the
如圖6所示,判斷電路5062與第五比較電路5061耦接,用以根據導通判斷結果,產生緩衝器控制訊號S2C,以於支路電流Idp被感測到時,導通緩衝器控制開關S2。如圖所示,判斷電路5062例如但不限於包括一個正反器FF3。其中正反器FF3之輸入接腳D接收緩衝器電源調節電壓Vcc,時脈接腳電連接第五比較電路5061之輸出端以接收導通判斷結果,重置接腳R電連接判斷電路5067之輸出端,以接收不導通判斷結果,輸出接腳Q產生緩衝器控制訊號S2C。
As shown in FIG. 6, the
第六比較電路5063與電流感測電阻Rcs耦接,用以根據電流感測電阻Rcs之壓降,也就是偵測端Vcs的電壓與第六預設電壓閾值Vth6,產生不導通判斷結果。如圖所示,第六比較電路5063例如具有反向輸入端,經由電阻電連接於偵測端Vcs,偵測端Vcs例如電連接到電流感測電阻Rcs;第六比較電路5063之非反向輸入端接收第六預設電壓閾值Vth6。
The
具體而言,在緩衝器控制開關S2導通的情況下,當漏感電流Ir降低至接近於0或等於0時,偵測端Vcs的電位(相對緩衝器接地電位GNDsnb)提高,當偵測端Vcs的電位高於第六預設電壓閾值Vth6時,也就是當偵測端Vcs之電壓超過第六預設電壓閾值Vth6時,產生不導通判斷結果,示意漏感電流Ir降低至接近於0或等於0,進而使得判斷電路5062調整控制訊號S2C,以不導通緩衝器控制開關S2,而停止以漏感電
流Ir對緩衝電容Cs充電。簡言之,當偵測端Vcs之電壓超過第六預設電壓閾值Vth6時,示意漏感電流Ir接近於0或等於0,而當偵測端Vcs之電壓不超過預設電壓閾值Vth5時,則示意漏感電流Ir大於0。需說明的是,上述的實施例中,上述偵測端Vcs或Vind之電壓與各預設電壓閾值的關係,示意漏感電流Ir大於0,或漏感電流Ir接近於0或等於0,此為示範性的例子,並非用以限制本發明的範疇,根據本發明的精神,上述偵測端Vcs或Vind之電壓與各預設電壓閾值的關係,也可對應於漏感電流Ir與一預設電流閾值的關係。
Specifically, when the buffer control switch S2 is turned on, when the leakage inductance current Ir decreases to close to 0 or equal to 0, the potential of the detection terminal Vcs (relative to the buffer ground potential GNDsnb) increases, and when the detection terminal When the potential of Vcs is higher than the sixth preset voltage threshold Vth6, that is, when the voltage of the detection terminal Vcs exceeds the sixth preset voltage threshold Vth6, a non-conduction determination result is generated, indicating that the leakage inductance current Ir decreases to close to 0 or Equal to 0, so that the judging
請繼續參閱圖6,判斷電路5064例如但不限於為及閘邏輯電路,在控制訊號S2C與第六比較電路5063之輸出皆為高電位的情況下,才會觸發計時電路5065開始計時一段最長導通期間,產生不導通判斷結果,使調整緩衝器控制訊號S2C不導通緩衝器控制開關S2。
Please continue to refer to FIG. 6, the judging
請繼續參閱圖6,計時電路5066用以於緩衝器控制開關S2開始導通之時點,計時一段伏秒平衡期間後,產生伏秒計時訊號,輸入判斷電路5067,使判斷電路5067之輸出訊號重置判斷電路5062中之正反器FF3,進而使判斷電路5062調整緩衝器控制訊號S2C,而不導通緩衝器控制開關S2。
Please continue to refer to FIG. 6, the
請繼續參閱圖6,判斷電路5067例如但不限於為如圖所示之反或閘邏輯電路,當接收欠壓鎖定判斷結果,示意電容器跨壓Vcb低於第四預設電壓閾值;或伏秒計時訊號示意達到伏秒平衡,或不導通判斷結果示意已達最長導通期間,或沒有支路電流Idp流經寄生二極體Dp,判斷電路5067之輸出訊號,重置判斷電路5062中之正反器FF3,以
調整緩衝器控制訊號S2C,而不導通緩衝器控制開關S2。當然,判斷電路5067並不限為反或閘邏輯電路,亦可為其他的實施方式,只要可達成相同功能之邏輯電路或判斷電路即可。
Please continue to refer to FIG. 6, the
以上已針對較佳實施例來說明本發明,唯以上所述者,僅係為使熟悉本技術者易於了解本發明的內容而已,並非用來限定本發明之權利範圍。所說明之各個實施例,並不限於單獨應用,亦可以組合應用,舉例而言,兩個或以上之實施例可以組合運用,而一實施例中之部分組成亦可用以取代另一實施例中對應之組成部件。此外,在本發明之相同精神下,熟悉本技術者可以思及各種等效變化以及各種組合,舉例而言,本發明所稱「根據某訊號進行處理或運算或產生某輸出結果」,不限於根據該訊號的本身,亦包含於必要時,將該訊號進行電壓電流轉換、電流電壓轉換、及/或比例轉換等,之後根據轉換後的訊號進行處理或運算產生某輸出結果。由此可知,在本發明之相同精神下,熟悉本技術者可以思及各種等效變化以及各種組合,其組合方式甚多,在此不一一列舉說明。因此,本發明的範圍應涵蓋上述及其他所有等效變化。 The present invention has been described with reference to the preferred embodiments above, but the above is only for making the content of the present invention easier for those skilled in the art, and is not used to limit the scope of rights of the present invention. The illustrated embodiments are not limited to individual applications, but can also be combined. For example, two or more embodiments can be used in combination, and part of the composition in one embodiment can also be used to replace another embodiment. Corresponding components. In addition, under the same spirit of the present invention, those skilled in the art can think of various equivalent changes and various combinations. For example, the “processing or calculation based on a certain signal or generating a certain output result” in the present invention is not limited to According to the signal itself, it also includes performing voltage-current conversion, current-voltage conversion, and/or proportional conversion on the signal when necessary, and then process or calculate an output result according to the converted signal. It can be seen from this that under the same spirit of the present invention, those skilled in the art can think of various equivalent changes and various combinations, and there are many combinations of them, which will not be listed here. Therefore, the scope of the present invention should cover all the above and other equivalent changes.
3:返馳式電源轉換器 3: Flyback power converter
10:變壓器 10: Transformer
30:一次側控制電路 30: Primary side control circuit
40:負載電路 40: load circuit
50:主動箝位緩衝器 50: Active clamp buffer
Cs:緩衝電容 Cs: snubber capacitor
Dp:寄生二極體 Dp: Parasitic diode
GND:接地電位 GND: ground potential
GNDpri:一次側接地電位 GNDpri: primary side ground potential
GNDsnb:緩衝接地電位 GNDsnb: buffer ground potential
Ir:漏感電流 Ir: leakage current
Idp:支路電流 Idp: branch current
Iin:輸入電流 Iin: input current
Iout:輸出電流 Iout: output current
Lr:漏感 Lr: Leakage inductance
n:繞組比 n: winding ratio
OUT:輸出節點 OUT: output node
PHASE:相位節點 PHASE: phase node
REF:參考節點 REF: reference node
S1:一次側開關 S1: Primary side switch
S1C:一次側開關控制訊號 S1C: Primary side switch control signal
S2:緩衝器控制開關 S2: Buffer control switch
S2C:緩衝器控制訊號 S2C: Buffer control signal
Vc:電容器跨壓 Vc: capacitor cross voltage
Vin:輸入電壓 Vin: input voltage
Vout:輸出電壓 Vout: output voltage
W1:一次側繞組 W1: Primary winding
W2:二次側繞組 W2: secondary winding
Claims (31)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/075,576 US20210143730A1 (en) | 2019-11-11 | 2020-10-20 | Active clamp snubber for flyback power converter |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201962933917P | 2019-11-11 | 2019-11-11 | |
US62/933917 | 2019-11-11 |
Publications (2)
Publication Number | Publication Date |
---|---|
TW202119741A TW202119741A (en) | 2021-05-16 |
TWI729807B true TWI729807B (en) | 2021-06-01 |
Family
ID=75749246
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW109115894A TWI729807B (en) | 2019-11-11 | 2020-05-13 | Flyback power converter and active clamp snubber and overcharging protection circuit thereof |
Country Status (2)
Country | Link |
---|---|
CN (1) | CN112787513B (en) |
TW (1) | TWI729807B (en) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN114977822A (en) * | 2022-06-02 | 2022-08-30 | 昂宝电子(上海)有限公司 | Flyback power converter based on primary side feedback |
CN115296544A (en) * | 2022-07-22 | 2022-11-04 | 昂宝电子(上海)有限公司 | Flyback power converter based on primary side feedback |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101355304A (en) * | 2007-07-23 | 2009-01-28 | 通嘉科技股份有限公司 | Circuit for reusing leakage inductance energy and inversely-loosing type converter containing the circuit |
US20090225574A1 (en) * | 2008-03-06 | 2009-09-10 | Enphase Energy, Inc. | Method and apparatus for a leakage energy recovery circuit |
CN101572490A (en) * | 2009-06-15 | 2009-11-04 | 浙江大学 | Zero-voltage switch flyback-type DC-DC power supply conversion device |
TW201918006A (en) * | 2017-10-23 | 2019-05-01 | 英屬開曼群島商萬國半導體(開曼)股份有限公司 | Forced zero voltage switching flyback converter |
US20190149057A1 (en) * | 2016-09-09 | 2019-05-16 | Navitas Semiconductor, Inc. | Flyback converter |
TW201937836A (en) * | 2018-02-14 | 2019-09-16 | 新加坡商西拉娜亞洲私人有限公司 | Fractional valley switching controller |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101686015B (en) * | 2008-09-23 | 2011-12-28 | 台达电子工业股份有限公司 | forward-flyback converter with active clamping circuit |
US9276483B2 (en) * | 2013-06-27 | 2016-03-01 | System General Corporation | Control circuit for active-clamp flyback power converter with programmable switching period |
US20180205311A1 (en) * | 2017-01-17 | 2018-07-19 | Apple Inc. | Control of Series-Parallel Mode (SPM) Clamped Flyback Converter |
CN106973453B (en) * | 2016-01-14 | 2018-07-03 | 立锜科技股份有限公司 | The driving method of light emitting element driving circuit and light-emitting element circuit |
TWI649948B (en) * | 2016-04-20 | 2019-02-01 | 極創電子股份有限公司 | Control module with active surge absorber and related flyback power conversion device |
TWI621328B (en) * | 2017-04-18 | 2018-04-11 | 立錡科技股份有限公司 | Flyback Power Converter Circuit with Active Clamping and Zero Voltage Switching and Control Circuit thereof |
TWI652890B (en) * | 2017-07-27 | 2019-03-01 | 群光電能科技股份有限公司 | Power conversion system with clamp mode switching |
CN109713904B (en) * | 2017-10-26 | 2020-11-24 | 立锜科技股份有限公司 | Flyback power conversion circuit and conversion control circuit and control method thereof |
-
2020
- 2020-05-13 TW TW109115894A patent/TWI729807B/en active
- 2020-05-21 CN CN202010434898.9A patent/CN112787513B/en not_active Expired - Fee Related
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101355304A (en) * | 2007-07-23 | 2009-01-28 | 通嘉科技股份有限公司 | Circuit for reusing leakage inductance energy and inversely-loosing type converter containing the circuit |
US20090225574A1 (en) * | 2008-03-06 | 2009-09-10 | Enphase Energy, Inc. | Method and apparatus for a leakage energy recovery circuit |
CN101572490A (en) * | 2009-06-15 | 2009-11-04 | 浙江大学 | Zero-voltage switch flyback-type DC-DC power supply conversion device |
US20190149057A1 (en) * | 2016-09-09 | 2019-05-16 | Navitas Semiconductor, Inc. | Flyback converter |
TW201918006A (en) * | 2017-10-23 | 2019-05-01 | 英屬開曼群島商萬國半導體(開曼)股份有限公司 | Forced zero voltage switching flyback converter |
TW201937836A (en) * | 2018-02-14 | 2019-09-16 | 新加坡商西拉娜亞洲私人有限公司 | Fractional valley switching controller |
Also Published As
Publication number | Publication date |
---|---|
CN112787513A (en) | 2021-05-11 |
TW202119741A (en) | 2021-05-16 |
CN112787513B (en) | 2022-04-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11848603B2 (en) | Auxiliary power supply apparatus and method for isolated power converters | |
US9407155B2 (en) | Isolated switching converter with secondary side modulation and control method | |
US7339359B2 (en) | Terminal for multiple functions in a power supply | |
US20200412265A1 (en) | Accurate Peak Detection Architecture for Secondary Controlled AC-DC converter | |
US7746050B2 (en) | Method and apparatus for controlling the maximum output power of a power converter | |
KR101030798B1 (en) | Power factor correction circuit | |
US7577003B2 (en) | Switching power supply | |
US7592790B2 (en) | Start-up circuit with feedforward compensation for power converters | |
US9948187B2 (en) | System and method for a switched-mode power supply | |
US7518836B2 (en) | Switching mode power supply and method for performing protection operation thereof | |
CN105245112B (en) | A kind of adaptive high-accuracy and constant current circuit and Switching Power Supply | |
US20210143730A1 (en) | Active clamp snubber for flyback power converter | |
US10461644B1 (en) | Synchronous rectification switch control with automatic compensation and reset | |
JP2007143388A (en) | Control circuit for controlling current and voltage in switching power supply | |
CN113746347B (en) | Flyback switching power supply and sampling control circuit, sampling control method and chip thereof | |
US8737091B2 (en) | Variable time clamp for a power supply controller | |
US20130088897A1 (en) | Control integrated circuit for a power transistor of a switching current regulator | |
TWI729807B (en) | Flyback power converter and active clamp snubber and overcharging protection circuit thereof | |
US20230378882A1 (en) | Systems and methods for detection and control related to charging | |
KR20070011791A (en) | Switching mode power supply | |
CN116436305A (en) | Secondary side controlled QR flyback converter using programmable valley algorithm | |
CN113765387A (en) | Method and apparatus for broadening voltage range of AC-DC converter | |
JP2020010414A (en) | Switching power supply and switching power supply control circuit | |
CN114079381B (en) | Flyback power conversion circuit and active clamping buffer thereof | |
KR20160147689A (en) | Converter and the driving method thereof |