TWI629764B - Package structure and manufacturing method thereof - Google Patents
Package structure and manufacturing method thereof Download PDFInfo
- Publication number
- TWI629764B TWI629764B TW106112111A TW106112111A TWI629764B TW I629764 B TWI629764 B TW I629764B TW 106112111 A TW106112111 A TW 106112111A TW 106112111 A TW106112111 A TW 106112111A TW I629764 B TWI629764 B TW I629764B
- Authority
- TW
- Taiwan
- Prior art keywords
- wafer
- forming
- dielectric layer
- layer
- package structure
- Prior art date
Links
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
一種封裝結構及其製作方法。所述封裝結構包括線路基板、導電層、晶片以及封裝膠體。線路基板具有線路結構,其中所述線路基板於第一表面處具有凹槽與位於所述凹槽下方的多個開口,所述多個開口暴露出部分所述線路結構,且與所述第一表面相對的第二表面暴露部分所述線路結構。導電層配置於所述開口的側壁與底部上。晶片配置於所述凹槽中,其中所述晶片具有多個凸塊,且所述多個凸塊分別配置於對應的開口中。封裝膠體配置於所述第一表面與所述晶片上。A package structure and a method of fabricating the same. The package structure includes a circuit substrate, a conductive layer, a wafer, and an encapsulant. The circuit substrate has a line structure, wherein the circuit substrate has a groove at the first surface and a plurality of openings under the groove, the plurality of openings exposing a portion of the line structure, and the first The opposite second surface of the surface exposes a portion of the wiring structure. A conductive layer is disposed on the sidewall and the bottom of the opening. A wafer is disposed in the recess, wherein the wafer has a plurality of bumps, and the plurality of bumps are respectively disposed in corresponding openings. An encapsulant is disposed on the first surface and the wafer.
Description
本發明是有關於一種半導體結構及其製作方法,且特別是有關於一種封裝結構及其製作方法。The present invention relates to a semiconductor structure and a method of fabricating the same, and more particularly to a package structure and a method of fabricating the same.
對於晶片以覆晶(flip chip)接合方式接合至線路基板的封裝結構來說,一般是先將晶片接合至線路基板,然後進行模製製程,以形成包覆晶片的封裝膠體(molding compound)。For a package structure in which a wafer is bonded to a wiring substrate by flip chip bonding, the wafer is generally bonded to a wiring substrate, and then a molding process is performed to form a molding compound that coats the wafer.
然而,在將晶片以覆晶接合方式接合至線路基板時,晶片的凸塊(bump)與線路基板的接墊(pad)之間容易產生對準失誤的情形,以致於晶片與線路基板無法達成有效的電性連接。However, when the wafer is bonded to the circuit substrate by flip-chip bonding, a misalignment between the bump of the wafer and the pad of the circuit substrate is liable to occur, so that the wafer and the circuit substrate cannot be achieved. Effective electrical connection.
此外,對於薄型化的封裝結構來說,在接合晶片之前會先對晶片進行薄化處理。然而,經薄化處理的晶片容易具有翹曲(warpage)問題,因此也容易導致晶片與線路基板無法有效接合。In addition, for a thinned package structure, the wafer is thinned prior to bonding the wafer. However, the thinned wafer is liable to have a warpage problem, and thus it is easy to cause the wafer and the wiring substrate to be ineffectively bonded.
另外,在以模製製程形成封裝膠體時,封裝膠體往往無法完全地填滿晶片與線路基板之間的區域而在所形成的封裝結構中產生許多空隙(void),因而導致封裝結構的可靠度降低。In addition, when the encapsulant is formed by a molding process, the encapsulant often cannot completely fill the area between the wafer and the circuit substrate, and a lot of voids are generated in the formed package structure, thereby resulting in reliability of the package structure. reduce.
本發明提供一種封裝結構,其中晶片配置於線路基板的凹槽中,且晶片的凸塊配置於凹槽下方的開口中。The present invention provides a package structure in which a wafer is disposed in a recess of a circuit substrate, and a bump of the wafer is disposed in an opening below the recess.
本發明提供一種封裝結構的製作方法,其用以形成上述封裝結構。The present invention provides a method of fabricating a package structure for forming the package structure described above.
本發明的封裝結構包括線路基板、導電層、晶片以及封裝膠體。線路基板具有線路結構,其中所述線路基板於第一表面處具有凹槽與位於所述凹槽下方的多個開口,所述多個開口暴露出部分所述線路結構,且與所述第一表面相對的第二表面暴露部分所述線路結構。導電層配置於所述開口的側壁與底部上。晶片配置於所述凹槽中,其中所述晶片具有多個凸塊,且所述多個凸塊分別配置於對應的開口中。封裝膠體配置於所述第一表面與所述晶片上。The package structure of the present invention includes a circuit substrate, a conductive layer, a wafer, and an encapsulant. The circuit substrate has a line structure, wherein the circuit substrate has a groove at the first surface and a plurality of openings under the groove, the plurality of openings exposing a portion of the line structure, and the first The opposite second surface of the surface exposes a portion of the wiring structure. A conductive layer is disposed on the sidewall and the bottom of the opening. A wafer is disposed in the recess, wherein the wafer has a plurality of bumps, and the plurality of bumps are respectively disposed in corresponding openings. An encapsulant is disposed on the first surface and the wafer.
在本發明的封裝結構的一實施例中,更包括多個銲球,所述多個銲球配置於由所述第二表面暴露出的所述線路結構上。In an embodiment of the package structure of the present invention, a plurality of solder balls are further included, the plurality of solder balls being disposed on the line structure exposed by the second surface.
在本發明的封裝結構的一實施例中,所述線路基板包括基板以及介電層。所述線路結構的一部分位於所述基板中。介電層配置於所述基板上,其中所述線路結構的剩餘部分位於所述介電層中,且所述介電層具有所述凹槽與所述多個開口。In an embodiment of the package structure of the present invention, the circuit substrate includes a substrate and a dielectric layer. A portion of the wiring structure is located in the substrate. A dielectric layer is disposed on the substrate, wherein a remaining portion of the wiring structure is located in the dielectric layer, and the dielectric layer has the recess and the plurality of openings.
本發明的封裝結構的製作方法包括以下步驟:提供具有線路結構的線路基板,其中所述線路基板於第一表面處具有凹槽與位於所述凹槽下方的多個開口,所述多個開口暴露出部分所述線路結構;於所述開口的側壁與底部上形成導電層;提供具有多個凸塊的晶片;以所述凸塊朝向所述第一表面的方式將晶片設置於所述凹槽中,其中所述多個凸塊分別位於對應的開口中;移除相對於所述第一表面的第二表面處的部分所述線路基板,以暴露出部分所述線路結構;以及於所述第一表面與所述晶片上形成封裝膠體。The manufacturing method of the package structure of the present invention comprises the steps of: providing a circuit substrate having a line structure, wherein the circuit substrate has a groove at a first surface and a plurality of openings under the groove, the plurality of openings Exposing a portion of the wiring structure; forming a conductive layer on sidewalls and a bottom of the opening; providing a wafer having a plurality of bumps; and disposing the wafer in the recess in such a manner that the bump faces the first surface In the slot, wherein the plurality of bumps are respectively located in the corresponding openings; removing a portion of the circuit substrate at a second surface relative to the first surface to expose a portion of the line structure; The first surface forms an encapsulant on the wafer.
在本發明的封裝結構的製作方法的一實施例中,所述線路基板的形成方法包括以下步驟:於基板中形成所述線路結構的一部分;於所述基板上形成第一介電層;於所述第一介電層中形成所述線路結構的剩餘部分;於所述第一介電層上形成第二介電層,其中所述第二介電層具有所述多個開口;以及於所述第二介電層上形成第三介電層,其中所述第三介電層具有所述凹槽。In an embodiment of the method for fabricating a package structure of the present invention, the method for forming a circuit substrate includes the steps of: forming a portion of the line structure in a substrate; forming a first dielectric layer on the substrate; Forming a remaining portion of the wiring structure in the first dielectric layer; forming a second dielectric layer on the first dielectric layer, wherein the second dielectric layer has the plurality of openings; Forming a third dielectric layer on the second dielectric layer, wherein the third dielectric layer has the recess.
在本發明的封裝結構的製作方法的一實施例中,在形成所述第二介電層之後以及在形成所述第三介電層之前,於所述多個開口中形成所述導電層。In an embodiment of the method of fabricating a package structure of the present invention, the conductive layer is formed in the plurality of openings after forming the second dielectric layer and before forming the third dielectric layer.
在本發明的封裝結構的製作方法的一實施例中,所述凹槽的形成方法包括以下步驟:在形成所述導電層之後,於所述多個開口中形成罩幕層;於所述第二介電層上形成介電材料層;於所述介電材料層上形成罩幕圖案;以所述罩幕圖案為罩幕,移除部分所述介電材料層,以形成所述凹槽;以及移除所述罩幕圖案與所述罩幕層。In an embodiment of the method for fabricating a package structure of the present invention, the method for forming the recess includes the steps of: forming a mask layer in the plurality of openings after forming the conductive layer; Forming a dielectric material layer on the two dielectric layers; forming a mask pattern on the dielectric material layer; removing a portion of the dielectric material layer to form the groove by using the mask pattern as a mask And removing the mask pattern from the mask layer.
在本發明的封裝結構的製作方法的一實施例中,在將所述晶片設置於所述凹槽中之後以及在形成所述封裝膠體之前,更可以移除部分所述晶片,以減少所述晶片的厚度。In an embodiment of the method of fabricating the package structure of the present invention, after the wafer is disposed in the recess and before the encapsulant is formed, a portion of the wafer may be removed to reduce the The thickness of the wafer.
在本發明的封裝結構的製作方法的一實施例中,所述晶片的表面與所述第一表面例如為共平面的。In an embodiment of the method of fabricating a package structure of the present invention, the surface of the wafer and the first surface are, for example, coplanar.
在本發明的封裝結構的製作方法的一實施例中,更包括於由所述第二表面暴露出的所述線路結構上形成多個銲球。In an embodiment of the method of fabricating the package structure of the present invention, the method further includes forming a plurality of solder balls on the line structure exposed by the second surface.
基於上述,在本發明中,由於晶片在接合至線路基板之前並未被薄化,因此可避免晶片因薄化而翹曲且無法與線路基板有效地接合的問題。此外,在本發明中,封裝膠體不需形成於晶片與線路基板之間,因此可避免封裝膠體無法完全地填滿二者之間的區域的問題。另外,在本發明中,藉由凹槽與開口可使晶片準確地與線路基板接合而不會偏移,使得晶片能夠與線路基板有效地電性連接。Based on the above, in the present invention, since the wafer is not thinned before being bonded to the wiring substrate, the problem that the wafer is warped due to thinning and cannot be effectively bonded to the wiring substrate can be avoided. Further, in the present invention, the encapsulant does not need to be formed between the wafer and the wiring substrate, so that the problem that the encapsulant cannot completely fill the region between the two can be avoided. In addition, in the present invention, the wafer can be accurately bonded to the circuit substrate without being offset by the recess and the opening, so that the wafer can be electrically connected to the wiring substrate.
為讓本發明的上述特徵和優點能更明顯易懂,下文特舉實施例,並配合所附圖式作詳細說明如下。The above described features and advantages of the invention will be apparent from the following description.
圖1A至圖1H為依據本發明實施例的封裝結構的製作流程剖面示意圖。首先,請參照圖1A,於基板100中形成線路圖案102。基板100例如是矽晶圓或玻璃基板。線路圖案102的形成方法例如是先對基板100進行圖案化製程,以於基板100中形成凹槽圖案100a。然後,進行電鍍製程,以於凹槽圖案100a中形成導電層來作為線路圖案102。上述的導電層例如為銅層。1A-1H are schematic cross-sectional views showing a manufacturing process of a package structure according to an embodiment of the invention. First, referring to FIG. 1A, a line pattern 102 is formed in the substrate 100. The substrate 100 is, for example, a germanium wafer or a glass substrate. The method of forming the line pattern 102 is, for example, first performing a patterning process on the substrate 100 to form the groove pattern 100a in the substrate 100. Then, an electroplating process is performed to form a conductive layer in the groove pattern 100a as the wiring pattern 102. The above conductive layer is, for example, a copper layer.
然後,請參照圖1B,於基板100上形成覆蓋線路圖案102的第一介電層104。第一介電層104的材料例如是環氧樹脂(epoxy resin)。接著,於第一介電層104中形成與線路圖案102連接的線路圖案106。線路圖案106包括線路層106a與導通孔(conductive via)106b。線路圖案106的形成方法與材料為本領域技術人員所熟知,於此不再贅述。在本實施例中,第一介電層104中僅具有一層線路層,但本發明不限於此。在其他實施例中,第一介電層104中也可具有多層線路層。在本實施例中,位於基板100中的線路圖案102與位於第一介電層104中的線路圖案106統稱為線路結構。Then, referring to FIG. 1B, a first dielectric layer 104 covering the line pattern 102 is formed on the substrate 100. The material of the first dielectric layer 104 is, for example, an epoxy resin. Next, a line pattern 106 connected to the line pattern 102 is formed in the first dielectric layer 104. The line pattern 106 includes a wiring layer 106a and a conductive via 106b. The method and materials for forming the line pattern 106 are well known to those skilled in the art and will not be described herein. In the present embodiment, the first dielectric layer 104 has only one wiring layer, but the invention is not limited thereto. In other embodiments, the first dielectric layer 104 can also have multiple layers of circuitry. In the present embodiment, the line pattern 102 located in the substrate 100 and the line pattern 106 located in the first dielectric layer 104 are collectively referred to as a line structure.
接著,請參照圖1C,於第一介電層104上形成覆蓋線路圖案106的第二介電層108。第二介電層108的材料例如是環氧樹脂。第二介電層108具有暴露出部分線路圖案106的開口108a。第二介電層108的形成方法例如是先於線路圖案106上對應於開口108a的位置形成罩幕圖案。然後,於罩幕圖案所暴露出來的區域中形成介電材料層(例如使用化學氣相沉積法)。之後,移除罩幕圖案。如此一來,即可形成具有開口108a的第二介電層108。在本實施例中,開口108a的側壁傾斜於第一介電層104的表面上,但本發明不限於此。在其他實施例中,開口108a的側壁也可以與第一介電層104的表面垂直,或者開口108a的側壁也可以呈曲面狀。Next, referring to FIG. 1C, a second dielectric layer 108 covering the line pattern 106 is formed on the first dielectric layer 104. The material of the second dielectric layer 108 is, for example, an epoxy resin. The second dielectric layer 108 has an opening 108a that exposes a portion of the line pattern 106. The second dielectric layer 108 is formed by, for example, forming a mask pattern prior to the position of the line pattern 106 corresponding to the opening 108a. A layer of dielectric material is then formed in the exposed regions of the mask pattern (eg, using chemical vapor deposition). After that, the mask pattern is removed. As a result, the second dielectric layer 108 having the opening 108a can be formed. In the present embodiment, the sidewall of the opening 108a is inclined to the surface of the first dielectric layer 104, but the invention is not limited thereto. In other embodiments, the sidewall of the opening 108a may also be perpendicular to the surface of the first dielectric layer 104, or the sidewall of the opening 108a may also be curved.
然後,於開口108a的側壁與底部上形成導電層110。導電層110的材料例如為導電樹脂。導電層110的形成方法例如是先於第二介電層108上形成導電材料層(例如使用旋轉塗佈法),且導電材料層將開口108a填滿。然後,移除開口108a外的導電材料層(例如使用化學機械研磨法)。接著,進行微影製程與蝕刻製程,移除位於開口108a的中央部分的導電材料層,以於開口108a的側壁與底部上保留導電材料層。在本實施例中,由於利用導電樹脂來作為導電層110,因此除了可用以使後續形成於開口108a中的元件與線路圖案106電性連接之外,還可用以將上述元件穩固地黏著於開口108a中。Then, a conductive layer 110 is formed on the sidewalls and the bottom of the opening 108a. The material of the conductive layer 110 is, for example, a conductive resin. The conductive layer 110 is formed by, for example, forming a layer of a conductive material on the second dielectric layer 108 (for example, using a spin coating method), and the conductive material layer fills the opening 108a. Then, a layer of conductive material outside the opening 108a is removed (eg, using a chemical mechanical polishing method). Next, a lithography process and an etch process are performed to remove the layer of conductive material at the central portion of the opening 108a to leave a layer of conductive material on the sidewalls and bottom of the opening 108a. In the present embodiment, since the conductive resin is used as the conductive layer 110, in addition to electrically connecting the elements formed in the opening 108a to the wiring pattern 106, the above-mentioned components can be firmly adhered to the opening. In 108a.
接著,於開口108a中形成罩幕層112。罩幕層的材料例如是光阻。罩幕層112的形成方法例如是先於第二介電層108上形成罩幕材料層,且罩幕材料層將開口108a填滿。然後,移除開口108a外的罩幕材料層(例如使用化學機械研磨法)。Next, a mask layer 112 is formed in the opening 108a. The material of the mask layer is, for example, a photoresist. The mask layer 112 is formed, for example, by forming a mask material layer on the second dielectric layer 108, and the mask material layer fills the opening 108a. The mask material layer outside the opening 108a is then removed (eg, using chemical mechanical polishing).
然後,請參照圖1D,於第二介電層104上形成具有暴露所有開口108a的凹槽114a的第三介電層114。第三介電層114的材料例如是環氧樹脂。第三介電層114的形成方法例如是先於第二介電層108上形成介電材料層(例如使用化學氣相沉積法)。接著,於介電材料層上形成罩幕圖案116。罩幕圖案116的材料例如是光阻。罩幕圖案116暴露出欲形成凹槽114a的區域。然後,以罩幕圖案116為罩幕來移除部分介電材料層(例如進行非等向蝕刻製程),直到暴露出導電層110與罩幕層112的頂面。Then, referring to FIG. 1D, a third dielectric layer 114 having recesses 114a exposing all of the openings 108a is formed on the second dielectric layer 104. The material of the third dielectric layer 114 is, for example, an epoxy resin. The third dielectric layer 114 is formed by, for example, forming a layer of dielectric material on the second dielectric layer 108 (eg, using chemical vapor deposition). Next, a mask pattern 116 is formed on the dielectric material layer. The material of the mask pattern 116 is, for example, a photoresist. The mask pattern 116 exposes the area where the recess 114a is to be formed. Then, a portion of the dielectric material layer is removed with the mask pattern 116 as a mask (eg, an anisotropic etching process) until the top surface of the conductive layer 110 and the mask layer 112 are exposed.
特別一提的是,凹槽114a用以容置待封裝的晶片,因此凹槽114a除了必須暴露所有開口108a之外,其寬度必須不小於待封裝的晶片的寬度。此外,由於凹槽114a用以容置待封裝的晶片,因此凹槽114a的深度(即第三介電層114的厚度)與最終形成的封裝結構的厚度相關,後續將對此進行說明。In particular, the recess 114a is for receiving the wafer to be packaged, so that the recess 114a must have a width no smaller than the width of the wafer to be packaged except that all the openings 108a must be exposed. In addition, since the recess 114a is for accommodating the wafer to be packaged, the depth of the recess 114a (i.e., the thickness of the third dielectric layer 114) is related to the thickness of the finally formed package structure, which will be described later.
接著,請參照圖1E,移除罩幕層112與罩幕圖案116。在本實施例中,由於罩幕層112與罩幕圖案116的材料相同(例如皆為光阻),因此可在同一個步驟中將兩者同時移除。如此一來,完成了本實施例的具有線路結構12的線路基板10的製作。也就是說,在本實施例中,線路基板10包括基板100、第一介電層104、第二介電層108與第三介電層114,且線路基板10具有由線路圖案102與線路圖案106構成的線路結構12。在本實施例中,第三介電層114的表面可視為線路基板10的第一表面10a,而基板100的未設置有線路圖案102的表面可視為線路基板10的第二表面10b。Next, referring to FIG. 1E, the mask layer 112 and the mask pattern 116 are removed. In the present embodiment, since the mask layer 112 is the same material as the mask pattern 116 (for example, all of the photoresist), both can be removed simultaneously in the same step. In this way, the fabrication of the circuit substrate 10 having the wiring structure 12 of the present embodiment is completed. That is, in the present embodiment, the circuit substrate 10 includes the substrate 100, the first dielectric layer 104, the second dielectric layer 108, and the third dielectric layer 114, and the circuit substrate 10 has the line pattern 102 and the line pattern. 106 constitutes a line structure 12. In the present embodiment, the surface of the third dielectric layer 114 can be regarded as the first surface 10a of the circuit substrate 10, and the surface of the substrate 100 not provided with the wiring pattern 102 can be regarded as the second surface 10b of the circuit substrate 10.
然後,請參照圖1F,將待封裝的晶片117置於凹槽114a中。詳細地說,晶片117的主動表面(active area)上具有用以與外部元件連接的凸塊116a。在此步驟中,將晶片117以凸塊116a朝向線路基板10的第一表面10a的方式(亦即以覆晶的方式)將晶片117置於凹槽114a中,且使凸塊116a置於開口108a中。也就是說,在本實施例中,藉由凹槽114a與開口108a可使晶片117位於正確的位置而不會偏移,因此使得晶片117能夠與線路基板10有效地電性連接。Then, referring to FIG. 1F, the wafer 117 to be packaged is placed in the recess 114a. In detail, the active area of the wafer 117 has bumps 116a for connection to external components. In this step, the wafer 117 is placed in the recess 114a with the bump 116a facing the first surface 10a of the circuit substrate 10 (that is, in a flip chip manner), and the bump 116a is placed in the opening. In 108a. That is, in the present embodiment, the wafer 117 can be placed in the correct position without being offset by the recess 114a and the opening 108a, thereby enabling the wafer 117 to be electrically connected to the wiring substrate 10 efficiently.
此外,在本實施例中,由於開口108a的側壁與底部上設置有導電層110,且導電層110的材料為導電樹脂,因此除了可以使晶片117與線路基板10有效地電性連接之外,還可以使凸塊116a穩固地位於開口108a中而不易分離。另外,在本實施例中,由於晶片117在接合至線路基板10之前並未被薄化,因此可避免晶片因薄化而翹曲且因此無法與線路基板10有效地接合的問題。In addition, in the present embodiment, since the conductive layer 110 is disposed on the sidewall and the bottom of the opening 108a, and the material of the conductive layer 110 is a conductive resin, in addition to effectively electrically connecting the wafer 117 and the circuit substrate 10, It is also possible to make the bumps 116a firmly positioned in the opening 108a without being easily separated. Further, in the present embodiment, since the wafer 117 is not thinned before being bonded to the wiring substrate 10, the problem that the wafer is warped due to thinning and thus cannot be effectively bonded to the wiring substrate 10 can be avoided.
接著,請參照圖1G,對第二表面10b進行研磨製程(例如使用化學機械研磨法),移除部分基板100,直到暴露出線路圖案102。此時,線路圖案102的表面與第二表面10b為共平面的。此外,為了符合封薄型裝結構的需求,可選擇性地對晶片117進行研磨製程(例如使用化學機械研磨法),以減少晶片117的厚度。在本實施例中,晶片117經研磨後,其表面與第一表面10a為共平面的。也就是說,在本實施例中,可藉由調整第三介電層114的厚度來控制研磨後的晶片117的厚度,亦即可藉由調整第三介電層114的厚度來控制最終的封裝結構的厚度來符合需求。然而,本發明不限於此。在其他實施例中,視實際需求,研磨後的晶片117的表面也可以高於第一表面10a。Next, referring to FIG. 1G, the second surface 10b is subjected to a polishing process (for example, using a chemical mechanical polishing method), and a portion of the substrate 100 is removed until the wiring pattern 102 is exposed. At this time, the surface of the line pattern 102 and the second surface 10b are coplanar. In addition, in order to meet the requirements of the packaged package structure, the wafer 117 can be selectively subjected to a polishing process (e.g., using chemical mechanical polishing) to reduce the thickness of the wafer 117. In the present embodiment, after the wafer 117 is ground, its surface is coplanar with the first surface 10a. That is, in the present embodiment, the thickness of the polished wafer 117 can be controlled by adjusting the thickness of the third dielectric layer 114, and the final thickness can be controlled by adjusting the thickness of the third dielectric layer 114. The thickness of the package structure meets the requirements. However, the invention is not limited thereto. In other embodiments, the surface of the polished wafer 117 may also be higher than the first surface 10a depending on actual needs.
之後,請參照圖1H,於第一表面10a上形成封裝膠體118。封裝膠體118的形成方法例如是進行模製製程。封裝膠體118覆蓋第三介電層114與晶片117。在本實施例中,晶片117的凸塊116a位於開口108a中且藉由導電層110而穩固於開口108a中,因此封裝膠體118不需形成於晶片117與線路基板10之間,進而避免封裝膠體118無法完全地填滿晶片117與線路基板10之間的區域而產生空隙的問題。之後,於由第二表面10b暴露出的線路圖案102上形成銲球120,以完成本實施例的封裝結構的製作。Thereafter, referring to FIG. 1H, an encapsulant 118 is formed on the first surface 10a. The method of forming the encapsulant 118 is, for example, a molding process. The encapsulant 118 covers the third dielectric layer 114 and the wafer 117. In this embodiment, the bumps 116a of the wafer 117 are located in the opening 108a and are stabilized in the opening 108a by the conductive layer 110. Therefore, the encapsulant 118 does not need to be formed between the wafer 117 and the circuit substrate 10, thereby avoiding the encapsulation. The problem that the gap between the wafer 117 and the wiring substrate 10 is not completely filled and the gap is generated is 118. Thereafter, solder balls 120 are formed on the wiring pattern 102 exposed by the second surface 10b to complete the fabrication of the package structure of the present embodiment.
雖然本發明已以實施例發明如上,然其並非用以限定本發明,任何所屬技術領域中具有通常知識者,在不脫離本發明的精神和範圍內,當可作些許的更動與潤飾,故本發明的保護範圍當視後附的申請專利範圍所界定者為準。While the present invention has been described above with reference to the embodiments of the present invention, it is not intended to limit the present invention, and it is possible to make some modifications and refinements without departing from the spirit and scope of the invention. The scope of the invention is defined by the scope of the appended claims.
10‧‧‧封裝結構
10a‧‧‧第一表面
10b‧‧‧第二表面
12‧‧‧線路結構
100‧‧‧基板
100a‧‧‧凹槽圖案
102、106‧‧‧線路圖案
104‧‧‧第一介電層
106a‧‧‧線路層
106b‧‧‧導通孔
108‧‧‧第二介電層
108a‧‧‧開口
110‧‧‧導電層
112‧‧‧罩幕層
114‧‧‧第三介電層
114a‧‧‧凹槽
116‧‧‧罩幕圖案
116a‧‧‧凸塊
117‧‧‧晶片
118‧‧‧封裝膠體
120‧‧‧銲球10‧‧‧Package structure
10a‧‧‧ first surface
10b‧‧‧second surface
12‧‧‧Line structure
100‧‧‧Substrate
100a‧‧‧ Groove pattern
102, 106‧‧‧ line pattern
104‧‧‧First dielectric layer
106a‧‧‧Line layer
106b‧‧‧via
108‧‧‧Second dielectric layer
108a‧‧‧ Opening
110‧‧‧ Conductive layer
112‧‧‧ Cover layer
114‧‧‧ Third dielectric layer
114a‧‧‧ Groove
116‧‧‧ mask pattern
116a‧‧‧Bumps
117‧‧‧ wafer
118‧‧‧Package colloid
120‧‧‧ solder balls
圖1A至圖1H為依據本發明實施例的封裝結構的製作流程剖面示意圖。1A-1H are schematic cross-sectional views showing a manufacturing process of a package structure according to an embodiment of the invention.
Claims (10)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW106112111A TWI629764B (en) | 2017-04-12 | 2017-04-12 | Package structure and manufacturing method thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW106112111A TWI629764B (en) | 2017-04-12 | 2017-04-12 | Package structure and manufacturing method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
TWI629764B true TWI629764B (en) | 2018-07-11 |
TW201838119A TW201838119A (en) | 2018-10-16 |
Family
ID=63640642
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW106112111A TWI629764B (en) | 2017-04-12 | 2017-04-12 | Package structure and manufacturing method thereof |
Country Status (1)
Country | Link |
---|---|
TW (1) | TWI629764B (en) |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW201021171A (en) * | 2008-11-17 | 2010-06-01 | Phoenix Prec Technology Corp | Package substrate and package structure |
TW201032303A (en) * | 2009-02-16 | 2010-09-01 | Ind Tech Res Inst | Chip package structure and chip package method |
TW201227884A (en) * | 2010-12-17 | 2012-07-01 | Advanced Semiconductor Eng | Embedded semiconductor package component and manufacturing methods thereof |
TW201428902A (en) * | 2013-01-15 | 2014-07-16 | 矽品精密工業股份有限公司 | Semiconductor apparatus and manufacturing method thereof |
CN105870074A (en) * | 2014-12-05 | 2016-08-17 | 矽品精密工业股份有限公司 | Electronic package and manufacturing method thereof |
TWI567843B (en) * | 2016-05-23 | 2017-01-21 | 恆勁科技股份有限公司 | Package substrate and the manufacture thereof |
-
2017
- 2017-04-12 TW TW106112111A patent/TWI629764B/en not_active IP Right Cessation
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW201021171A (en) * | 2008-11-17 | 2010-06-01 | Phoenix Prec Technology Corp | Package substrate and package structure |
TW201032303A (en) * | 2009-02-16 | 2010-09-01 | Ind Tech Res Inst | Chip package structure and chip package method |
TW201227884A (en) * | 2010-12-17 | 2012-07-01 | Advanced Semiconductor Eng | Embedded semiconductor package component and manufacturing methods thereof |
TW201428902A (en) * | 2013-01-15 | 2014-07-16 | 矽品精密工業股份有限公司 | Semiconductor apparatus and manufacturing method thereof |
CN105870074A (en) * | 2014-12-05 | 2016-08-17 | 矽品精密工业股份有限公司 | Electronic package and manufacturing method thereof |
TWI567843B (en) * | 2016-05-23 | 2017-01-21 | 恆勁科技股份有限公司 | Package substrate and the manufacture thereof |
Also Published As
Publication number | Publication date |
---|---|
TW201838119A (en) | 2018-10-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11670577B2 (en) | Chip package with redistribution structure having multiple chips | |
US10109573B2 (en) | Packaged semiconductor devices and packaging devices and methods | |
US11387171B2 (en) | Method of packaging a semiconductor die | |
US10672741B2 (en) | Semiconductor packages with thermal-electrical-mechanical chips and methods of forming the same | |
TWI587467B (en) | Semiconductor package structure and method for forming the same | |
US10163711B2 (en) | Methods of packaging semiconductor devices including placing semiconductor devices into die caves | |
US7208335B2 (en) | Castellated chip-scale packages and methods for fabricating the same | |
US10096541B2 (en) | Method for fabricating electronic package | |
TWI575664B (en) | Package structures and method of forming the same | |
US10049973B2 (en) | Electronic package and fabrication method thereof and substrate structure | |
US10615055B2 (en) | Method for fabricating package structure | |
TW201717343A (en) | Package-on-package assembly and method for manufacturing the same | |
TW201733070A (en) | Semiconductor package with sidewall-protected RDL interposer and fabrication method thereof | |
TWI767287B (en) | A semiconductor package structure | |
US11967579B2 (en) | Method for forming package structure with cavity substrate | |
US11545455B2 (en) | Semiconductor packaging substrate fine pitch metal bump and reinforcement structures | |
TW202221862A (en) | Package structure and manufacturing method thereof | |
TWI731619B (en) | Package structure and formation method thereof | |
US20220384388A1 (en) | Semiconductor Packaging and Methods of Forming Same | |
TWI629764B (en) | Package structure and manufacturing method thereof | |
US20230078980A1 (en) | Thermal pad, semiconductor chip including the same and method of manufacturing the semiconductor chip | |
US20220293504A1 (en) | Semiconductor packaging structure, method, device and electronic product | |
US20160050753A1 (en) | Interposer and fabrication method thereof | |
TW202410342A (en) | Semiconductor package and manufacturing method thereof | |
KR100876885B1 (en) | Semiconductor package and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |