TWI562292B - Semiconductor devices , methods of controlling temperature thereof and semiconductor package - Google Patents

Semiconductor devices , methods of controlling temperature thereof and semiconductor package

Info

Publication number
TWI562292B
TWI562292B TW100138630A TW100138630A TWI562292B TW I562292 B TWI562292 B TW I562292B TW 100138630 A TW100138630 A TW 100138630A TW 100138630 A TW100138630 A TW 100138630A TW I562292 B TWI562292 B TW I562292B
Authority
TW
Taiwan
Prior art keywords
methods
controlling temperature
semiconductor
semiconductor devices
semiconductor package
Prior art date
Application number
TW100138630A
Other languages
Chinese (zh)
Other versions
TW201230255A (en
Inventor
Jae Choon Kim
Eun Seok Cho
Mi Na Choi
Kyoung Sei Choi
Hee Jung Hwang
Se Ran Bae
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Publication of TW201230255A publication Critical patent/TW201230255A/en
Application granted granted Critical
Publication of TWI562292B publication Critical patent/TWI562292B/en

Links

Classifications

    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F1/00Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
    • G05F1/10Regulating voltage or current
    • G05F1/46Regulating voltage or current wherein the variable actually regulated by the final control device is dc
    • G05F1/462Regulating voltage or current wherein the variable actually regulated by the final control device is dc as a function of the requirements of the load, e.g. delay, temperature, specific voltage/current characteristic
    • G05F1/463Sources providing an output which depends on temperature
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49822Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/16Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13025Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16227Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16265Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being a discrete passive component
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/17Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
    • H01L2224/171Disposition
    • H01L2224/1718Disposition being disposed on at least two different sides of the body, e.g. dual array
    • H01L2224/17181On opposite sides of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15151Shape the die mounting substrate comprising an aperture, e.g. for underfilling, outgassing, window type wire connections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15192Resurf arrangement of the internal vias
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19105Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19106Disposition of discrete passive components in a mirrored arrangement on two different side of a common die mounting substrate
TW100138630A 2010-11-26 2011-10-25 Semiconductor devices , methods of controlling temperature thereof and semiconductor package TWI562292B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1020100118954A KR101752829B1 (en) 2010-11-26 2010-11-26 Semiconductor devices

Publications (2)

Publication Number Publication Date
TW201230255A TW201230255A (en) 2012-07-16
TWI562292B true TWI562292B (en) 2016-12-11

Family

ID=46049901

Family Applications (1)

Application Number Title Priority Date Filing Date
TW100138630A TWI562292B (en) 2010-11-26 2011-10-25 Semiconductor devices , methods of controlling temperature thereof and semiconductor package

Country Status (6)

Country Link
US (2) US8692349B2 (en)
JP (1) JP5931417B2 (en)
KR (1) KR101752829B1 (en)
CN (1) CN102541120B (en)
DE (1) DE102011054886B4 (en)
TW (1) TWI562292B (en)

Families Citing this family (48)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9013040B1 (en) * 2009-04-10 2015-04-21 Sanmina Corporation Memory device with die stacking and heat dissipation
US20130173944A1 (en) * 2011-12-28 2013-07-04 Lsi Corporation Reducing power consumption of memory
US9190397B2 (en) * 2012-02-14 2015-11-17 Mitsubishi Electric Corporation Semiconductor device
KR102015565B1 (en) 2012-06-04 2019-08-28 삼성전자주식회사 Electronic device and method for controlling temperature thereof
DE102012111458B4 (en) * 2012-11-27 2022-12-08 Tdk Electronics Ag semiconductor device
KR101922452B1 (en) 2013-02-26 2018-11-28 삼성전자 주식회사 Semiconductor test device and method for fabricating the same
KR102063817B1 (en) 2013-03-04 2020-01-08 삼성전자주식회사 Method of Controlling Surface Temperature Of Semiconductor Device including Semiconductor Package
KR102123991B1 (en) 2013-03-11 2020-06-17 삼성전자주식회사 Semiconductor package and electronic system including the same
WO2015025447A1 (en) * 2013-08-23 2015-02-26 富士電機株式会社 Semiconductor devices
KR102077608B1 (en) * 2013-09-26 2020-02-17 에스케이하이닉스 주식회사 Semiconductor chip and stacked package having the same
SG2013084009A (en) * 2013-11-12 2015-06-29 Rockwell Automation Asia Pacific Business Ctr Pte Ltd Multiple alternative automation input system and method
DE102013114006A1 (en) * 2013-12-13 2015-06-18 Endress + Hauser Conducta Gesellschaft für Mess- und Regeltechnik mbH + Co. KG circuit board
KR102317263B1 (en) 2014-03-11 2021-10-25 삼성전자주식회사 Semiconductor package and data storage device including the same
KR101862496B1 (en) 2014-03-12 2018-05-29 인텔 코포레이션 Microelectronic package having a passive microelectronic device disposed within a package body, method of fabricating it and computing device comprising it
WO2015153179A1 (en) * 2014-04-01 2015-10-08 Agiltron, Inc. Microelectromechanical displacement structure and method for controlling displacement
US9198296B1 (en) * 2015-01-06 2015-11-24 Kinsus Interconnect Technology Corp. Double sided board with buried element and method for manufacturing the same
DE102015208348B3 (en) 2015-05-06 2016-09-01 Siemens Aktiengesellschaft Power module and method for producing a power module
CN106339011A (en) * 2015-07-10 2017-01-18 深圳市中兴微电子技术有限公司 Chip temperature detection and control method and device
US20170083063A1 (en) * 2015-09-21 2017-03-23 Qualcomm Incorporated Circuits and methods providing temperature mitigation for computing devices using in-package sensor
CN108140610B (en) 2015-10-01 2022-04-01 罗姆股份有限公司 Semiconductor device with a plurality of semiconductor chips
US9953892B2 (en) 2015-11-04 2018-04-24 Taiwan Semiconductor Manufacturing Company, Ltd. Polymer based-semiconductor structure with cavity
CN105489568B (en) * 2015-11-25 2019-01-22 中国科学院微电子研究所 A kind of the flip-chip packaged structure and flip-chip of flip-chip
US10872832B2 (en) * 2015-12-16 2020-12-22 Intel Corporation Pre-molded active IC of passive components to miniaturize system in package
JP6637374B2 (en) 2016-04-27 2020-01-29 ルネサスエレクトロニクス株式会社 Semiconductor device and temperature sensor
JP2017204511A (en) * 2016-05-10 2017-11-16 ソニー株式会社 Semiconductor device, semiconductor device manufacturing method and electronic apparatus
KR20180064934A (en) 2016-12-06 2018-06-15 삼성전자주식회사 Electronic device and method for controlling surface heat in the electronic device
KR20180081190A (en) * 2017-01-05 2018-07-16 에스케이하이닉스 주식회사 Memory module capable of measuring temperature and system using the same
FR3077157B1 (en) * 2018-01-25 2020-02-21 Commissariat A L'energie Atomique Et Aux Energies Alternatives ELECTRONIC CHIP WITH PROTECTED BACK SIDE
US10784213B2 (en) * 2018-01-26 2020-09-22 Hong Kong Applied Science and Technology Research Institute Company Limited Power device package
CN110197749B (en) * 2018-02-27 2022-03-22 香港理工大学 Integrated heater and temperature sensing method thereof
TW201947722A (en) * 2018-05-07 2019-12-16 恆勁科技股份有限公司 Flip-chip package substrate
JP2020009879A (en) * 2018-07-06 2020-01-16 太陽誘電株式会社 Circuit board and circuit module
JP6958499B2 (en) * 2018-07-09 2021-11-02 三菱電機株式会社 Semiconductor devices and power converters
KR20200028143A (en) * 2018-09-06 2020-03-16 주식회사 웨이브피아 RF Device Package capable of monitoring Temperature at Package Level
JP7055084B2 (en) * 2018-09-20 2022-04-15 ルネサスエレクトロニクス株式会社 Semiconductor devices and control methods for semiconductor devices
KR102091938B1 (en) * 2018-10-01 2020-03-20 전자부품연구원 Bonding material and manufacturing method thereof
US11224098B2 (en) * 2018-11-01 2022-01-11 General Electric Company Systems and methods for passive heating of temperature-sensitive electronic components
CN109887529A (en) * 2019-03-19 2019-06-14 济南德欧雅安全技术有限公司 A kind of multi-chip computer memory device of shared resistor
TWI681278B (en) * 2019-04-11 2020-01-01 群聯電子股份有限公司 Temperature control circuit, memory storage device and temperature control method
US11382178B2 (en) * 2019-06-27 2022-07-05 General Electric Company System and method for heating an electrical bus in an electrical cabinet for cold startup and condensation/frost control
US20210057397A1 (en) * 2019-08-20 2021-02-25 Qualcomm Incorporated Electrodeless passive embedded substrate
CN111162057B (en) * 2020-01-06 2022-01-21 珠海格力电器股份有限公司 Semiconductor power device and power processing assembly for semiconductor power device
US11588470B2 (en) * 2020-02-18 2023-02-21 Advanced Semiconductor Engineering, Inc. Semiconductor package structure and method of manufacturing the same
CN112133680B (en) * 2020-08-18 2022-06-28 山东汉旗科技有限公司 Low-voltage high-current Mosfet power chip
DE102021202150A1 (en) 2021-03-05 2022-09-08 Robert Bosch Gesellschaft mit beschränkter Haftung Power module with aging detection
US20220326746A1 (en) * 2021-04-07 2022-10-13 Apple Inc. Printed Circuits with Embedded Resistive Thermal Devices
US20230029782A1 (en) * 2021-07-30 2023-02-02 Changxin Memory Technologies, Inc. System, method and device for temperature control
CN115101510B (en) * 2022-08-26 2022-11-11 智新半导体有限公司 Chip structure with built-in thermosensitive device and manufacturing method

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060267170A1 (en) * 2002-10-15 2006-11-30 Sehat Sutardja Integrated circuit package with air gap
US20070064768A1 (en) * 2005-09-16 2007-03-22 Taylor John P Apparatus and method for determining a temperature of a temperature sensing element
TW200727370A (en) * 2006-01-12 2007-07-16 Touch Micro System Tech Integrated die packaging structure and manufacturing process thereof
TW200727431A (en) * 2006-01-04 2007-07-16 Champmems Corp Sensing chip package module bonded on base board
TW200849510A (en) * 2007-06-05 2008-12-16 Advanced Semiconductor Eng A heat dissipation module for chip package
US20090140369A1 (en) * 2007-11-30 2009-06-04 Lee Keun-Hyuk Semiconductor power module package without temperature sensor mounted thereon and method of fabricating the same
TW200941657A (en) * 2008-01-30 2009-10-01 Koninkl Philips Electronics Nv Versatile semiconductor package, module and method of operation
US20090285261A1 (en) * 2008-05-17 2009-11-19 Lsi Corporation Integrated Circuit System Monitor

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH06132469A (en) * 1992-10-15 1994-05-13 Toshiba Corp Integrated circuit element and electronic appliance employing same
FR2708737B1 (en) * 1993-08-02 1995-09-08 Siemens Automotive Sa Temperature measurement device.
JPH08139223A (en) * 1994-11-09 1996-05-31 Mitsubishi Electric Corp Semiconductor device
JPH09116268A (en) 1995-10-16 1997-05-02 Noboru Orimo Printed wiring board
JP2861981B2 (en) * 1997-04-11 1999-02-24 日本電気株式会社 Cooling structure of semiconductor device
JP4885366B2 (en) * 2000-01-31 2012-02-29 日本特殊陶業株式会社 Wiring board manufacturing method
JP4631223B2 (en) * 2001-07-04 2011-02-16 パナソニック株式会社 Semiconductor package and semiconductor device using the same
JP2003152303A (en) * 2001-08-27 2003-05-23 Ibiden Co Ltd Wiring board
US6987032B1 (en) * 2002-07-19 2006-01-17 Asat Ltd. Ball grid array package and process for manufacturing same
US6959258B2 (en) * 2003-02-18 2005-10-25 Lsi Logic Corporation Methods and structure for IC temperature self-monitoring
JP3756168B2 (en) * 2004-03-19 2006-03-15 株式会社ソニー・コンピュータエンタテインメント Circuit heat generation control method, apparatus and system
JP3811166B2 (en) * 2004-05-31 2006-08-16 株式会社東芝 Electronics
KR100704936B1 (en) * 2005-06-22 2007-04-09 삼성전기주식회사 Printed Circuit Board Having Embedded Electronic Parts and Methods of Fabrication therefor
JP4777764B2 (en) * 2005-12-08 2011-09-21 ニチコン株式会社 Temperature compensation circuit board manufacturing method
US7638874B2 (en) 2006-06-23 2009-12-29 Intel Corporation Microelectronic package including temperature sensor connected to the package substrate and method of forming same
TW200841437A (en) * 2007-04-11 2008-10-16 Siliconware Precision Industries Co Ltd Manufacturing method of semiconductor package and heat-dissipating structure applicable thereto
US7852138B2 (en) 2007-12-24 2010-12-14 Nokia Corporation Thermal sensors for stacked dies
US20100275824A1 (en) 2009-04-29 2010-11-04 Larue Albert D Biomass center air jet burner

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060267170A1 (en) * 2002-10-15 2006-11-30 Sehat Sutardja Integrated circuit package with air gap
US20070064768A1 (en) * 2005-09-16 2007-03-22 Taylor John P Apparatus and method for determining a temperature of a temperature sensing element
TW200727431A (en) * 2006-01-04 2007-07-16 Champmems Corp Sensing chip package module bonded on base board
TW200727370A (en) * 2006-01-12 2007-07-16 Touch Micro System Tech Integrated die packaging structure and manufacturing process thereof
TW200849510A (en) * 2007-06-05 2008-12-16 Advanced Semiconductor Eng A heat dissipation module for chip package
US20090140369A1 (en) * 2007-11-30 2009-06-04 Lee Keun-Hyuk Semiconductor power module package without temperature sensor mounted thereon and method of fabricating the same
TW200941657A (en) * 2008-01-30 2009-10-01 Koninkl Philips Electronics Nv Versatile semiconductor package, module and method of operation
US20090285261A1 (en) * 2008-05-17 2009-11-19 Lsi Corporation Integrated Circuit System Monitor

Also Published As

Publication number Publication date
DE102011054886A1 (en) 2012-05-31
CN102541120B (en) 2016-02-24
KR101752829B1 (en) 2017-06-30
DE102011054886B4 (en) 2021-07-08
TW201230255A (en) 2012-07-16
US8692349B2 (en) 2014-04-08
JP2012114446A (en) 2012-06-14
US20140184312A1 (en) 2014-07-03
JP5931417B2 (en) 2016-06-08
CN102541120A (en) 2012-07-04
KR20120057285A (en) 2012-06-05
US20120133427A1 (en) 2012-05-31

Similar Documents

Publication Publication Date Title
TWI562292B (en) Semiconductor devices , methods of controlling temperature thereof and semiconductor package
IL255144B (en) Room temperature glass-to-glass, glass-to-plastic and glass-to-ceramic/semiconductor bonding
HK1176743A1 (en) Semiconductor package for mems device and method of manufacturing the same
SG10201501458TA (en) Semiconductor-metal-on-insulator structures, methods of forming such structures, and semiconductor devices including such structures
EP2526565A4 (en) Semiconductor package and method
TWI562364B (en) Semiconductor device and manufacturing method thereof
HK1203244A1 (en) Method of manufacturing semiconductor device
HK1198303A1 (en) Semiconductor device and method of manufacturing the same
EP2622644A4 (en) Semiconductor devices and methods for manufacturing the same
EP2624286A4 (en) Method of manufacturing semiconductor device
EP2657958A4 (en) Method of manufacturing semiconductor device
EP2589077A4 (en) Microelectronic package and method of manufacturing same
EP2544250A4 (en) Process for production of nitride semiconductor element, nitride semiconductor light-emitting element, and light-emitting device
EP2571052A4 (en) Semiconductor device and method of manufacturing the same
EP2553730A4 (en) Semiconductor device and method
EP2804214A4 (en) Semiconductor device and method of manufacturing thereof
EP2824696A4 (en) Semiconductor device and method of manufacture thereof
GB201121915D0 (en) Semiconductor device and manufacturing method thereof
GB2487917B (en) Semiconductor devices and fabrication methods
GB2488587B (en) Semiconductor devices and fabrication methods
EP2565920A4 (en) Heat dissipation device and semiconductor device
EP2765706A4 (en) Semiconductor device, power converter, and method for controlling power converter
EP2631942A4 (en) Semiconductor device and production method for same
EP2804216A4 (en) Semiconductor device and method of manufacturing thereof
EP2927933A4 (en) Normal temperature bonding device, wafer having normal temperature bonding device, and normal temperature bonding method