TWI504119B - Apparatus and method for avoiding conduction of parasitic devices - Google Patents

Apparatus and method for avoiding conduction of parasitic devices Download PDF

Info

Publication number
TWI504119B
TWI504119B TW102110332A TW102110332A TWI504119B TW I504119 B TWI504119 B TW I504119B TW 102110332 A TW102110332 A TW 102110332A TW 102110332 A TW102110332 A TW 102110332A TW I504119 B TWI504119 B TW I504119B
Authority
TW
Taiwan
Prior art keywords
power switch
lower bridge
voltage
channel
transistor
Prior art date
Application number
TW102110332A
Other languages
Chinese (zh)
Other versions
TW201438390A (en
Inventor
Tsung Wei Huang
Shui Mu Lin
Chien Yuan Cheng
Original Assignee
Richtek Technology Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Richtek Technology Corp filed Critical Richtek Technology Corp
Priority to TW102110332A priority Critical patent/TWI504119B/en
Publication of TW201438390A publication Critical patent/TW201438390A/en
Application granted granted Critical
Publication of TWI504119B publication Critical patent/TWI504119B/en

Links

Landscapes

  • Power Conversion In General (AREA)

Description

防止寄生元件導通之裝置及其方法Device for preventing parasitic element conduction and method thereof

本發明係關於一種防止寄生元件導通之裝置及其方法,特別是一種可適用於電壓轉換電路,用以防止功率開關之寄生元件導通之裝置及其方法。BACKGROUND OF THE INVENTION 1. Field of the Invention This invention relates to an apparatus and method for preventing parasitic elements from being turned on, and more particularly to an apparatus and method for applying a voltage conversion circuit to prevent parasitic elements of a power switch from being turned on.

開關電源轉換電路(switching power converting circuit)係為電壓轉換電路之一種,利用切換功率開關的方式,調節儲存在一儲能電感上的能量以供給至輸出負載,並將一輸入電壓轉換為一輸出電壓於一輸出端,以維持固定之輸出電壓值,並提供輸出負載所需的負載電流。其優點為轉換效率高,因此能減少不必要的發熱,進而降低散熱設計上的複雜度。A switching power converting circuit is a type of voltage converting circuit that adjusts the energy stored in a storage inductor to supply an output load and converts an input voltage into an output by switching a power switch. The voltage is at an output to maintain a fixed output voltage value and to provide the load current required for the output load. The advantage is that the conversion efficiency is high, so that unnecessary heat generation can be reduced, thereby reducing the complexity of the heat dissipation design.

第1圖為一習知之電壓轉換電路之輸出級100,係為降壓式開關電源轉換電路之態樣。輸出級100係利用開關元件150以及開關元件130之切換,調節儲存在儲能電感110上的能量,以將一輸入電壓源170轉換為一輸出電壓值,並提供一輸出電流。開關元件150以及開關元件130之通道係串聯並耦接於輸入電壓源170以及另一電壓參考點之間,例如第1圖中的另一電壓參考點係為接地端180。開關元件150以及開關元件130之連接點140並耦接至儲能電感110。在實際操作上,開關元件150以及開關元件130之通道並不會同時導通,否則將會在輸入電壓源170以及接地端180之間產生一穿透電流(shoot-through current)之不必要浪費,不僅造成轉換效率的下降,甚至可能造成開關元件150以及開關元件130由於導通大電流而燒毀。因此在控制上,必須能夠保證開關元件150之通道截止之後,再行導通開關元件130之通道。然而由於在實際的控制上,無法保證開關元件150之通道截止之後,便立即導通開關元件130之通道,因此會有一段開關元件150以及開關元件130之通道同時截止之空載時間(dead time),此時輸出電流係流經開關元件150或開關元件130之寄生元件以形成電流迴 路。Figure 1 is an output stage 100 of a conventional voltage conversion circuit in the form of a buck switching power supply conversion circuit. The output stage 100 utilizes switching of the switching element 150 and the switching element 130 to adjust the energy stored on the storage inductor 110 to convert an input voltage source 170 to an output voltage value and provide an output current. The switching element 150 and the channel of the switching element 130 are connected in series and coupled between the input voltage source 170 and another voltage reference point. For example, another voltage reference point in FIG. 1 is the ground terminal 180. The connection point 140 of the switching element 150 and the switching element 130 is coupled to the energy storage inductor 110. In actual operation, the channels of the switching element 150 and the switching element 130 are not turned on at the same time, otherwise an unnecessary waste of shoot-through current will be generated between the input voltage source 170 and the ground terminal 180. Not only the conversion efficiency is lowered, but the switching element 150 and the switching element 130 may even be burnt due to the conduction of a large current. Therefore, in terms of control, it is necessary to ensure that the channel of the switching element 150 is turned on and then the channel of the switching element 130 is turned on. However, since the channel of the switching element 130 is turned on immediately after the channel of the switching element 150 is turned off in actual control, there is a dead time at which the channel of the switching element 150 and the switching element 130 are simultaneously turned off. At this time, the output current flows through the switching element 150 or the parasitic element of the switching element 130 to form a current back. road.

如第1圖所示,若輸出電流係如電流路徑136或電流路徑137之方向流經儲能電感110時,當開關元件150以及開關元件130之通道同時截止,輸出電流係利用開關元件130之寄生元件如寄生二極體131或是寄生電晶體132而形成電流迴路。第1圖中之開關元件130係為一N型金屬氧化半導體場效電晶體(metal-oxide-semiconductor-field-effect-transistor,MOSFET)元件。應用上,開關元件130之P型之基極端(body)135係連接於源極端(source),且其基極端與汲極端(drain)之間形成了一寄生二極體131,並在空載時間時導通而形成電流路徑136之一部分。另外,當開關元件130係為一應用於高壓之元件時,在製程上通常會利用障壁層(barrier layer)形成一獨立之P型井(P-well)以作為開關元件130之P型之基極端135,此時代表障壁層接點之障壁層端134、基極端135與汲極端(drain)形成一寄生電晶體132,並在空載時間時導通而形成電流路徑137之一部分。As shown in FIG. 1, when the output current flows through the storage inductor 110 in the direction of the current path 136 or the current path 137, when the channels of the switching element 150 and the switching element 130 are simultaneously turned off, the output current is utilized by the switching element 130. A parasitic element such as a parasitic diode 131 or a parasitic transistor 132 forms a current loop. The switching element 130 in FIG. 1 is an N-type metal-oxide-semiconductor-field-effect-transistor (MOSFET) device. In application, the base 135 of the P-type of the switching element 130 is connected to the source, and a parasitic diode 131 is formed between the base end and the drain, and is in no-load. The time is turned on to form a portion of the current path 136. In addition, when the switching element 130 is a component applied to a high voltage, a separate P-well is formed in the process by using a barrier layer as a P-type of the switching element 130. The extreme 135, at this time, represents the parasitic transistor 132 of the barrier layer end 134, the base terminal 135 and the drain of the barrier layer contact, and is turned on at the dead time to form a portion of the current path 137.

然而通常在應用上,不論是導通寄生二極體131以形成電流路徑136,或是導通寄生電晶體132以形成電流路徑137,其功率損耗皆大於利用導通開關元件130之通道所形成之電流路徑,此係由於半導體之PN接面所產生之順向偏壓(forward-biasing voltage)大於開關元件130之通道導通之跨壓的緣故。另外,當開關元件130係整合於一積體電路(integrated circuit)之中時,寄生二極體131或是寄生電晶體132之導通極可能在基板(substrate)中形成電流導通路徑,而造成對其鄰近元件的電流雜訊干擾,嚴重時甚至造成鄰近元件的不正常工作。因此設計上,必須在不至於發生穿透電流的前提下,僅可能地減少寄生元件導通的時間,意即減少空載時間,以求轉換效率的最佳化,並避免上述可能問題的發生。然而由於開關元件130具有一定的尺寸大小,亦即其控制端具有一定大小之寄生電容,因此當前級驅動開關元件130之控制端以導通或截止其通道時,必須對所述之寄生電容進行充電或放電的動作,而造成開關元件130無法馬上反應進行通道的導通或截止。另外,再考慮元件的參數變異範圍、操作溫度範圍、以及操作電壓變異範圍等等因素,最後在設計上妥協的結果,使得習知之電壓轉換電路在操作上仍具有一定大小的空載時間,而無法達到設計上的最佳化。However, in general applications, whether the parasitic diode 131 is turned on to form the current path 136, or the parasitic transistor 132 is turned on to form the current path 137, the power loss is greater than the current path formed by the channel that turns on the switching element 130. This is because the forward-biasing voltage generated by the PN junction of the semiconductor is greater than the voltage across the channel of the switching element 130. In addition, when the switching element 130 is integrated in an integrated circuit, the parasitic diode 131 or the conducting electrode of the parasitic transistor 132 may form a current conducting path in the substrate, resulting in a pair. The current noise of the adjacent components interferes, and in severe cases, even the adjacent components are not working properly. Therefore, in design, it is only necessary to reduce the conduction time of the parasitic element under the premise that the penetration current does not occur, that is, reduce the dead time, to optimize the conversion efficiency, and avoid the above-mentioned possible problems. However, since the switching element 130 has a certain size, that is, its control terminal has a parasitic capacitance of a certain size, the parasitic capacitance of the current-stage driving switching element 130 must be charged when the control terminal of the switching element 130 is turned on or off. Or the action of discharging causes the switching element 130 to fail to react immediately to turn on or off the channel. In addition, considering the parameter variation range of the component, the operating temperature range, and the operating voltage variation range, etc., and finally compromised in design, the conventional voltage conversion circuit still has a certain amount of dead time in operation, and Unable to achieve design optimization.

另外,當欲截止開關元件130之通道並隨後導通開關元件150之通道時,同樣需考慮減少空載時間,因此操作上傾向於只要開關元件130之通道一截止,即控制導通開關元件150之通道。此時連接點140之電壓開始上升,然而同時開關元件130之控制端往往並未到達目的之電壓,而是在一個剛剛能夠截止開關元件130之通道之電壓閥值。此時由於受到連接點140電壓變化的耦合,使得開關元件130之控制端之電壓增加,造成開關元件130之通道重新導通,而產生穿透電流。此一現象的解決方法仍然是利用增加空載時間,或是降低連接點140之電壓上升的速度,然而這些方法仍然造成了寄生元件的導通時間增加,而引發前述的可能問題。In addition, when the channel of the switching element 130 is to be turned off and then the channel of the switching element 150 is turned on, it is also necessary to consider reducing the dead time. Therefore, the operation tends to control the channel of the switching element 150 as soon as the channel of the switching element 130 is turned off. . At this time, the voltage at the connection point 140 starts to rise, but at the same time, the control terminal of the switching element 130 often does not reach the voltage of the destination, but at a voltage threshold of a channel that can just turn off the switching element 130. At this time, due to the coupling of the voltage change of the connection point 140, the voltage of the control terminal of the switching element 130 is increased, causing the channel of the switching element 130 to be turned on again, and a penetration current is generated. The solution to this phenomenon is still to increase the dead time or to reduce the voltage rise of the connection point 140. However, these methods still cause an increase in the on-time of the parasitic element, which causes the aforementioned possible problems.

鑒於以上的問題,本發明係提供一種防止寄生元件導通之裝置及其方法,適用於電壓轉換電路,用以防止功率開關之寄生元件導通。In view of the above problems, the present invention provides an apparatus for preventing conduction of a parasitic element and a method thereof, which are suitable for use in a voltage conversion circuit for preventing conduction of a parasitic element of a power switch.

本發明提出一種防止寄生元件導通之裝置,應用於電壓轉換電路,用以防止功率開關之寄生元件導通。電壓轉換電路係調節儲存在儲能電感上的能量以供給至輸出負載,並將輸入電壓轉換為輸出電壓於輸出端。防止寄生元件導通之裝置包括下橋功率開關以及功率開關驅動級。The invention provides a device for preventing conduction of a parasitic element, which is applied to a voltage conversion circuit for preventing the parasitic element of the power switch from being turned on. The voltage conversion circuit regulates the energy stored on the energy storage inductor to supply to the output load and converts the input voltage to an output voltage at the output. Devices that prevent parasitic elements from conducting include a lower bridge power switch and a power switch drive stage.

下橋功率開關具有第一下橋功率開關以及第二下橋功率開關,下橋功率開關之通道係由第一下橋功率開關之通道以及第二下橋功率開關之通道並聯形成。第一下橋功率開關之通道之導通等效阻抗大於第二下橋功率開關之通道之導通等效阻抗,且下橋功率開關之通道之一端耦接於儲能電感。功率開關驅動級分別耦接於第一下橋功率開關之控制端以及第二下橋功率開關之控制端,用以控制導通或截止下橋功率開關之通道。The lower bridge power switch has a first lower bridge power switch and a second lower bridge power switch, and the channel of the lower bridge power switch is formed by connecting the channel of the first lower bridge power switch and the channel of the second lower bridge power switch in parallel. The conduction equivalent impedance of the channel of the first lower bridge power switch is greater than the conduction equivalent impedance of the channel of the second lower bridge power switch, and one end of the channel of the lower bridge power switch is coupled to the energy storage inductor. The power switch driving stages are respectively coupled to the control end of the first lower bridge power switch and the control end of the second lower bridge power switch for controlling the channel of turning on or off the power switch of the lower bridge.

其中,當功率開關驅動級控制導通下橋功率開關之通道時,係先導通第一下橋功率開關之通道再導通第二下橋功率開關之通道,而當功率開關驅動級控制截止下橋功率開關之通道時,係先截止第二下橋功率開關之通道再截止第 一下橋功率開關之通道。Wherein, when the power switch driver stage controls the channel of the lower bridge power switch, the channel of the first lower bridge power switch is first turned on and then the channel of the second lower bridge power switch is turned on, and when the power switch driver stage controls the off-bridge power When the channel of the switch is turned off, the channel of the second lower bridge power switch is turned off first and then the second Next to the channel of the bridge power switch.

本發明又提出一種防止寄生元件導通之方法,應用於電壓轉換電路,用以防止功率開關之寄生元件導通。所述方法包含下列步驟:首先判斷功率開關驅動級是否發出訊號以導通下橋功率開關,若是,則進行下一步驟。接著先導通第一下橋功率開關,再導通第二下橋功率開關。然後判斷功率開關驅動級是否發出訊號以關閉下橋功率開關,若是,則進行下一步驟。最後,先關閉第二下橋功率開關,再關閉第一下橋功率開關,並回到判斷功率開關驅動級是否發出訊號以導通下橋功率開關之步驟。The invention further proposes a method for preventing the parasitic element from being turned on, which is applied to a voltage conversion circuit for preventing the parasitic element of the power switch from being turned on. The method includes the steps of first determining whether the power switch driver stage is signaling to turn on the lower bridge power switch, and if so, proceeding to the next step. Then, the first lower bridge power switch is turned on first, and then the second lower bridge power switch is turned on. Then it is judged whether the power switch drive stage sends a signal to turn off the lower bridge power switch, and if so, the next step is performed. Finally, the second lower bridge power switch is turned off, then the first lower bridge power switch is turned off, and the step of determining whether the power switch driver stage sends a signal to turn on the lower bridge power switch is returned.

本發明更提出一種防止寄生元件導通之方法,應用於電壓轉換電路,用以防止功率開關之寄生元件導通,所述方法包含下列步驟:首先判斷功率開關驅動級是否發出訊號以導通下橋功率開關,若是,則進行下一步驟。接著先關閉第二上橋功率開關,再關閉第一上橋功率開關。然後先導通第一下橋功率開關,再導通第二下橋功率開關。接著,判斷功率開關驅動級是否發出訊號以導通上橋功率開關,若是,則進行下一步驟。然後,先關閉該第二下橋功率開關,再關閉該第一下橋功率開關。最後,先導通第一上橋功率開關,再導通第二上橋功率開關,並回到判斷功率開關驅動級是否發出訊號以導通下橋功率開關之步驟。The invention further provides a method for preventing the parasitic element from being turned on, which is applied to a voltage conversion circuit for preventing the parasitic element of the power switch from being turned on. The method comprises the following steps: first determining whether the power switch driver stage emits a signal to turn on the lower bridge power switch. If yes, proceed to the next step. Then turn off the second upper bridge power switch, then turn off the first upper bridge power switch. Then, the first lower bridge power switch is turned on first, and then the second lower bridge power switch is turned on. Next, it is determined whether the power switch drive stage sends a signal to turn on the upper bridge power switch, and if so, proceeds to the next step. Then, the second lower bridge power switch is turned off first, and then the first lower bridge power switch is turned off. Finally, the first upper bridge power switch is turned on, then the second upper bridge power switch is turned on, and the step of determining whether the power switch driver stage sends a signal to turn on the lower bridge power switch is returned.

本發明的功效在於,本發明所揭露之防止寄生元件導通之裝置及其方法,能有效地減少所應用之電壓轉換電路在操作上的空載時間,以防止功率開關之寄生元件的導通,並同時避免了穿透電流的發生,因此可增加電壓轉換電路之轉換效率,也減少了基板中的電流雜訊。The invention has the advantages that the device for preventing parasitic element conduction and the method thereof disclosed in the invention can effectively reduce the operation dead time of the applied voltage conversion circuit to prevent the parasitic component of the power switch from being turned on, and At the same time, the occurrence of the penetration current is avoided, thereby increasing the conversion efficiency of the voltage conversion circuit and reducing the current noise in the substrate.

有關本發明的特徵、實作與功效,茲配合圖式作最佳實施例詳細說明如下。The features, implementations, and utilities of the present invention are described in detail below with reference to the drawings.

100‧‧‧輸出級100‧‧‧Output

110、210、310、410、510、610、710、810‧‧‧儲能電感110, 210, 310, 410, 510, 610, 710, 810 ‧ ‧ energy storage inductance

130、150‧‧‧開關元件130, 150‧‧‧Switching elements

131‧‧‧寄生二極體131‧‧‧ Parasitic diode

132‧‧‧寄生電晶體132‧‧‧ Parasitic crystal

134‧‧‧障壁層端134‧‧ ‧ barrier end

135‧‧‧基極端135‧‧ ‧ base extreme

136、137、670、715、815‧‧‧電流路徑136, 137, 670, 715, 815‧‧‧ current paths

140、260、360、490、595、690、735、835‧‧‧連接點140, 260, 360, 490, 595, 690, 735, 835 ‧ ‧ connection points

170‧‧‧輸入電壓源170‧‧‧Input voltage source

180‧‧‧接地端180‧‧‧ Grounding terminal

200、300、400、500、600、700、800‧‧‧防止寄生元件導通之裝置200, 300, 400, 500, 600, 700, 800‧‧‧ Devices for preventing parasitic components from conducting

220、420、520、620、720、820‧‧‧第一下橋功率開關220, 420, 520, 620, 720, 820‧‧‧ first lower bridge power switch

230、430、530、630、730、830‧‧‧第二下橋功率開關230, 430, 530, 630, 730, 830‧‧‧ second lower bridge power switch

240、340、440、540、640、740、840‧‧‧功率開關驅動級240, 340, 440, 540, 640, 740, 840‧‧‧ power switch driver stage

250、350、460、560、660、760、860‧‧‧電壓轉換電路250, 350, 460, 560, 660, 760, 860‧‧‧ voltage conversion circuits

320‧‧‧第一功率開關320‧‧‧First power switch

330‧‧‧第二功率開關330‧‧‧second power switch

370、470、770、870‧‧‧輸入端370, 470, 770, 870 ‧ ‧ inputs

380、480、780、880‧‧‧輸出端380, 480, 780, 880‧‧‧ output

450‧‧‧上橋功率開關450‧‧‧Upper bridge power switch

550、750、850‧‧‧第二上橋功率開關550, 750, 850‧‧‧Second upper bridge power switch

590、790、890‧‧‧第一上橋功率開關590, 790, 890‧‧‧ first upper bridge power switch

641、741‧‧‧第一下橋電壓端641, 741‧‧‧ first lower bridge voltage end

642、742‧‧‧第二下橋電壓端642, 742‧‧‧ second lower bridge voltage end

643、743、843‧‧‧第一電晶體643, 743, 843‧‧‧ first transistor

644、744、844‧‧‧第二電晶體644, 744, 844‧‧‧second transistor

645、745、845‧‧‧第三電晶體645, 745, 845‧‧‧ third transistor

646、746、846‧‧‧傳輸閘646, 746, 846‧‧‧ transmission gate

647、747、847‧‧‧第四電晶體647, 747, 847‧‧‧ fourth transistor

648、748、848‧‧‧反相閘648, 748, 848‧‧‧ reverse brake

649、749、849‧‧‧第一下橋驅動級649, 749, 849‧‧‧ first lower bridge driver stage

650、751、851‧‧‧第二下橋驅動級650, 751, 851‧‧‧ second lower bridge driver stage

651、752、852‧‧‧功率開關控制電路651, 752, 852‧‧‧ power switch control circuit

753、853‧‧‧第一上橋驅動級753, 853‧‧‧ first upper bridge driver stage

754、854‧‧‧第二上橋驅動級754, 854‧‧‧Second upper bridge driver stage

755、757、855、857‧‧‧下橋對上橋準位調節器755, 757, 855, 857‧‧‧ lower bridge to upper bridge level regulator

756、856‧‧‧上橋對下橋準位調節器756, 856‧‧‧Upper Bridge to Lower Bridge Level Regulator

841‧‧‧第一上橋電壓端841‧‧‧First upper bridge voltage terminal

842‧‧‧第二上橋電壓端842‧‧‧Second upper bridge voltage terminal

第1圖為一習知之降壓式開關電源轉換電路之電壓轉換電路之輸出級。Figure 1 is an output stage of a voltage conversion circuit of a conventional buck switching power supply conversion circuit.

第2圖為本發明所揭露之第一實施例之防止寄生元件導通之裝置。Fig. 2 is a view showing the apparatus for preventing the conduction of a parasitic element according to the first embodiment of the present invention.

第3圖為本發明所揭露之第二實施例之防止寄生元件導通之裝置。Figure 3 is a view of the second embodiment of the present invention for preventing the parasitic element from being turned on.

第4圖為本發明所揭露之第三實施例之防止寄生元件導通之裝置。Fig. 4 is a view showing a device for preventing conduction of a parasitic element according to a third embodiment of the present invention.

第5圖為本發明所揭露之第四實施例之防止寄生元件導通之裝置。Fig. 5 is a view showing a device for preventing conduction of a parasitic element according to a fourth embodiment of the present invention.

第6圖為本發明所揭露之第五實施例之防止寄生元件導通之裝置。Figure 6 is a view of the fifth embodiment of the present invention for preventing the parasitic element from being turned on.

第7圖為本發明所揭露之第六實施例之防止寄生元件導通之裝置。Figure 7 is a diagram of a sixth embodiment of the present invention for preventing parasitic elements from being turned on.

第8圖為本發明所揭露之第七實施例之防止寄生元件導通之裝置。Figure 8 is a diagram of a seventh embodiment of the present invention for preventing parasitic elements from being turned on.

第9圖為本發明所揭露之第八實施例之防止寄生元件導通之方法之步驟流程圖。Figure 9 is a flow chart showing the steps of the method for preventing the conduction of parasitic elements in the eighth embodiment of the present invention.

第10圖為本發明所揭露之第九實施例之防止寄生元件導通之方法之步驟流程圖。FIG. 10 is a flow chart showing the steps of a method for preventing conduction of a parasitic element according to a ninth embodiment of the present invention.

第11圖為本發明所揭露之第十實施例之防止寄生元件導通之方法之步驟流程圖。FIG. 11 is a flow chart showing the steps of a method for preventing conduction of a parasitic element according to a tenth embodiment of the present invention.

第12圖為本發明所揭露之第十一實施例之防止寄生元件導通之方法之步驟流程圖。Figure 12 is a flow chart showing the steps of the method for preventing the conduction of parasitic elements in the eleventh embodiment of the present invention.

第13圖為本發明所揭露之第十二實施例之防止寄生元件導通之方法之步驟流程圖。Figure 13 is a flow chart showing the steps of a method for preventing conduction of a parasitic element according to a twelfth embodiment of the present invention.

在說明書及後續的申請專利範圍當中,「耦接」一詞在此係包含任何直接及間接的電氣連接手段。因此,若文中描述一第一裝置耦接於一第二裝置,則代表第一裝置可直接電氣連接於第二裝置,或透過其他裝置或連接手段間接地電氣連接至第二裝置。In the context of the specification and subsequent patent applications, the term "coupled" is used herein to include any direct and indirect electrical connection. Therefore, if a first device is coupled to a second device, the first device can be directly electrically connected to the second device or indirectly electrically connected to the second device through other devices or connection means.

第2圖為本發明所揭露之第一實施例,係為一種防止寄生元件導通之裝置200。防止寄生元件導通之裝置200應用於電壓轉換電路250,用以防止功率開關之寄生元件導通。電壓轉換電路250係調節儲存在儲能電感210上的能量以供給至輸出負載,並將一輸入電壓轉換為一輸出電壓於一輸出端。防止寄生元件導通之裝置200包含下橋功率開關以及功率開關驅動級240。2 is a first embodiment of the present invention, and is a device 200 for preventing parasitic elements from being turned on. The device 200 for preventing the parasitic element from being turned on is applied to the voltage conversion circuit 250 to prevent the parasitic element of the power switch from being turned on. The voltage conversion circuit 250 adjusts the energy stored on the storage inductor 210 to be supplied to the output load, and converts an input voltage into an output voltage at an output. The apparatus 200 for preventing parasitic elements from turning on includes a lower bridge power switch and a power switch drive stage 240.

如第2圖所示,下橋功率開關具有第一下橋功率開關220以及第二下橋功率開關230,下橋功率開關之通道係由第一下橋功率開關220之通道以及第二下橋功率開關之通道230並聯形成,其中第一下橋功率開關220之通道之導通等效阻抗大於第二下橋功率開關230之通道之導通等效阻抗,且下橋功率開關之通道之一端與儲能電感210耦接於連接點260。功率開關驅動級240分別耦接於第一下橋功率開關220之控制端以及第二下橋功率開關230之控制端,用以控制導通或截止下橋功率開關之通道。As shown in FIG. 2, the lower bridge power switch has a first lower bridge power switch 220 and a second lower bridge power switch 230, and the channel of the lower bridge power switch is a channel of the first lower bridge power switch 220 and a second lower bridge. The channel 230 of the power switch is formed in parallel, wherein the conductive equivalent impedance of the channel of the first lower bridge power switch 220 is greater than the conductive equivalent impedance of the channel of the second lower bridge power switch 230, and one end of the channel of the lower bridge power switch is stored The inductor 210 is coupled to the connection point 260. The power switch driver stage 240 is coupled to the control end of the first lower bridge power switch 220 and the control end of the second lower bridge power switch 230 for controlling the channel of turning on or off the power switch of the lower bridge.

如第2圖所示,當功率開關驅動級240控制導通下橋功率開關之通道時,係先導通第一下橋功率開關220之通道,再導通第二下橋功率開關230之通道,而當功率開關驅動級240控制截止下橋功率開關之通道時,係先截止第二下橋功率開關230之通道,再截止第一下橋功率開關220之通道。As shown in FIG. 2, when the power switch driver stage 240 controls the channel of the lower bridge power switch, the channel of the first lower bridge power switch 220 is turned on, and then the channel of the second lower bridge power switch 230 is turned on. When the power switch driver stage 240 controls the channel of the lower bridge power switch, the channel of the second lower bridge power switch 230 is turned off first, and then the channel of the first lower bridge power switch 220 is turned off.

進一步說明,在習知技術中,下橋功率開關係利用一單一元件實現,具有一定的元件尺寸大小,因此當前級驅動其控制端之寄生電容以進行通道之導通或截止操作時,下橋功率開關並無法立即反應,因而功率開關之寄生元件導通而形成電流迴路。然而在防止寄生元件導通之裝 置200中,由於第一下橋功率開關220之通道之導通等效阻抗大於第二下橋功率開關230之通道之導通等效阻抗,因此第一下橋功率開關220具有較小之元件尺寸,亦即第一下橋功率開關220之控制端具有較小之寄生電容,操作上的反應速度也可以較為快速。故若欲導通下橋功率開關之通道時,功率開關驅動級240係先發出控制訊號導通第一下橋功率開關220之通道,以期在下橋功率開關之寄生元件反應導通前,先導通第一下橋功率開關220之通道,以增加電壓轉換電路之轉換效率,並且避免在基板中引發不必要的電流雜訊。而值得注意的是,考慮導通規格上的最大電流時,第一下橋功率開關220之通道導通最大電流所形成的跨壓,在設計上須小於寄生元件的順向偏壓,否則在最大電流的情況下,仍可能造成寄生元件的導通。Further, in the prior art, the power-off relationship of the lower bridge is realized by a single component, and has a certain component size. Therefore, when the current stage drives the parasitic capacitance of the control terminal to perform the channel conduction or cut-off operation, the lower bridge power The switch does not react immediately, so the parasitic element of the power switch conducts to form a current loop. However, in the installation to prevent parasitic components from being turned on In the setting 200, since the conduction equivalent impedance of the channel of the first lower bridge power switch 220 is greater than the conduction equivalent impedance of the channel of the second lower bridge power switch 230, the first lower bridge power switch 220 has a smaller component size. That is, the control end of the first lower bridge power switch 220 has a small parasitic capacitance, and the reaction speed in operation can also be relatively fast. Therefore, if the channel of the lower bridge power switch is to be turned on, the power switch driver stage 240 first sends a control signal to conduct the channel of the first lower bridge power switch 220, so as to turn on the first step before the parasitic component of the lower bridge power switch is turned on. The channel of the bridge power switch 220 increases the conversion efficiency of the voltage conversion circuit and avoids causing unnecessary current noise in the substrate. It is worth noting that, considering the maximum current on the conduction specification, the voltage across the maximum current of the channel of the first lower bridge power switch 220 is designed to be smaller than the forward bias of the parasitic element, otherwise at the maximum current. In this case, the parasitic element may still be turned on.

另外,當功率開關驅動級240控制截止下橋功率開關之通道時,係先截止第二下橋功率開關230之通道,再截止第一下橋功率開關220之通道。由於連接點260之電壓狀態變化,係發生於下橋功率開關之通道截止之後,也就是發生在第一下橋功率開關220之通道截止之後。此時由於第二下橋功率開關230之通道已先進行截止,即第二下橋功率開關230之控制端之電壓較先一步反應,因此控制端之電壓距離導通第二下橋功率開關230之通道之一電壓閥值較遠,故不易受到連接點260之電壓變化耦合而造成重新導通第二下橋功率開關230之通道,形成穿透電流。而一方面第一下橋功率開關220由於具有較快的反應速度,亦即能較快速地截止其通道,而不易受到連接點260之電壓狀態變化之影響。In addition, when the power switch driving stage 240 controls the channel of the lower bridge power switch, the channel of the second lower bridge power switch 230 is turned off, and then the channel of the first lower bridge power switch 220 is turned off. Since the voltage state of the connection point 260 changes, it occurs after the channel of the lower bridge power switch is turned off, that is, after the channel of the first lower bridge power switch 220 is turned off. At this time, since the channel of the second lower bridge power switch 230 has been cut off first, that is, the voltage of the control terminal of the second lower bridge power switch 230 is reacted one step earlier, the voltage of the control terminal is turned on to turn on the second lower bridge power switch 230. One of the channel voltage thresholds is far away, so it is not easily coupled by the voltage change of the connection point 260 to cause the channel of the second lower bridge power switch 230 to be turned on to form a penetration current. On the one hand, the first lower bridge power switch 220 has a faster response speed, that is, it can cut off its channel more quickly, and is less susceptible to the voltage state change of the connection point 260.

第3圖為本發明所揭露之第二實施例,係為一種防止寄生元件導通之裝置300。防止寄生元件導通之裝置300係為第2圖所示之防止寄生元件導通之裝置200之一實施例,應用於電壓轉換電路350,用以防止功率開關之寄生元件導通。電壓轉換電路350為一升壓式開關電源轉換器之態樣,係調節儲存在儲能電感310上的能量以供給至輸出負載,並將輸入端370之輸入電壓轉換為輸出電壓於一輸出端380。防止寄生元件導通之裝置300包含功率開關以及功率開關驅動級340,其中功率開關更包括第一功率開關320以及第二功率開關330。第一功率開關320、第二功率開關330以及功率開關驅動級340之操作可參考第2圖之說明。另外,第一功率開關320以及第二功率開關330可以是P型金屬氧化半導體場效電晶體或是PNP 型之雙極性接面電晶體。Figure 3 is a second embodiment of the present invention, which is an apparatus 300 for preventing parasitic elements from being turned on. The device 300 for preventing the parasitic element from being turned on is an embodiment of the device 200 for preventing parasitic element conduction shown in FIG. 2, and is applied to the voltage conversion circuit 350 for preventing the parasitic element of the power switch from being turned on. The voltage conversion circuit 350 is a step-up switching power converter, which adjusts the energy stored in the energy storage inductor 310 to be supplied to the output load, and converts the input voltage of the input terminal 370 into an output voltage at an output end. 380. The apparatus 300 for preventing parasitic elements from turning on includes a power switch and a power switch drive stage 340, wherein the power switch further includes a first power switch 320 and a second power switch 330. The operation of the first power switch 320, the second power switch 330, and the power switch driver stage 340 can be referred to the description of FIG. In addition, the first power switch 320 and the second power switch 330 may be P-type metal oxide semiconductor field effect transistors or PNPs. Type of bipolar junction transistor.

進一步說明,由於第一功率開關320之通道之導通等效阻抗大於第二功率開關330之通道之導通等效阻抗,因此第一功率開關320具有較小之元件尺寸,亦即第一功率開關320之控制端具有較小之寄生電容,操作上的反應速度也可以較為快速。故若欲導通功率開關之通道時,功率開關驅動級340係先發出控制訊號導通第一功率開關320之通道,以期在功率開關之寄生元件反應導通前,先導通第一功率開關320之通道,以增加電壓轉換電路之轉換效率,並且避免在基板中引發不必要的電流雜訊。之後,再進一步導通第二功率開關330之通道,以進一步降低通道之導通等效阻抗,增加轉換效率。而值得注意的是,考慮導通規格上的最大電流時,第一功率開關320之通道導通最大電流所形成的跨壓,在設計上須小於寄生元件的順向偏壓,否則在最大電流的情況下,仍可能造成寄生元件的導通。Further, since the conductive equivalent impedance of the channel of the first power switch 320 is greater than the conductive equivalent impedance of the channel of the second power switch 330, the first power switch 320 has a smaller component size, that is, the first power switch 320. The control terminal has a small parasitic capacitance, and the reaction speed in operation can also be relatively fast. Therefore, if the channel of the power switch is to be turned on, the power switch driver stage 340 first sends a control signal to turn on the channel of the first power switch 320, so as to turn on the channel of the first power switch 320 before the parasitic component of the power switch reacts to conduct. To increase the conversion efficiency of the voltage conversion circuit and to avoid causing unnecessary current noise in the substrate. After that, the channel of the second power switch 330 is further turned on to further reduce the on-resistance equivalent impedance of the channel and increase the conversion efficiency. It is worth noting that, considering the maximum current on the conduction specification, the voltage across the maximum current of the channel of the first power switch 320 is designed to be less than the forward bias of the parasitic element, otherwise the maximum current is present. Underneath, it is still possible to cause conduction of parasitic elements.

另外,當功率開關驅動級340控制截止功率開關之通道時,係先截止第二功率開關330之通道,再截止第一功率開關320之通道。由於連接點360之電壓開始下降之時間點,係發生於功率開關之通道截止之後,也就是發生在第一功率開關320之通道截止之後。此時由於第二功率開關330之通道已先進行截止,即第二功率開關330之控制端之電壓較先一步反應,因此控制端之電壓距離導通第二功率開關330之通道之一電壓閥值較遠,故不易受到連接點360之電壓變化耦合而造成重新導通第二功率開關330之通道,形成穿透電流。而一方面第一功率開關320由於具有較快的反應速度,亦即能較快速地截止其通道,而不易受到連接點360之電壓變化之影響。In addition, when the power switch driving stage 340 controls the channel of the cutoff power switch, the channel of the second power switch 330 is turned off first, and then the channel of the first power switch 320 is turned off. Since the point at which the voltage at the connection point 360 begins to drop occurs after the channel of the power switch is turned off, that is, after the channel of the first power switch 320 is turned off. At this time, since the channel of the second power switch 330 has been turned off first, that is, the voltage of the control terminal of the second power switch 330 is reacted one step earlier, the voltage of the control terminal is turned on to turn on the voltage threshold of one of the channels of the second power switch 330. It is far away, so it is not easy to be coupled by the voltage change of the connection point 360 to cause the channel of the second power switch 330 to be turned on again to form a penetration current. On the one hand, the first power switch 320 has a faster response speed, that is, it can cut off its channel more quickly, and is less susceptible to voltage changes at the connection point 360.

第4圖為本發明所揭露之第三實施例,係為一種防止寄生元件導通之裝置400。防止寄生元件導通之裝置400係為第2圖所示之防止寄生元件導通之裝置200之另一實施例,應用於電壓轉換電路460,用以防止功率開關之寄生元件導通。電壓轉換電路460為一降壓式開關電源轉換器之態樣,係調節儲存在儲能電感410上的能量以供給至輸出負載,並將輸入端470之輸入電壓轉換為輸出電壓於一輸出端480。防止寄生元件導通之裝置400包含上橋功率開關450、下橋功率開關以及功率開關驅動級440, 其中下橋功率開關更包括第一下橋功率開關420以及第二下橋功率開關430。第一下橋功率開關420、第二下橋功率開關430以及功率開關驅動級440之操作可參考第2圖之說明。另外,第一下橋功率開關420以及第二下橋功率開關430可以是N型金屬氧化半導體場效電晶體或是NPN型之雙極性接面電晶體。Figure 4 is a third embodiment of the present invention, which is a device 400 for preventing parasitic elements from being turned on. The device 400 for preventing the parasitic element from being turned on is another embodiment of the apparatus 200 for preventing parasitic element conduction shown in FIG. 2, and is applied to the voltage conversion circuit 460 for preventing the parasitic element of the power switch from being turned on. The voltage conversion circuit 460 is a buck switching power converter, which adjusts the energy stored in the energy storage inductor 410 to be supplied to the output load, and converts the input voltage of the input terminal 470 into an output voltage at an output end. 480. The apparatus 400 for preventing parasitic elements from turning on includes an upper bridge power switch 450, a lower bridge power switch, and a power switch drive stage 440. The lower bridge power switch further includes a first lower bridge power switch 420 and a second lower bridge power switch 430. The operation of the first lower bridge power switch 420, the second lower bridge power switch 430, and the power switch drive stage 440 can be referred to the description of FIG. In addition, the first lower bridge power switch 420 and the second lower bridge power switch 430 may be an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor.

進一步說明,由於第一下橋功率開關420之通道之導通等效阻抗大於第二下橋功率開關430之通道之導通等效阻抗,因此第一下橋功率開關420具有較小之元件尺寸,亦即第一下橋功率開關420之控制端具有較小之寄生電容,操作上的反應速度也可以較為快速。故若欲截止上橋功率開關450之通道而隨後導通下橋功率開關之通道時,功率開關驅動級440係先發出控制訊號導通第一下橋功率開關420之通道,以期在下橋功率開關之寄生元件反應導通前,先導通第一下橋功率開關420之通道,以增加電壓轉換電路之轉換效率,並且避免在基板中引發不必要的電流雜訊。之後,再進一步導通第二下橋功率開關430之通道,以進一步降低通道之導通等效阻抗,增加轉換效率。而值得注意的是,考慮導通規格上的最大電流時,第一下橋功率開關420之通道導通最大電流所形成的跨壓,在設計上須小於寄生元件的順向偏壓,否則在最大電流的情況下,仍可能造成寄生元件的導通。Further, since the conduction equivalent impedance of the channel of the first lower bridge power switch 420 is greater than the conduction equivalent impedance of the channel of the second lower bridge power switch 430, the first lower bridge power switch 420 has a smaller component size, That is, the control end of the first lower bridge power switch 420 has a small parasitic capacitance, and the reaction speed in operation can also be relatively fast. Therefore, if the channel of the upper bridge power switch 450 is to be turned off and then the channel of the lower bridge power switch is turned on, the power switch driver stage 440 first sends a control signal to conduct the channel of the first lower bridge power switch 420, in order to parasitize the power switch of the lower bridge. Before the component reacts, the channel of the first lower bridge power switch 420 is turned on to increase the conversion efficiency of the voltage conversion circuit and avoid unnecessary current noise in the substrate. After that, the channel of the second lower bridge power switch 430 is further turned on to further reduce the conduction equivalent impedance of the channel and increase the conversion efficiency. It is worth noting that, considering the maximum current on the conduction specification, the voltage across the maximum current of the channel of the first lower-bridge power switch 420 is designed to be smaller than the forward bias of the parasitic element, otherwise at the maximum current. In this case, the parasitic element may still be turned on.

另外,當功率開關驅動級440控制截止下橋功率開關之通道而隨後導通上橋功率開關之通道時,係先截止第二下橋功率開關430之通道,再截止第一下橋功率開關420之通道。由於連接點490之電壓開始上升之時間點,係發生於下橋功率開關之通道截止之後,也就是發生在第一下橋功率開關420之通道截止之後。此時由於第二下橋功率開關430之通道已先進行截止,即第二下橋功率開關430之控制端之電壓較先一步反應,因此控制端之電壓距離導通第二下橋功率開關430之通道之一電壓閥值較遠,故不易受到連接點490之電壓變化耦合而造成重新導通第二下橋功率開關430之通道,形成穿透電流。而一方面第一下橋功率開關420由於具有較快的反應速度,亦即能較快速地截止其通道,而不易受到連接點360之電壓變化之影響。In addition, when the power switch driving stage 440 controls the channel of the lower bridge power switch and then turns on the channel of the upper bridge power switch, the channel of the second lower bridge power switch 430 is turned off first, and then the first lower bridge power switch 420 is turned off. aisle. Since the voltage at the connection point 490 begins to rise, it occurs after the channel of the lower bridge power switch is turned off, that is, after the channel of the first lower bridge power switch 420 is turned off. At this time, since the channel of the second lower bridge power switch 430 has been cut off first, that is, the voltage of the control terminal of the second lower bridge power switch 430 is reacted one step earlier, the voltage of the control terminal is turned on to turn on the second lower bridge power switch 430. One of the channel voltage thresholds is far away, so it is not easily coupled by the voltage change of the connection point 490 to cause the channel of the second lower bridge power switch 430 to be turned on to form a penetration current. On the one hand, the first lower bridge power switch 420 has a faster response speed, that is, it can cut off its channel more quickly, and is less susceptible to voltage changes at the connection point 360.

第5圖為本發明所揭露之第四實施例,係為一種防止寄生 元件導通之裝置500。防止寄生元件導通之裝置500與第4圖所示之防止寄生元件導通之裝置400之不同處,在於寄生元件導通之裝置500之上橋功率開關更包括了第一上橋功率開關590以及第二上橋功率開關550。上橋功率開關之通道係由第一上橋功率開關590之通道以及第二上橋功率開關550之通道並聯形成,第一上橋功率開關590之通道之導通等效阻抗大於第二上橋功率開關550之通道之導通等效阻抗,且上橋功率開關之通道之一端耦接於下橋功率開關之通道以及儲能電感510之連接點595,其中功率開關驅動級540更分別耦接於第一上橋功率開關590之控制端以及第二上橋功率開關550之控制端,且當功率開關驅動級540控制導通上橋功率開關之通道時,係先導通第一上橋功率開關590之通道再導通第二上橋功率開關550,而當功率開關驅動級540截止上橋功率開關時,係先截止第二上橋功率開關550之通道再截止第一上橋功率開關550之通道。第一下橋功率開關520、第二下橋功率開關530以及功率開關驅動級540之操作則可參考第4圖之說明。另外,第一上橋功率開關590以及第二上橋功率開關550可以是P型金屬氧化半導體場效電晶體或是PNP型之雙極性接面電晶體。Figure 5 is a fourth embodiment of the present invention, which is a method for preventing parasitic A device 500 in which the component is turned on. The difference between the device 500 for preventing parasitic element conduction and the device 400 for preventing parasitic element conduction shown in FIG. 4 is that the bridge power switch of the parasitic element conduction device 500 further includes a first upper bridge power switch 590 and a second Upper bridge power switch 550. The channel of the upper bridge power switch is formed by the channel of the first upper bridge power switch 590 and the channel of the second upper bridge power switch 550, and the conduction equivalent impedance of the channel of the first upper bridge power switch 590 is greater than the second upper bridge power. The channel of the switch 550 has an equivalent impedance, and one end of the channel of the upper bridge power switch is coupled to the channel of the lower bridge power switch and the connection point 595 of the energy storage inductor 510, wherein the power switch driver stage 540 is coupled to the first The control terminal of the upper bridge power switch 590 and the control terminal of the second upper bridge power switch 550, and when the power switch drive stage 540 controls the channel of the upper bridge power switch, the channel of the first upper bridge power switch 590 is first turned on. The second upper bridge power switch 550 is turned on again, and when the power switch driving stage 540 turns off the upper bridge power switch, the channel of the second upper bridge power switch 550 is first turned off and then the channel of the first upper bridge power switch 550 is turned off. The operation of the first lower bridge power switch 520, the second lower bridge power switch 530, and the power switch drive stage 540 can be referred to the description of FIG. In addition, the first upper bridge power switch 590 and the second upper bridge power switch 550 may be a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor.

進一步說明,由於第一上橋功率開關590之通道之導通等效阻抗大於第二上橋功率開關550之通道之導通等效阻抗,因此第一上橋功率開關590具有較小之元件尺寸,亦即第一上橋功率開關590之控制端具有較小之寄生電容,操作上的反應速度也可以較為快速。故若欲截止下橋功率開關之通道而隨後導通上橋功率開關之通道時,功率開關驅動級540係先發出控制訊號導通第一上橋功率開關590之通道,以期在上橋功率開關之寄生元件反應導通前,先導通第一上橋功率開關590之通道,以增加電壓轉換電路之轉換效率,並且避免在基板中引發不必要的電流雜訊。之後,再進一步導通第二上橋功率開關550之通道,以進一步降低通道之導通等效阻抗,增加轉換效率。而值得注意的是,考慮導通規格上的最大電流時,第一上橋功率開關590之通道導通最大電流所形成的跨壓,在設計上須小於寄生元件的順向偏壓,否則在最大電流的情況下,仍可能造成寄生元件的導通。Further, since the conduction equivalent impedance of the channel of the first upper bridge power switch 590 is greater than the conduction equivalent impedance of the channel of the second upper bridge power switch 550, the first upper bridge power switch 590 has a smaller component size, That is, the control end of the first upper bridge power switch 590 has a small parasitic capacitance, and the reaction speed in operation can also be relatively fast. Therefore, if the channel of the power switch of the lower bridge is to be turned off and then the channel of the power switch of the upper bridge is turned on, the power switch driver stage 540 first sends a control signal to conduct the channel of the first upper bridge power switch 590, in order to parasitize the power switch of the upper bridge. Before the component reacts, the channel of the first upper bridge power switch 590 is turned on to increase the conversion efficiency of the voltage conversion circuit and avoid unnecessary current noise in the substrate. After that, the channel of the second upper bridge power switch 550 is further turned on to further reduce the on-resistance equivalent impedance of the channel and increase the conversion efficiency. It is worth noting that, considering the maximum current in the conduction specification, the voltage across the maximum current of the channel of the first upper bridge power switch 590 is designed to be smaller than the forward bias of the parasitic element, otherwise at the maximum current. In this case, the parasitic element may still be turned on.

另外,當功率開關驅動級540控制截止上橋功率開關之通道而隨後導通下橋功率開關之通道時,係先截止第二上橋功率開關550之 通道,再截止第一上橋功率開關590之通道。由於連接點595之電壓開始下降之時間點,係發生於上橋功率開關之通道截止之後,也就是發生在第一上橋功率開關590之通道截止之後。此時由於第二上橋功率開關550之通道已先進行截止,即第二上橋功率開關550之控制端之電壓較先一步反應,因此控制端之電壓距離導通第二上橋功率開關590之通道之一電壓閥值較遠,故不易受到連接點595之電壓變化耦合而造成重新導通第二上橋功率開關550之通道,形成穿透電流。而一方面第一上橋功率開關590由於具有較快的反應速度,亦即能較快速地截止其通道,而不易受到連接點595之電壓變化之影響。In addition, when the power switch driving stage 540 controls the channel of the upper bridge power switch to be turned off and then turns on the channel of the lower bridge power switch, the second upper bridge power switch 550 is turned off first. The channel then cuts off the channel of the first upper bridge power switch 590. Since the voltage at the connection point 595 begins to drop, it occurs after the channel of the upper bridge power switch is turned off, that is, after the channel of the first upper bridge power switch 590 is turned off. At this time, since the channel of the second upper bridge power switch 550 has been first cut off, that is, the voltage of the control terminal of the second upper bridge power switch 550 is reacted one step earlier, the voltage of the control terminal is turned on to turn on the second upper bridge power switch 590. One of the channel voltage thresholds is far away, so it is not easily coupled by the voltage change of the connection point 595 to cause the channel of the second upper bridge power switch 550 to be turned on to form a penetration current. On the one hand, the first upper bridge power switch 590 has a faster response speed, that is, it can cut off its channel more quickly, and is less susceptible to the voltage change of the connection point 595.

第6圖為本發明所揭露之第五實施例,係為一種防止寄生元件導通之裝置600。防止寄生元件導通之裝置600係為第2圖所示之防止寄生元件導通之裝置200之一實施例,應用於電壓轉換電路660,用以防止功率開關之寄生元件導通。防止寄生元件導通之裝置600包含下橋功率開關以及功率開關驅動級640,其中下橋功率開關更包括第一下橋功率開關620以及第二下橋功率開關630,兩者可以是N型金屬氧化半導體場效電晶體或是NPN型之雙極性接面電晶體。功率開關驅動級640更包括第一下橋電壓端641、第二下橋電壓端642、第一電晶體643、第二電晶體644、第三電晶體645、傳輸閘646、第四電晶體647、反相閘648、第一下橋驅動級649、第二下橋驅動級650、以及功率開關控制電路651。Figure 6 is a fifth embodiment of the present invention, which is a device 600 for preventing parasitic elements from being turned on. The apparatus 600 for preventing the parasitic element from being turned on is an embodiment of the apparatus 200 for preventing parasitic element conduction shown in FIG. 2, and is applied to the voltage conversion circuit 660 for preventing the parasitic element of the power switch from being turned on. The device 600 for preventing parasitic element conduction includes a lower bridge power switch and a power switch drive stage 640, wherein the lower bridge power switch further includes a first lower bridge power switch 620 and a second lower bridge power switch 630, which may be N-type metal oxide The semiconductor field effect transistor or the NPN type bipolar junction transistor. The power switch driver stage 640 further includes a first lower bridge voltage terminal 641, a second lower bridge voltage terminal 642, a first transistor 643, a second transistor 644, a third transistor 645, a transmission gate 646, a fourth transistor 647. An inverting gate 648, a first lower bridge driver stage 649, a second lower bridge driver stage 650, and a power switch control circuit 651.

如第6圖所示,第一下橋電壓端641具有第一下橋電壓。第二下橋電壓端642具有第二下橋電壓,且第二下橋電壓小於第一下橋電壓。第一電晶體643係為P型金屬氧化半導體場效電晶體或PNP型之雙極性接面電晶體,第一電晶體643之通道耦接於第一下橋電壓端641以及第一下橋功率開關620之控制端之間。第二電晶體644係為N型金屬氧化半導體場效電晶體或NPN型之雙極性接面電晶體,第二電晶體644之通道耦接於第二下橋電壓端642以及第一下橋功率開關620之控制端之間。第三電晶體645係為P型金屬氧化半導體場效電晶體或PNP型之雙極性接面電晶體,第三電晶體645之通道耦接於第一下橋電壓端641以及第一電晶體643之閘極(gate)或基極(base)之間。As shown in FIG. 6, the first lower bridge voltage terminal 641 has a first lower bridge voltage. The second lower bridge voltage terminal 642 has a second lower bridge voltage and the second lower bridge voltage is less than the first lower bridge voltage. The first transistor 643 is a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor. The channel of the first transistor 643 is coupled to the first lower bridge voltage terminal 641 and the first lower bridge power. Between the control terminals of the switch 620. The second transistor 644 is an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor, and the channel of the second transistor 644 is coupled to the second lower bridge voltage terminal 642 and the first lower bridge power. Between the control terminals of the switch 620. The third transistor 645 is a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor, and the channel of the third transistor 645 is coupled to the first lower bridge voltage terminal 641 and the first transistor 643. Between the gate or the base.

如第6圖所示,傳輸閘646之通道之一端耦接於第一電晶體 643之閘極或基極,傳輸閘646之正相控制端耦接於第三電晶體645之閘極或基極,傳輸閘646之反相控制端耦接於第二電晶體644之閘極或基極。第四電晶體647係為N型金屬氧化半導體場效電晶體或NPN型之雙極性接面電晶體,第四電晶體647之通道耦接於傳輸閘646之通道之另一端以及下橋功率開關之通道之一端之間,第四電晶體647之閘極或基極耦接於第三電晶體645之閘極或基極。反相閘648之輸入端耦接於第四電晶體647之閘極或基極,反相閘648之輸出端耦接於傳輸閘646之反相控制端。As shown in FIG. 6, one end of the channel of the transmission gate 646 is coupled to the first transistor. The gate or the base of the gate 643 is coupled to the gate or the base of the third transistor 645, and the inverting control terminal of the transfer gate 646 is coupled to the gate of the second transistor 644. Or base. The fourth transistor 647 is an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor, and the channel of the fourth transistor 647 is coupled to the other end of the channel of the transmission gate 646 and the lower bridge power switch. Between one end of the channel, the gate or base of the fourth transistor 647 is coupled to the gate or base of the third transistor 645. The input end of the inverting gate 648 is coupled to the gate or the base of the fourth transistor 647, and the output end of the inverting gate 648 is coupled to the inverting control terminal of the transmission gate 646.

如第6圖所示,第一下橋驅動級649具有第一輸入端、第二輸入端以及輸出端,第一下橋驅動級649之輸出端耦接於反相閘之輸入端648,當第一下橋驅動級649之第一輸入端接收之訊號發生負緣時,第一下橋驅動級649之輸出端輸出第二下橋電壓,當第一下橋驅動級649之第二輸入端接收之訊號發生正緣時,第一下橋驅動級649之輸出端輸出第一下橋電壓。第二下橋驅動級650具有第一輸入端、第二輸入端以及輸出端,第二下橋驅動級650之輸出端耦接於第二下橋功率開關630之控制端以及第一下橋驅動級649之第一輸入端,第二下橋驅動級650之第二輸入端耦接於第一下橋功率開關620之控制端,當第二下橋驅動級650之第一輸入端以及第二輸入端同時為第一下橋電壓時,第二下橋驅動級650之輸出端輸出第一下橋電壓,否則第二下橋驅動級650之輸出端輸出第二下橋電壓。功率開關控制電路651具有一輸出端耦接於第一下橋驅動級649之第二輸入端以及第二下橋驅動級650之第一輸入端,用以輸出第一下橋電壓或第二下橋電壓以控制下橋功率開關之通道之導通或截止。As shown in FIG. 6, the first lower bridge driver stage 649 has a first input terminal, a second input terminal, and an output terminal. The output terminal of the first lower bridge driver stage 649 is coupled to the input terminal 648 of the inverting gate. When the signal received by the first input of the first lower bridge driver stage 649 has a negative edge, the output of the first lower bridge driver stage 649 outputs a second lower bridge voltage, when the second input of the first lower bridge driver stage 649 When the received signal has a positive edge, the output of the first lower bridge driver stage 649 outputs the first lower bridge voltage. The second lower bridge driver stage 650 has a first input end, a second input end, and an output end. The output end of the second lower bridge drive stage 650 is coupled to the control end of the second lower bridge power switch 630 and the first lower bridge drive. a first input end of the second stage 649, the second input end of the second lower bridge driving stage 650 is coupled to the control end of the first lower bridge power switch 620, and the first input end of the second lower bridge driving stage 650 and the second When the input terminal is simultaneously the first lower bridge voltage, the output of the second lower bridge driver stage 650 outputs the first lower bridge voltage, otherwise the output terminal of the second lower bridge driver stage 650 outputs the second lower bridge voltage. The power switch control circuit 651 has an output coupled to the second input of the first lower bridge driver stage 649 and a first input of the second lower bridge driver stage 650 for outputting the first lower bridge voltage or the second The bridge voltage is used to control the turn-on or turn-off of the channel of the lower bridge power switch.

進一步說明,功率開關驅動級640係應用於當電壓轉換電路660處於空載時間時,儲能電感610之電流係如電流路徑670之方向所示。此時連接點690之電壓逐漸下降,並傾向於導通下橋功率開關之寄生元件。此時功率開關控制電路651之輸出端由第二下橋電壓轉態為第一下橋電壓以產生一正緣,第一下橋驅動級649之輸出端即反應而輸出第一下橋電壓,以截止第三電晶體645以及第二電晶體644之通道,並導通傳輸閘646。而由於第四電晶體647之閘極或基極此時為第一下橋電壓,因此當連接點690之電壓下降到某一值,第四電晶體647之通道即導通並將連接點690之電壓耦接至第一電晶體643之閘極或基極,並據以導通第一電晶體643 之通道,使第一下橋功率開關620之控制端耦接於第一下橋電壓,而導通第一下橋功率開關620之通道。值得注意的是,由於連接點690處於較高電壓時,此一高電壓可能超過傳輸閘646可以容忍之範圍,因此第四電晶體647可以是P型橫向擴散金屬氧化半導體(laterally diffused metal oxide semiconductor,LDMOS),用以隔離所述之高電壓以及功率開關驅動級640中之其他元件,並相容於所述之高電壓。Further, the power switch driver stage 640 is applied when the voltage conversion circuit 660 is at no load time, and the current of the energy storage inductor 610 is shown as the direction of the current path 670. At this point, the voltage at junction 690 gradually decreases and tends to turn on the parasitic components of the lower bridge power switch. At this time, the output end of the power switch control circuit 651 is converted from the second lower bridge voltage to the first lower bridge voltage to generate a positive edge, and the output end of the first lower bridge drive stage 649 is reacted to output the first lower bridge voltage. The channel of the third transistor 645 and the second transistor 644 is turned off, and the transfer gate 646 is turned on. Since the gate or the base of the fourth transistor 647 is the first lower bridge voltage at this time, when the voltage of the connection point 690 drops to a certain value, the channel of the fourth transistor 647 is turned on and the connection point 690 is The voltage is coupled to the gate or the base of the first transistor 643, and the first transistor 643 is turned on. The channel is such that the control end of the first lower bridge power switch 620 is coupled to the first lower bridge voltage and turns on the channel of the first lower bridge power switch 620. It should be noted that since the connection voltage 690 is at a higher voltage, the high voltage may exceed the range that the transfer gate 646 can tolerate, and thus the fourth transistor 647 may be a P-type laterally diffused metal oxide semiconductor. , LDMOS) for isolating the high voltage and other components of the power switch driver stage 640 and is compatible with the high voltage.

接著,此時由於第二下橋驅動級650之第一輸入端以及第二輸入端同時為第一下橋電壓時,因此第二下橋驅動級650之輸出端輸出第一下橋電壓,並導通第二下橋功率開關630之通道。至此,下橋功率開關即完成其通道之導通程序。由上述說明可知,功率開關驅動級640之功效之一在於,可以偵測連接點690之電壓狀態,據以控制導通下橋功率開關之通道,並實現先導通第一下橋功率開關620之通道,再導通第二下橋功率開關630之通道之本發明精神。Then, at this time, since the first input terminal and the second input terminal of the second lower bridge driving stage 650 are simultaneously the first lower bridge voltage, the output end of the second lower bridge driving stage 650 outputs the first lower bridge voltage, and The channel of the second lower bridge power switch 630 is turned on. At this point, the lower bridge power switch completes the conduction procedure of its channel. It can be seen from the above description that one of the functions of the power switch driving stage 640 is that the voltage state of the connection point 690 can be detected, thereby controlling the channel for turning on the power switch of the lower bridge, and realizing the channel of the first lower bridge power switch 620. The spirit of the invention of the passage of the second lower bridge power switch 630 is again turned on.

而當欲截止下橋功率開關之通道時,功率開關控制電路651之輸出端由第一下橋電壓轉態為第二下橋電壓,第二下橋驅動級650之輸出端即反應而由第一下橋電壓轉態為第二下橋電壓,以截止第二下橋功率開關630之通道,第二下橋驅動級650之輸出端之負緣並反應至第一下橋驅動級649之第一輸入端,第一下橋驅動級649之輸出端則反應輸出第二下橋電壓,導通第三電晶體645以及第二電晶體644之通道,並截止傳輸閘646。第一電晶體643之閘極或基極即透過第三電晶體645之通道耦接至第一下橋電壓而截止第一電晶體643之通道。此時第一下橋功率開關620之控制端透過第二電晶體644之通道耦接於第二下橋電壓,並截止第一下橋功率開關620之通道。由上述說明可知,功率開關驅動級640亦實現了先截止第二下橋功率開關630之通道,再截止第一下橋功率開關620之通道之本發明精神。When the channel of the power switch of the lower bridge is to be cut off, the output end of the power switch control circuit 651 is converted from the first lower bridge voltage to the second lower bridge voltage, and the output end of the second lower bridge drive stage 650 is reacted. The lower bridge voltage transitions to the second lower bridge voltage to turn off the channel of the second lower bridge power switch 630, and the negative edge of the output end of the second lower bridge driver stage 650 and reacts to the first lower bridge driver stage 649 At one input, the output of the first lower bridge driver stage 649 reflects the output of the second lower bridge voltage, turns on the channels of the third transistor 645 and the second transistor 644, and turns off the transfer gate 646. The gate or base of the first transistor 643 is coupled to the first lower bridge voltage through the channel of the third transistor 645 to turn off the channel of the first transistor 643. At this time, the control end of the first lower bridge power switch 620 is coupled to the second lower bridge voltage through the channel of the second transistor 644, and the channel of the first lower bridge power switch 620 is turned off. As can be seen from the above description, the power switch driver stage 640 also implements the spirit of the present invention in which the channel of the second lower bridge power switch 630 is turned off first, and then the channel of the first lower bridge power switch 620 is turned off.

第7圖為本發明所揭露之第六實施例,係為一種防止寄生元件導通之裝置700。防止寄生元件導通之裝置700係為第5圖所示之防止寄生元件導通之裝置500之一實施例,應用於電壓轉換電路760,用以防止功率開關之寄生元件導通。電壓轉換電路760為一降壓式開關電源轉換器之態樣,係調節儲存在儲能電感710上的能量以供給至輸出負載,並將輸入端770之輸入電壓轉換為輸出電壓於一輸出端780。防止寄生元件導通之 裝置700包含上橋功率開關、下橋功率開關以及功率開關驅動級740。其中上橋功率開關更包括第一上橋功率開關790以及第二上橋功率開關750,兩者可以是P型金屬氧化半導體場效電晶體或是PNP型之雙極性接面電晶體。下橋功率開關更包括第一下橋功率開關720以及第二下橋功率開關730,兩者可以是N型金屬氧化半導體場效電晶體或是NPN型之雙極性接面電晶體。功率開關驅動級740更包括第一下橋電壓端741、第二下橋電壓端742、第一電晶體743、第二電晶體744、第三電晶體745、傳輸閘746、第四電晶體747、反相閘748、第一下橋驅動級749、第二下橋驅動級751、第一上橋驅動級753、第二上橋驅動級754、功率開關控制電路752、下橋對上橋準位調節器755、757以及上橋對下橋準位調節器756。Figure 7 is a sixth embodiment of the present invention, which is a device 700 for preventing parasitic elements from being turned on. The apparatus 700 for preventing the parasitic element from being turned on is an embodiment of the apparatus 500 for preventing parasitic element conduction shown in FIG. 5, and is applied to the voltage conversion circuit 760 for preventing the parasitic element of the power switch from being turned on. The voltage conversion circuit 760 is a buck switching power converter, which adjusts the energy stored in the energy storage inductor 710 to be supplied to the output load, and converts the input voltage of the input terminal 770 into an output voltage at an output end. 780. Prevent parasitic components from turning on Apparatus 700 includes an upper bridge power switch, a lower bridge power switch, and a power switch drive stage 740. The upper bridge power switch further includes a first upper bridge power switch 790 and a second upper bridge power switch 750, which may be a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor. The lower bridge power switch further includes a first lower bridge power switch 720 and a second lower bridge power switch 730, which may be an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor. The power switch driver stage 740 further includes a first lower bridge voltage terminal 741, a second lower bridge voltage terminal 742, a first transistor 743, a second transistor 744, a third transistor 745, a transmission gate 746, and a fourth transistor 747. The inverting gate 748, the first lower bridge driving stage 749, the second lower bridge driving stage 751, the first upper bridge driving stage 753, the second upper bridge driving stage 754, the power switch control circuit 752, and the lower bridge upper bridge The bit regulators 755, 757 and the upper bridge to the lower rail level regulator 756.

如第7圖所示,其中第一下橋電壓端741、第二下橋電壓端742、第一電晶體743、第二電晶體744、第三電晶體745、傳輸閘746、第四電晶體747、反相閘748、第一下橋功率開關720以及第二下橋功率開關730之功能及其間的連接關係,請直接參考第6圖中對應元件之相關說明。第一下橋驅動級749具有第一輸入端、第二輸入端以及輸出端,第一下橋驅動級749之輸出端耦接於反相閘748之輸入端,第一下橋驅動級749之第一輸入端耦接於第二下橋功率開關730之控制端,第一下橋驅動級749之第二輸入端透過上橋對下橋準位調節器756耦接於第一上橋功率開關790之控制端,當第一下橋驅動級749之第一輸入端接收之訊號發生負緣時,第一下橋驅動級749之輸出端輸出第二下橋電壓,當第一下橋驅動級749之第二輸入端接收之訊號發生正緣時,第一下橋驅動級749之輸出端輸出第一下橋電壓。第二下橋驅動級751具有第一輸入端、第二輸入端以及輸出端,第二下橋驅動級751之輸出端耦接於第二下橋功率開關730之控制端,第二下橋驅動級751之第二輸入端耦接於第一下橋功率開關720之控制端,當第二下橋驅動級751之第一輸入端以及第二輸入端同時為第一下橋電壓時,第二下橋驅動級751之輸出端輸出第一下橋電壓,否則第二下橋驅動級751之輸出端輸出第二下橋電壓。As shown in FIG. 7, the first lower bridge voltage terminal 741, the second lower bridge voltage terminal 742, the first transistor 743, the second transistor 744, the third transistor 745, the transmission gate 746, and the fourth transistor are shown. For the functions of the 747, the inverting gate 748, the first lower bridge power switch 720, and the second lower bridge power switch 730, and the connection relationship between them, please refer directly to the relevant description of the corresponding components in FIG. The first lower bridge driver stage 749 has a first input end, a second input end, and an output end. The output end of the first lower bridge drive stage 749 is coupled to the input end of the inverting gate 748, and the first lower bridge driver stage 749 The first input end is coupled to the control end of the second lower bridge power switch 730, and the second input end of the first lower bridge drive stage 749 is coupled to the first upper bridge power switch through the upper bridge to the lower bridge level regulator 756. At the control end of the 790, when the signal received by the first input of the first lower bridge driver stage 749 has a negative edge, the output of the first lower bridge driver stage 749 outputs a second lower bridge voltage, when the first lower bridge driver stage When the signal received by the second input of 749 has a positive edge, the output of the first lower bridge driver stage 749 outputs the first lower bridge voltage. The second lower bridge driving stage 751 has a first input end, a second input end, and an output end. The output end of the second lower bridge driving stage 751 is coupled to the control end of the second lower bridge power switch 730, and the second lower bridge is driven. The second input end of the stage 751 is coupled to the control end of the first lower bridge power switch 720. When the first input end and the second input end of the second lower bridge drive stage 751 are simultaneously the first lower bridge voltage, the second The output of the lower bridge driver stage 751 outputs a first lower bridge voltage, otherwise the output of the second lower bridge driver stage 751 outputs a second lower bridge voltage.

如第7圖所示,第一上橋驅動級753具有第一輸入端、第二輸入端以及輸出端,第一上橋驅動級753之輸出端耦接於第一上橋功率開關790之控制端,第一上橋驅動級753之第一輸入端透過下橋對上橋準位調 節器755耦接於第一下橋功率開關720之控制端,第一上橋驅動級753之第二輸入端耦接於第二上橋功率開關750之控制端,當第一上橋驅動級753之第一輸入端接收之訊號發生負緣時,第一上橋驅動級753之輸出端輸出一第二上橋電壓,當第一上橋驅動級753之第二輸入端接收之訊號發生正緣時,第一上橋驅動級753之輸出端輸出一第一上橋電壓,且第二上橋電壓小於第一上橋電壓。第二上橋驅動級754具有第一輸入端、第二輸入端以及輸出端,第二上橋驅動級754之輸出端耦接於第二上橋功率開關750之控制端,第二上橋驅動級754之第一輸入端耦接於第一上橋功率開關790之控制端,當第二上橋驅動級754之第一輸入端以及第二輸入端之兩者之一為第一上橋電壓時,第二上橋驅動級754之輸出端輸出第一上橋電壓,否則第二上橋驅動級754之輸出端輸出第二上橋電壓。功率開關控制電路752具有一輸出端耦接於第二下橋驅動級751之第一輸入端,功率開關控制電路752之輸出端並透過下橋對上橋準位調節器757耦接於第二上橋驅動級754之第二輸入端,用以控制上橋功率開關以及下橋功率開關之通道之導通或截止。As shown in FIG. 7, the first upper bridge driver stage 753 has a first input terminal, a second input terminal, and an output terminal. The output end of the first upper bridge driver stage 753 is coupled to the control of the first upper bridge power switch 790. The first input end of the first upper bridge driver stage 753 passes through the lower bridge to the upper bridge The node 755 is coupled to the control end of the first lower bridge power switch 720, and the second input end of the first upper bridge driver stage 753 is coupled to the control end of the second upper bridge power switch 750, when the first upper bridge driver stage When the signal received by the first input of the 753 has a negative edge, the output of the first upper bridge driver stage 753 outputs a second upper bridge voltage, and the signal received by the second input of the first upper bridge driver stage 753 occurs positively. At the edge, the output of the first upper bridge driver stage 753 outputs a first upper bridge voltage, and the second upper bridge voltage is less than the first upper bridge voltage. The second upper bridge driving stage 754 has a first input end, a second input end, and an output end. The output end of the second upper bridge driving stage 754 is coupled to the control end of the second upper bridge power switch 750, and the second upper bridge is driven. The first input end of the stage 754 is coupled to the control end of the first upper bridge power switch 790, and when the first input end and the second input end of the second upper bridge drive stage 754 are the first upper bridge voltage The output of the second upper bridge driver stage 754 outputs a first upper bridge voltage, otherwise the output of the second upper bridge driver stage 754 outputs a second upper bridge voltage. The power switch control circuit 752 has an output coupled to the first input of the second lower bridge driver stage 751. The output of the power switch control circuit 752 is coupled to the second bridge through the lower bridge. The second input of the upper bridge driver stage 754 is used to control the on or off of the channel of the upper bridge power switch and the lower bridge power switch.

如第7圖所示,下橋對上橋準位調節器755、757以及上橋對下橋準位調節器756,係作為上橋相關之控制訊號以及下橋相關之控制訊號間的準位調節功能。下橋對上橋準位調節器755、757各具有一輸入端以及一輸出端,當其輸入端之電壓為第一下橋電壓時,輸出端輸出第一上橋電壓;而當輸入端之電壓為第二下橋電壓時,輸出端輸出第二上橋電壓。上橋對下橋準位調節器756具有一輸入端以及一輸出端,當其輸入端之電壓為第一上橋電壓時,輸出端輸出第一下橋電壓;而當輸入端之電壓為第二上橋電壓時,輸出端輸出第二下橋電壓。準位調節器(level shifter)之設計係為本領域且有通常知識者所習知,在此不另贅述。值得注意的是,當第一上橋電壓等於第一下橋電壓且第二上橋電壓等於第二下橋電壓時,下橋對上橋準位調節器755、757以及上橋對下橋準位調節器756之輸入端可直接連接於輸出端。As shown in Fig. 7, the lower bridge pair upper bridge level adjusters 755, 757 and the upper bridge to the lower bridge level adjuster 756 are used as the control signals between the upper bridge and the control signals associated with the lower bridge. Adjustment function. The lower bridge pair upper bridge level regulators 755, 757 each have an input end and an output end. When the voltage of the input end is the first lower bridge voltage, the output end outputs the first upper bridge voltage; and when the input end is When the voltage is the second lower bridge voltage, the output terminal outputs the second upper bridge voltage. The upper bridge to the lower bridge level regulator 756 has an input end and an output end. When the voltage of the input end is the first upper bridge voltage, the output end outputs the first lower bridge voltage; and when the voltage of the input end is the first When the voltage is on the upper bridge, the output terminal outputs the second lower bridge voltage. The design of the level shifter is well known to those skilled in the art and will not be further described herein. It is worth noting that when the first upper bridge voltage is equal to the first lower bridge voltage and the second upper bridge voltage is equal to the second lower bridge voltage, the lower bridge pair upper bridge level regulators 755, 757 and the upper bridge to the lower bridge The input of the bit adjuster 756 can be directly connected to the output.

進一步說明,功率開關驅動級740係應用於當電壓轉換電路760處於空載時間時,儲能電感710之電流係如電流路徑715之方向所示之情形。當欲截止上橋功率開關之通道而隨後導通下橋功率開關之通道 時,功率開關控制電路752之輸出端由第二下橋電壓轉態為第一下橋電壓,第二上橋驅動級754之輸出端即反應而輸出第一上橋電壓,以截止第二上橋功率開關750之通道,隨後第一上橋驅動級753之第二輸入端亦由於第二上橋驅動級754之輸出轉態而發生正緣,因此第一上橋驅動級753之輸出端輸出一第一上橋電壓,以截止第一上橋功率開關790之通道。由上述說明可知,功率開關驅動級740實現了先截止第二上橋功率開關750之通道,再截止第一上橋功率開關790之通道之本發明精神。Further, the power switch driver stage 740 is applied to the case where the current of the energy storage inductor 710 is as shown by the direction of the current path 715 when the voltage conversion circuit 760 is at no load time. When the channel of the upper bridge power switch is to be turned off and then the channel of the lower bridge power switch is turned on When the output of the power switch control circuit 752 is converted from the second lower bridge voltage to the first lower bridge voltage, the output of the second upper bridge drive stage 754 is reacted to output the first upper bridge voltage to cut off the second upper The channel of the bridge power switch 750, and then the second input end of the first upper bridge driver stage 753 also has a positive edge due to the output transition state of the second upper bridge driver stage 754, so the output of the first upper bridge driver stage 753 is output. A first upper bridge voltage is applied to the channel of the first upper bridge power switch 790. As can be seen from the above description, the power switch driver stage 740 implements the spirit of the present invention in which the channel of the second upper bridge power switch 750 is turned off first, and then the channel of the first upper bridge power switch 790 is turned off.

隨後進入空載時間,此時由於儲能電感710之電流係如電流路徑715所示之方向,因此連接點735之電壓逐漸下降。同時第一下橋驅動級749之第二輸入端由於第一上橋驅動級753之輸出端轉態而發生正緣,第一下橋驅動級749之輸出端即反應而輸出第一下橋電壓,以截止第三電晶體745以及第二電晶體744之通道,並導通傳輸閘746。而由於第四電晶體747之閘極或基極此時為第一下橋電壓,因此當連接點735之電壓下降到某一值,第四電晶體747之通道即導通並將連接點735之電壓耦接至第一電晶體743之閘極或基極,並據以導通第一電晶體743之通道,使第一下橋功率開關720之控制端耦接於第一下橋電壓,而導通第一下橋功率開關720之通道,並結束空載時間。值得注意的是,由於連接點735處於較高電壓時,此一高電壓可能超過傳輸閘746可以容忍之範圍,因此第四電晶體747可以是P型橫向擴散金屬氧化半導體,用以隔離所述之高電壓以及功率開關驅動級740中之其他元件,並相容於所述之高電壓。Then, the dead time is entered. At this time, since the current of the storage inductor 710 is in the direction indicated by the current path 715, the voltage at the connection point 735 gradually decreases. At the same time, the second input end of the first lower bridge driver stage 749 generates a positive edge due to the transition state of the output end of the first upper bridge driver stage 753, and the output end of the first lower bridge driver stage 749 reacts to output the first lower bridge voltage. The channel of the third transistor 745 and the second transistor 744 is cut off, and the transfer gate 746 is turned on. Since the gate or the base of the fourth transistor 747 is the first lower bridge voltage at this time, when the voltage of the connection point 735 drops to a certain value, the channel of the fourth transistor 747 is turned on and the connection point 735 is The voltage is coupled to the gate or the base of the first transistor 743, and the channel of the first transistor 743 is turned on, so that the control end of the first lower-bridge power switch 720 is coupled to the first lower-bridge voltage, and is turned on. The first lower bridge power switch 720 channels and ends the dead time. It should be noted that since the connection voltage 735 is at a higher voltage, the high voltage may exceed the range that the transfer gate 746 can tolerate, the fourth transistor 747 may be a P-type laterally diffused metal oxide semiconductor to isolate the The high voltage and power switches drive the other components in stage 740 and are compatible with the high voltages described.

接著,此時由於第二下橋驅動級751之第一輸入端以及第二輸入端同時為第一下橋電壓時,因此第二下橋驅動級751之輸出端輸出第一下橋電壓,並導通第二下橋功率開關730之通道。至此,下橋功率開關即完成其通道之導通程序。由上述說明可知,功率開關驅動級740之功效之一在於,可以偵測連接點735之電壓狀態,據以控制導通下橋功率開關之通道,並實現先導通第一下橋功率開關720之通道,再導通第二下橋功率開關730之通道之本發明精神。Then, at this time, since the first input terminal and the second input terminal of the second lower bridge driving stage 751 are simultaneously the first lower bridge voltage, the output end of the second lower bridge driving stage 751 outputs the first lower bridge voltage, and The channel of the second lower bridge power switch 730 is turned on. At this point, the lower bridge power switch completes the conduction procedure of its channel. As can be seen from the above description, one of the functions of the power switch driver stage 740 is that the voltage state of the connection point 735 can be detected, thereby controlling the channel for turning on the power switch of the lower bridge, and realizing the channel of the first lower bridge power switch 720. The spirit of the invention of the passage of the second lower bridge power switch 730 is again turned on.

而當欲截止下橋功率開關之通道而隨後導通上橋功率開關之通道時,功率開關控制電路752之輸出端由第一下橋電壓轉態為第二下橋電壓,第二下橋驅動級751之輸出端即反應而由第一下橋電壓轉態為第 二下橋電壓,以截止第二下橋功率開關730之通道,第二下橋驅動級751之輸出端之負緣並反應至第一下橋驅動級749之第一輸入端,第一下橋驅動級749之輸出端則反應輸出第二下橋電壓,導通第三電晶體745以及第二電晶體744之通道,並截止傳輸閘746。第一電晶體743之閘極或基極即透過第三電晶體745之通道耦接至第一下橋電壓而截止第一電晶體743之通道。此時第一下橋功率開關720之控制端透過第二電晶體744之通道耦接於第二下橋電壓,並截止第一下橋功率開關720之通道。由上述說明可知,功率開關驅動級740亦實現了先截止第二下橋功率開關730之通道,再截止第一下橋功率開關720之通道之本發明精神。When the channel of the lower bridge power switch is to be turned off and then the channel of the upper bridge power switch is turned on, the output of the power switch control circuit 752 is converted from the first lower bridge voltage to the second lower bridge voltage, and the second lower bridge driver stage The output of 751 is the reaction and the first lower bridge voltage is transformed into the first Two lower bridge voltages to cut off the channel of the second lower bridge power switch 730, the negative edge of the output end of the second lower bridge driver stage 751 and react to the first input end of the first lower bridge driver stage 749, the first lower bridge The output of the driver stage 749 reacts to output a second lower bridge voltage, turns on the channels of the third transistor 745 and the second transistor 744, and turns off the transfer gate 746. The gate or base of the first transistor 743 is coupled to the first lower bridge voltage through the channel of the third transistor 745 to turn off the channel of the first transistor 743. At this time, the control end of the first lower bridge power switch 720 is coupled to the second lower bridge voltage through the channel of the second transistor 744, and the channel of the first lower bridge power switch 720 is turned off. As can be seen from the above description, the power switch driver stage 740 also implements the spirit of the present invention in which the channel of the second lower bridge power switch 730 is turned off first, and then the channel of the first lower bridge power switch 720 is turned off.

接著,第一上橋驅動級753之第一輸入端由於第一下橋功率開關720之控制端轉態而發生負緣,第一上橋驅動級753之輸出端輸出一第二上橋電壓,並導通第一上橋功率開關790之通道,隨後由於第二上橋驅動級754之第一輸入端以及第二輸入端同時為第二上橋電壓,因此第二上橋驅動級754之輸出端輸出第二上橋電壓,並導通第二上橋功率開關750之通道。由上述說明可知,功率開關驅動級740實現了先導通第一上橋功率開關790之通道,再導通第二上橋功率開關750之通道之本發明精神。Then, the first input end of the first upper bridge driving stage 753 generates a negative edge due to the control end transition state of the first lower bridge power switch 720, and the output end of the first upper bridge driving stage 753 outputs a second upper bridge voltage. And turning on the channel of the first upper bridge power switch 790. Then, since the first input terminal and the second input terminal of the second upper bridge driver stage 754 are simultaneously the second upper bridge voltage, the output of the second upper bridge driver stage 754 The second upper bridge voltage is output and the channel of the second upper bridge power switch 750 is turned on. As can be seen from the above description, the power switch driver stage 740 achieves the spirit of the present invention by first turning on the channel of the first upper bridge power switch 790 and then turning on the path of the second upper bridge power switch 750.

第8圖為本發明所揭露之第七實施例,係為一種防止寄生元件導通之裝置800。防止寄生元件導通之裝置800係為第5圖所示之防止寄生元件導通之裝置500之另一實施例,應用於電壓轉換電路860,用以防止功率開關之寄生元件導通。電壓轉換電路860為一降壓式開關電源轉換器之態樣,係調節儲存在儲能電感810上的能量以供給至輸出負載,並將輸入端870之輸入電壓轉換為輸出電壓於一輸出端880。防止寄生元件導通之裝置800包含上橋功率開關、下橋功率開關以及功率開關驅動級840。其中上橋功率開關更包括第一上橋功率開關890以及第二上橋功率開關850,兩者可以是P型金屬氧化半導體場效電晶體或是PNP型之雙極性接面電晶體。下橋功率開關更包括第一下橋功率開關820以及第二下橋功率開關830,兩者可以是N型金屬氧化半導體場效電晶體或是NPN型之雙極性接面電晶體。功率開關驅動級840更包括第一上橋電壓端841、第二上橋電壓端842、第一電晶體843、第二電晶體844、第三電晶體845、傳輸閘846、第四電晶體847、反相閘848、第一下橋驅動級849、第二下橋驅動級851、 第一上橋驅動級853、第二上橋驅動級854、功率開關控制電路852、下橋對上橋準位調節器855、857以及上橋對下橋準位調節器856。Figure 8 is a seventh embodiment of the present invention, which is an apparatus 800 for preventing parasitic elements from being turned on. The apparatus 800 for preventing the parasitic element from being turned on is another embodiment of the apparatus 500 for preventing parasitic element conduction shown in FIG. 5, and is applied to the voltage conversion circuit 860 for preventing the parasitic element of the power switch from being turned on. The voltage conversion circuit 860 is a buck switching power converter, which adjusts the energy stored in the energy storage inductor 810 to be supplied to the output load, and converts the input voltage of the input terminal 870 into an output voltage at an output end. 880. The apparatus 800 for preventing parasitic elements from conducting includes an upper bridge power switch, a lower bridge power switch, and a power switch drive stage 840. The upper bridge power switch further includes a first upper bridge power switch 890 and a second upper bridge power switch 850, which may be a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor. The lower bridge power switch further includes a first lower bridge power switch 820 and a second lower bridge power switch 830, which may be an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor. The power switch driver stage 840 further includes a first upper bridge voltage terminal 841, a second upper bridge voltage terminal 842, a first transistor 843, a second transistor 844, a third transistor 845, a transmission gate 846, and a fourth transistor 847. , a reverse brake 848, a first lower bridge drive stage 849, a second lower bridge drive stage 851, The first upper bridge driver stage 853, the second upper bridge driver stage 854, the power switch control circuit 852, the lower bridge pair upper bridge level regulators 855, 857, and the upper bridge to lower bridge level regulator 856.

如第8圖所示,第一上橋電壓端841具有第一上橋電壓。第二上橋電壓端842具有第二上橋電壓,且第二上橋電壓小於第一上橋電壓。第一電晶體843係為N型金屬氧化半導體場效電晶體或NPN型之雙極性接面電晶體,第一電晶體843之通道耦接於第二上橋電壓端842以及第一上橋功率開關890之控制端之間。第二電晶體844係為P型金屬氧化半導體場效電晶體或PNP型之雙極性接面電晶體,第二電晶體844之通道耦接於第一上橋電壓端841以及第一上橋功率開關890之控制端之間。第三電晶體845係為N型金屬氧化半導體場效電晶體或NPN型之雙極性接面電晶體,第三電晶體845之通道耦接於第二上電壓端842以及第一電晶體843之閘極或基極之間。As shown in FIG. 8, the first upper bridge voltage terminal 841 has a first upper bridge voltage. The second upper bridge voltage terminal 842 has a second upper bridge voltage and the second upper bridge voltage is less than the first upper bridge voltage. The first transistor 843 is an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor. The channel of the first transistor 843 is coupled to the second upper bridge voltage terminal 842 and the first upper bridge power. Between the control terminals of the switch 890. The second transistor 844 is a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor, and the channel of the second transistor 844 is coupled to the first upper bridge voltage terminal 841 and the first upper bridge power. Between the control terminals of the switch 890. The third transistor 845 is an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor, and the channel of the third transistor 845 is coupled to the second upper voltage terminal 842 and the first transistor 843. Between the gate or base.

如第8圖所示,傳輸閘846之通道之一端耦接於第一電晶體843之閘極或基極,傳輸閘846之反相控制端耦接於第三電晶體845之閘極或基極,傳輸閘846之正相控制端耦接於第二電晶體844之閘極或基極。第四電晶體847係為P型金屬氧化半導體場效電晶體或PNP型之雙極性接面電晶體,第四電晶體847之通道耦接於傳輸閘846之通道之另一端以及上橋功率開關之通道之一端之間,第四電晶體847之閘極或基極耦接於第三電晶體845之閘極或基極。反相閘848之輸入端耦接於第四電晶體847之閘極或基極,反相閘848之輸出端耦接於傳輸閘846之正相控制端。As shown in FIG. 8, one end of the channel of the transmission gate 846 is coupled to the gate or the base of the first transistor 843, and the inverting control terminal of the transmission gate 846 is coupled to the gate or the base of the third transistor 845. The positive phase control terminal of the transfer gate 846 is coupled to the gate or base of the second transistor 844. The fourth transistor 847 is a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor, and the channel of the fourth transistor 847 is coupled to the other end of the channel of the transmission gate 846 and the upper bridge power switch. Between one end of the channel, the gate or base of the fourth transistor 847 is coupled to the gate or base of the third transistor 845. The input end of the inverting gate 848 is coupled to the gate or the base of the fourth transistor 847, and the output end of the inverting gate 848 is coupled to the positive phase control terminal of the transmission gate 846.

如第8圖所示,第一上橋驅動級853具有第一輸入端、第二輸入端以及輸出端,第一上橋驅動級853之輸出端耦接於反相閘848之輸入端,第一上橋驅動級853之第一輸入端透過下橋對上橋準位調節器855耦接於第一下橋功率開關820之控制端,第一上橋驅動級853之第二輸入端耦接於第二上橋功率開關850之控制端,當第一上橋驅動級853之第一輸入端接收之訊號發生負緣時,第一上橋驅動級853之輸出端輸出第二上橋電壓,當第一上橋驅動級853之第二輸入端接收之訊號發生正緣時,第一上橋驅動級853之輸出端輸出第一上橋電壓。第二上橋驅動級854具有第一輸入端、第二輸入端以及輸出端,第二上橋驅動級854之輸出端耦接於第二上橋功率開關850之控制端,第二上橋驅動級854之第一輸入端耦接於第一上 橋功率開關890之控制端,當第二上橋驅動級854之第一輸入端以及第二輸入端之兩者之一為第一上橋電壓時,第二上橋驅動級854之輸出端輸出第一上橋電壓,否則第二上橋驅動級854之輸出端輸出第二上橋電壓。As shown in FIG. 8, the first upper bridge driving stage 853 has a first input end, a second input end, and an output end. The output end of the first upper bridge driving stage 853 is coupled to the input end of the inverting gate 848. The first input end of the upper bridge driver stage 853 is coupled to the control terminal of the first lower bridge power switch 820 through the lower bridge, and the second input end of the first upper bridge driver stage 853 is coupled. At the control end of the second upper bridge power switch 850, when the signal received by the first input terminal of the first upper bridge driver stage 853 has a negative edge, the output of the first upper bridge driver stage 853 outputs a second upper bridge voltage. When the signal received by the second input of the first upper bridge driver stage 853 is positive, the output of the first upper bridge driver stage 853 outputs the first upper bridge voltage. The second upper bridge driving stage 854 has a first input end, a second input end, and an output end. The output end of the second upper bridge driving stage 854 is coupled to the control end of the second upper bridge power switch 850, and the second upper bridge is driven. The first input end of the stage 854 is coupled to the first The control terminal of the bridge power switch 890, when one of the first input terminal and the second input terminal of the second upper bridge driver stage 854 is the first upper bridge voltage, the output of the second upper bridge driver stage 854 is output. The first upper bridge voltage, otherwise the output of the second upper bridge driver stage 854 outputs a second upper bridge voltage.

如第8圖所示,第一下橋驅動級849具有第一輸入端、第二輸入端以及輸出端,第一下橋驅動級849之輸出端耦接於第一下橋功率開關820之控制端,第一下橋驅動級849之第一輸入端耦接於第二下橋功率開關830之控制端,第一下橋驅動級849之第二輸入端透過上橋對下橋準位調節器856耦接於第一上橋功率開關890之控制端,當第一下橋驅動級849之第一輸入端接收之訊號發生負緣時,第一下橋驅動級849之輸出端輸出第二下橋電壓,當第一下橋驅動級849之第二輸入端接收之訊號發生正緣時,第一下橋驅動級849之輸出端輸出第一下橋電壓。第二下橋驅動級851具有第一輸入端、第二輸入端以及輸出端,第二下橋驅動級851之輸出端耦接於第二下橋功率開關830之控制端,第二下橋驅動級851之第二輸入端耦接於第一下橋功率開關820之控制端,當第二下橋驅動級851之第一輸入端以及第二輸入端同時為第一下橋電壓時,第二下橋驅動級851之輸出端輸出第一下橋電壓,否則第二下橋驅動級851之輸出端輸出第二下橋電壓。As shown in FIG. 8, the first lower bridge driving stage 849 has a first input end, a second input end, and an output end, and the output end of the first lower bridge driving stage 849 is coupled to the control of the first lower bridge power switch 820. The first input end of the first lower bridge driving stage 849 is coupled to the control end of the second lower bridge power switch 830, and the second input end of the first lower bridge driving stage 849 is transmitted through the upper bridge to the lower bridge level adjusting unit. The 856 is coupled to the control end of the first upper bridge power switch 890. When the signal received by the first input end of the first lower bridge driving stage 849 has a negative edge, the output of the first lower bridge driving stage 849 outputs the second lower output. The bridge voltage, when the signal received by the second input terminal of the first lower bridge driver stage 849 is positive, the output of the first lower bridge driver stage 849 outputs the first lower bridge voltage. The second lower bridge driving stage 851 has a first input end, a second input end, and an output end. The output end of the second lower bridge driving stage 851 is coupled to the control end of the second lower bridge power switch 830, and the second lower bridge is driven. The second input end of the stage 851 is coupled to the control end of the first lower bridge power switch 820. When the first input end and the second input end of the second lower bridge drive stage 851 are simultaneously the first lower bridge voltage, the second The output of the lower bridge driver stage 851 outputs a first lower bridge voltage, otherwise the output of the second lower bridge driver stage 851 outputs a second lower bridge voltage.

如第8圖所示,功率開關控制電路852具有一輸出端耦接於第二下橋驅動級851之第一輸入端,功率開關控制電路852之輸出端亦透過下橋對上橋準位調節器857耦接於第二上橋驅動級854之第二輸入端,以控制上橋功率開關以及下橋功率開關之通道之導通或截止。下橋對上橋準位調節器855、857以及上橋對下橋準位調節器856則與第7圖中之下橋對上橋準位調節器755、757以及上橋對下橋準位調節器756之作用與功能相同,請參考前述相關說明。As shown in FIG. 8, the power switch control circuit 852 has an output coupled to the first input of the second lower bridge driver stage 851, and the output of the power switch control circuit 852 is also adjusted by the lower bridge to the upper bridge. The device 857 is coupled to the second input end of the second upper bridge driving stage 854 to control the on or off of the channel of the upper bridge power switch and the lower bridge power switch. The lower bridge pair upper bridge level regulators 855, 857 and the upper bridge to lower bridge level adjuster 856 and the lower bridge upper rail level adjusters 755, 757 and the upper bridge to the lower bridge level in Fig. 7 Regulator 756 has the same function and function, please refer to the related instructions above.

進一步說明,功率開關驅動級840係應用於當電壓轉換電路860處於空載時間時,儲能電感810之電流係如電流路徑815之方向所示之情形。當欲截止下橋功率開關之通道而隨後導通上橋功率開關之通道時,功率開關控制電路852之輸出端由第一下橋電壓轉態為第二下橋電壓,第二下橋驅動級851之輸出端即反應而輸出第二下橋電壓,以截止第二下橋功率開關830之通道,隨後第一下橋驅動級849之第一輸入端亦由於第二上橋驅動級851之輸出轉態而發生負緣,因此第一下橋驅動級849之輸出端 輸出一第二下橋電壓,以截止第一下橋功率開關820之通道。由上述說明可知,功率開關驅動級840實現了先截止第二下橋功率開關830之通道,再截止第一下橋功率開關820之通道之本發明精神。Further, the power switch driver stage 840 is applied to the case where the current of the energy storage inductor 810 is as shown by the direction of the current path 815 when the voltage conversion circuit 860 is at no load time. When the channel of the lower bridge power switch is to be turned off and then the channel of the upper bridge power switch is turned on, the output of the power switch control circuit 852 is switched from the first lower bridge voltage to the second lower bridge voltage, and the second lower bridge driver stage 851 The output terminal reacts to output a second lower bridge voltage to turn off the channel of the second lower bridge power switch 830, and then the first input end of the first lower bridge driver stage 849 is also turned by the output of the second upper bridge driver stage 851 The negative edge occurs, so the output of the first lower bridge driver stage 849 A second lower bridge voltage is output to turn off the channel of the first lower bridge power switch 820. As can be seen from the above description, the power switch driver stage 840 implements the spirit of the present invention in which the channel of the second lower bridge power switch 830 is turned off first, and then the channel of the first lower bridge power switch 820 is turned off.

隨後進入空載時間,此時由於儲能電感810之電流係如電流路徑815所示之方向,因此連接點835之電壓逐漸上升。同時第一上橋驅動級853之第一輸入端由於第一下橋驅動級849之輸出端轉態而發生負緣,第一上橋驅動級853之輸出端即反應而輸出第二上橋電壓,以截止第三電晶體845以及第二電晶體844之通道,並導通傳輸閘846。而由於第四電晶體847之閘極或基極此時為第二上橋電壓,因此當連接點835之電壓上升到某一值,第四電晶體847之通道即導通並將連接點835之電壓耦接至第一電晶體843之閘極或基極,並據以導通第一電晶體843之通道,使第一上橋功率開關890之控制端耦接於第二上橋電壓,而導通第一上橋功率開關890之通道,並結束空載時間。值得注意的是,第四電晶體847可以是P型橫向擴散金屬氧化半導體,用以隔離連接點以及功率開關驅動級840中之其他元件,以相容於可能之高電壓差。Then, the dead time is entered. At this time, since the current of the storage inductor 810 is in the direction indicated by the current path 815, the voltage at the connection point 835 gradually rises. At the same time, the first input end of the first upper bridge driving stage 853 generates a negative edge due to the transition state of the output end of the first lower bridge driving stage 849, and the output end of the first upper bridge driving stage 853 reacts to output the second upper bridge voltage. The channel of the third transistor 845 and the second transistor 844 is cut off, and the transfer gate 846 is turned on. Since the gate or the base of the fourth transistor 847 is the second upper bridge voltage at this time, when the voltage of the connection point 835 rises to a certain value, the channel of the fourth transistor 847 is turned on and the connection point 835 is The voltage is coupled to the gate or the base of the first transistor 843, and the channel of the first transistor 843 is turned on, so that the control end of the first upper bridge power switch 890 is coupled to the second upper bridge voltage, and is turned on. The first upper bridge power switch 890 channels and ends the dead time. It is noted that the fourth transistor 847 can be a P-type laterally diffused metal oxide semiconductor to isolate the connection points and other components in the power switch driver stage 840 to be compatible with possible high voltage differences.

接著,此時由於第二上橋驅動級854之第一輸入端以及第二輸入端同時為第二上橋電壓時,因此第二上橋驅動級854之輸出端輸出第二上橋電壓,並導通第二上橋功率開關850之通道。至此,上橋功率開關即完成其通道之導通程序。由上述說明可知,功率開關驅動級840之功效之一在於,可以偵測連接點835之電壓狀態,據以控制導通下橋功率開關之通道,並實現先導通第一上橋功率開關890之通道,再導通第二上橋功率開關850之通道之本發明精神。Then, at this time, since the first input terminal and the second input terminal of the second upper bridge driving stage 854 are simultaneously the second upper bridge voltage, the output end of the second upper bridge driving stage 854 outputs the second upper bridge voltage, and The channel of the second upper bridge power switch 850 is turned on. At this point, the upper bridge power switch completes the conduction procedure of its channel. It can be seen from the above description that one of the functions of the power switch driving stage 840 is that the voltage state of the connection point 835 can be detected, thereby controlling the channel for turning on the power switch of the lower bridge, and realizing the channel of the first upper bridge power switch 890. The spirit of the invention of the passage of the second upper bridge power switch 850 is again turned on.

而當欲截止上橋功率開關之通道而隨後導通下橋功率開關之通道時,功率開關控制電路852之輸出端由第二下橋電壓轉態為第一下橋電壓,第二上橋驅動級854之輸出端即反應而由第二上橋電壓轉態為第一上橋電壓,以截止第二上橋功率開關850之通道,第二上橋驅動級854之輸出端之正緣並反應至第一上橋驅動級853之第二輸入端,第一上橋驅動級853之輸出端則反應輸出第一上橋電壓,導通第三電晶體845以及第二電晶體844之通道,並截止傳輸閘846。第一電晶體843之閘極或基極即透過第三電晶體845之通道耦接至第二上橋電壓而截止第一電晶體843之通 道。此時第一上橋功率開關890之控制端透過第二電晶體844之通道耦接於第一上橋電壓,並截止第一上橋功率開關890之通道。由上述說明可知,功率開關驅動級840亦實現了先截止第二上橋功率開關850之通道,再截止第一上橋功率開關890之通道之本發明精神。When the channel of the upper bridge power switch is to be turned off and then the channel of the lower bridge power switch is turned on, the output of the power switch control circuit 852 is converted from the second lower bridge voltage to the first lower bridge voltage, and the second upper bridge driver stage The output of the 854 is reacted and the second upper bridge voltage is converted to the first upper bridge voltage to cut off the channel of the second upper bridge power switch 850, and the positive edge of the output end of the second upper bridge driver stage 854 is reflected to The second input end of the first upper bridge driving stage 853, the output end of the first upper bridge driving stage 853 reacts to output the first upper bridge voltage, turns on the channels of the third transistor 845 and the second transistor 844, and cuts off the transmission. Gate 846. The gate or the base of the first transistor 843 is coupled to the second upper bridge voltage through the channel of the third transistor 845 to turn off the first transistor 843. Road. At this time, the control end of the first upper bridge power switch 890 is coupled to the first upper bridge voltage through the channel of the second transistor 844, and the channel of the first upper bridge power switch 890 is turned off. As can be seen from the above description, the power switch driver stage 840 also implements the spirit of the present invention in which the channel of the second upper bridge power switch 850 is turned off first, and then the channel of the first upper bridge power switch 890 is turned off.

接著,第一下橋驅動級849之第二輸入端由於第一上橋功率開關890之控制端轉態而發生正緣,第一下橋驅動級849之輸出端輸出一第一下橋電壓,並導通第一下橋功率開關820之通道,隨後由於第二下橋驅動級851之第一輸入端以及第二輸入端同時為第一下橋電壓,因此第二下橋驅動級851之輸出端輸出第一下橋電壓,並導通第二下橋功率開關830之通道。由上述說明可知,功率開關驅動級840實現了先導通第一下橋功率開關820之通道,再導通第二下橋功率開關830之通道之本發明精神。Then, the second input end of the first lower bridge driving stage 849 generates a positive edge due to the control end transition state of the first upper bridge power switch 890, and the output end of the first lower bridge driving stage 849 outputs a first lower bridge voltage. And turning on the channel of the first lower bridge power switch 820. Then, since the first input end and the second input end of the second lower bridge driving stage 851 are simultaneously the first lower bridge voltage, the output end of the second lower bridge driving stage 851 The first lower bridge voltage is output and the channel of the second lower bridge power switch 830 is turned on. As can be seen from the above description, the power switch driver stage 840 achieves the spirit of the present invention by first turning on the channel of the first lower bridge power switch 820 and then turning on the path of the second lower bridge power switch 830.

第9圖為本發明所揭露之第八實施例之防止寄生元件導通之方法之步驟流程圖。防止寄生元件導通之方法應用於電壓轉換電路,用以防止功率開關之寄生元件導通,並包含下列步驟:Figure 9 is a flow chart showing the steps of the method for preventing the conduction of parasitic elements in the eighth embodiment of the present invention. The method of preventing the parasitic element from being turned on is applied to a voltage conversion circuit for preventing the parasitic element of the power switch from being turned on, and includes the following steps:

如步驟910所示,判斷功率開關驅動級是否發出訊號以導通下橋功率開關,若是,則進行下一步驟。As shown in step 910, it is determined whether the power switch driver stage sends a signal to turn on the lower bridge power switch, and if so, proceeds to the next step.

如步驟920所示,先導通第一下橋功率開關,再導通第二下橋功率開關。As shown in step 920, the first lower bridge power switch is turned on first, and then the second lower bridge power switch is turned on.

如步驟930所示,判斷功率開關驅動級是否發出訊號以關閉下橋功率開關,若是,則進行下一步驟。As shown in step 930, it is determined whether the power switch driver stage issues a signal to turn off the lower bridge power switch, and if so, proceeds to the next step.

如步驟940所示,先關閉第二下橋功率開關,再關閉第一下橋功率開關,並回到步驟910。As shown in step 940, the second lower bridge power switch is turned off, then the first lower bridge power switch is turned off, and the process returns to step 910.

第10圖為本發明所揭露之第九實施例之防止寄生元件導通之方法之步驟流程圖。防止寄生元件導通之方法應用於電壓轉換電路,用以防止功率開關之寄生元件導通,並包含下列步驟:FIG. 10 is a flow chart showing the steps of a method for preventing conduction of a parasitic element according to a ninth embodiment of the present invention. The method of preventing the parasitic element from being turned on is applied to a voltage conversion circuit for preventing the parasitic element of the power switch from being turned on, and includes the following steps:

如步驟1010所示,判斷功率開關驅動級是否發出訊號以導通下橋功率開關,若是,則進行下一步驟。As shown in step 1010, it is determined whether the power switch driver stage sends a signal to turn on the lower bridge power switch, and if so, proceeds to the next step.

如步驟1020所示,判斷下橋功率開關之通道之一端電壓是否低於一電壓閥值,若是,則進行下一步驟。As shown in step 1020, it is determined whether the voltage at one of the channels of the lower bridge power switch is lower than a voltage threshold, and if so, the next step is performed.

如步驟1030、1040以及1050所示,可參考第八實施例中步 驟920、930、940之操作。As shown in steps 1030, 1040, and 1050, reference may be made to the steps in the eighth embodiment. The operations of steps 920, 930, and 940.

第11圖為本發明所揭露之第十實施例之防止寄生元件導通之方法之步驟流程圖。防止寄生元件導通之方法應用於電壓轉換電路,用以防止功率開關之寄生元件導通,並包含下列步驟:FIG. 11 is a flow chart showing the steps of a method for preventing conduction of a parasitic element according to a tenth embodiment of the present invention. The method of preventing the parasitic element from being turned on is applied to a voltage conversion circuit for preventing the parasitic element of the power switch from being turned on, and includes the following steps:

如步驟1110所示,判斷功率開關驅動級是否發出訊號以導通下橋功率開關,若是,則進行下一步驟。As shown in step 1110, it is determined whether the power switch drive stage signals a signal to turn on the lower bridge power switch, and if so, proceeds to the next step.

如步驟1120所示,先關閉第二上橋功率開關,再關閉第一上橋功率開關。As shown in step 1120, the second upper bridge power switch is turned off first, and then the first upper bridge power switch is turned off.

如步驟1130所示,先導通第一下橋功率開關,再導通第二下橋功率開關。As shown in step 1130, the first lower bridge power switch is turned on first, and then the second lower bridge power switch is turned on.

如步驟1140所示,判斷功率開關驅動級是否發出訊號以關閉下橋功率開關,若是,則進行下一步驟。As shown in step 1140, it is determined whether the power switch driver stage issues a signal to turn off the lower bridge power switch, and if so, proceeds to the next step.

如步驟1150所示,先關閉第二下橋功率開關,再關閉第一下橋功率開關。As shown in step 1150, the second lower bridge power switch is turned off first, and then the first lower bridge power switch is turned off.

如步驟1160所示,先導通第一上橋功率開關,再導通第二上橋功率開關,並回到步驟1110。As shown in step 1160, the first upper bridge power switch is turned on, then the second upper bridge power switch is turned on, and the process returns to step 1110.

第12圖為本發明所揭露之第十一實施例之防止寄生元件導通之方法之步驟流程圖。防止寄生元件導通之方法應用於電壓轉換電路,用以防止功率開關之寄生元件導通,並包含下列步驟:Figure 12 is a flow chart showing the steps of the method for preventing the conduction of parasitic elements in the eleventh embodiment of the present invention. The method of preventing the parasitic element from being turned on is applied to a voltage conversion circuit for preventing the parasitic element of the power switch from being turned on, and includes the following steps:

如步驟1210以及1220所示,可參考第十實施例中步驟1110以及1120之操作。As shown in steps 1210 and 1220, reference may be made to the operations of steps 1110 and 1120 in the tenth embodiment.

如步驟1230所示,判斷該下橋功率開關之通道之一端電壓是否低於一電壓閥值,若是,則進行下一步驟。As shown in step 1230, it is determined whether the voltage at one of the channels of the lower bridge power switch is lower than a voltage threshold, and if so, the next step is performed.

如步驟1240、1250、1260、1270所示,可參考第十實施例中步驟1130、1140、1150、1160之操作。As shown in steps 1240, 1250, 1260, 1270, reference may be made to the operations of steps 1130, 1140, 1150, 1160 in the tenth embodiment.

第13圖為本發明所揭露之第十二實施例之防止寄生元件導通之方法之步驟流程圖。防止寄生元件導通之方法應用於電壓轉換電路,用以防止功率開關之寄生元件導通,並包含下列步驟:Figure 13 is a flow chart showing the steps of a method for preventing conduction of a parasitic element according to a twelfth embodiment of the present invention. The method of preventing the parasitic element from being turned on is applied to a voltage conversion circuit for preventing the parasitic element of the power switch from being turned on, and includes the following steps:

如步驟1310、1320、1330、1340、1350所示,可參考第十實施例中步驟1110、1120、1130、1140、1150之操作。As shown in steps 1310, 1320, 1330, 1340, 1350, reference may be made to the operations of steps 1110, 1120, 1130, 1140, 1150 in the tenth embodiment.

如步驟1360所示,判斷上橋功率開關之通道之一端電壓是否高於一電壓閥值,若是,則進行下一步驟。As shown in step 1360, it is determined whether the voltage at one of the channels of the upper bridge power switch is higher than a voltage threshold, and if so, the next step is performed.

如步驟1370所示,可參考第十實施例中步驟1160之操作。As shown in step 1370, reference may be made to the operation of step 1160 in the tenth embodiment.

本發明的功效在於,本發明所揭露之防止寄生元件導通之裝置及其方法,能有效地減少所應用之電壓轉換電路在操作上的空載時間,以防止功率開關之寄生元件的導通,並同時避免了穿透電流的發生,因此可增加電壓轉換電路之轉換效率,也減少了基板中的電流雜訊。The invention has the advantages that the device for preventing parasitic element conduction and the method thereof disclosed in the invention can effectively reduce the operation dead time of the applied voltage conversion circuit to prevent the parasitic component of the power switch from being turned on, and At the same time, the occurrence of the penetration current is avoided, thereby increasing the conversion efficiency of the voltage conversion circuit and reducing the current noise in the substrate.

雖然本發明之實施例揭露如上所述,然並非用以限定本發明,任何熟習相關技藝者,在不脫離本發明之精神和範圍內,舉凡依本發明申請範圍所述之形狀、構造、特徵及數量當可做些許之變更,因此本發明之專利保護範圍須視本說明書所附之申請專利範圍所界定者為準。Although the embodiments of the present invention are disclosed above, it is not intended to limit the present invention, and those skilled in the art, regardless of the spirit and scope of the present invention, the shapes, structures, and features described in the scope of the present application. And the number of modifications may be made, and the scope of patent protection of the present invention shall be determined by the scope of the patent application attached to the specification.

200‧‧‧防止寄生元件導通之裝置200‧‧‧A device for preventing the conduction of parasitic elements

210‧‧‧儲能電感210‧‧‧ Storage inductance

220‧‧‧第一下橋功率開關220‧‧‧First lower bridge power switch

230‧‧‧第二下橋功率開關230‧‧‧Second lower bridge power switch

240‧‧‧功率開關驅動級240‧‧‧Power switch driver stage

250‧‧‧電壓轉換電路250‧‧‧Voltage conversion circuit

260‧‧‧連接點260‧‧‧ connection point

Claims (15)

一種防止寄生元件導通之裝置,應用於一電壓轉換電路,用以防止功率開關之寄生元件導通,其中該電壓轉換電路係調節儲存在一儲能電感上的能量以供給至輸出負載,並將一輸入電壓轉換為一輸出電壓於一輸出端;該防止寄生元件導通之裝置包含:一下橋功率開關,具有一第一下橋功率開關以及一第二下橋功率開關,該下橋功率開關之通道係由該第一下橋功率開關之通道以及該第二下橋功率開關之通道並聯形成,該第一下橋功率開關之通道之導通等效阻抗大於該第二下橋功率開關之通道之導通等效阻抗,且該下橋功率開關之通道之一端耦接於該儲能電感;以及一功率開關驅動級,分別耦接於該第一下橋功率開關之控制端以及該第二下橋功率開關之控制端,用以控制導通或截止該下橋功率開關之通道;其中,當該功率開關驅動級控制導通該下橋功率開關之通道時,係先導通該第一下橋功率開關之通道再導通該第二下橋功率開關之通道,而當該功率開關驅動級控制截止該下橋功率開關之通道時,係先截止該第二下橋功率開關之通道再截止該第一下橋功率開關之通道。 A device for preventing conduction of a parasitic element is applied to a voltage conversion circuit for preventing conduction of a parasitic element of a power switch, wherein the voltage conversion circuit adjusts energy stored in a storage inductor to supply to an output load, and The input voltage is converted into an output voltage at an output end; the device for preventing the parasitic element from being turned on includes: a lower bridge power switch having a first lower bridge power switch and a second lower bridge power switch, the channel of the lower bridge power switch The channel of the first lower bridge power switch and the channel of the second lower bridge power switch are formed in parallel, and the conduction equivalent impedance of the channel of the first lower bridge power switch is greater than the conduction of the channel of the second lower bridge power switch An equivalent impedance, and one end of the channel of the lower bridge power switch is coupled to the energy storage inductor; and a power switch drive stage coupled to the control end of the first lower bridge power switch and the second lower bridge power a control end of the switch, configured to control a channel that turns on or off the power switch of the lower bridge; wherein, when the power switch driver stage controls to turn on the lower bridge function When the channel of the switch is turned on, the channel of the first lower bridge power switch is turned on to turn on the channel of the second lower bridge power switch, and when the power switch drive stage controls to cut off the channel of the lower bridge power switch, the system is first turned off. The channel of the second lower bridge power switch then cuts off the channel of the first lower bridge power switch. 如請求項第1項所述之裝置,更包含一上橋功率開關,具有一第一上橋功率開關以及一第二上橋功率開關,該上橋功率開關之通道係由該第一上橋功率開關之通道以及該第二上橋功率開關之通道並聯形成,該第一上橋功率開關之 通道之導通等效阻抗大於該第二上橋功率開關之通道之導通等效阻抗,且該上橋功率開關之通道之一端耦接於該下橋功率開關之通道以及該儲能電感之連接點。 The device of claim 1, further comprising an upper bridge power switch having a first upper bridge power switch and a second upper bridge power switch, wherein the upper bridge power switch channel is configured by the first upper bridge a channel of the power switch and a channel of the second upper bridge power switch are formed in parallel, and the first upper bridge power switch The conductive equivalent impedance of the channel is greater than the conductive equivalent impedance of the channel of the second upper bridge power switch, and one end of the channel of the upper bridge power switch is coupled to the channel of the lower bridge power switch and the connection point of the energy storage inductor . 如請求項第2項所述之裝置,其中該功率開關驅動級更分別耦接於該第一上橋功率開關之控制端以及該第二上橋功率開關之控制端,且當該功率開關驅動級控制導通該上橋功率開關之通道時,係先導通該第一上橋功率開關之通道再導通該第二上橋功率開關之通道,而當該功率開關驅動級控制截止該上橋功率開關時,係先截止該第二上橋功率開關之通道再截止該第一上橋功率開關之通道。 The device of claim 2, wherein the power switch driving stage is further coupled to the control end of the first upper bridge power switch and the control end of the second upper bridge power switch, and when the power switch is driven When the stage control turns on the channel of the upper bridge power switch, the channel of the first upper bridge power switch is first turned on and then the channel of the second upper bridge power switch is turned on, and when the power switch drive stage controls the off-bridge power switch When the channel of the second upper bridge power switch is turned off, the channel of the first upper bridge power switch is turned off. 如請求項第1項所述之裝置,其中該第一下橋功率開關以及該第二下橋功率開關係為N型金屬氧化半導體場效電晶體或是NPN型之雙極性接面電晶體,且該功率開關驅動級更包含:一第一下橋電壓端,具有一第一下橋電壓;一第二下橋電壓端,具有一第二下橋電壓,且該第二下橋電壓小於該第一下橋電壓;一第一電晶體,係為P型金屬氧化半導體場效電晶體或PNP型之雙極性接面電晶體,該第一電晶體之通道耦接於該第一下橋電壓端以及該第一下橋功率開關之控制端之間;一第二電晶體,係為N型金屬氧化半導體場效電晶體或NPN型之雙極性接面電晶體,該第二電晶體之通道耦接於 該第二下橋電壓端以及該第一下橋功率開關之控制端之間;一第三電晶體,係為P型金屬氧化半導體場效電晶體或PNP型之雙極性接面電晶體,該第三電晶體之通道耦接於該第一下橋電壓端以及該第一電晶體之閘極或基極之間;一傳輸閘,該傳輸閘之通道之一端耦接於該第一電晶體之閘極或基極,該傳輸閘之正相控制端耦接於該第三電晶體之閘極或基極,該傳輸閘之反相控制端耦接於該第二電晶體之閘極或基極;一第四電晶體,係為N型金屬氧化半導體場效電晶體或NPN型之雙極性接面電晶體,該第四電晶體之通道耦接於該傳輸閘之通道之另一端以及該下橋功率開關之通道之一端之間,該第四電晶體之閘極或基極耦接於該第三電晶體之閘極或基極;一反相閘,該反相閘之輸入端耦接於該第四電晶體之閘極或基極,該反相閘之輸出端耦接於該傳輸閘之反相控制端;一第一下橋驅動級,具有第一輸入端、第二輸入端以及輸出端,該第一下橋驅動級之輸出端耦接於該反相閘之輸入端,當該第一下橋驅動級之第一輸入端接收之訊號發生負緣時,該第一下橋驅動級之輸出端輸出該第二下橋電壓,當該第一下橋驅動級之第二輸入端接收之訊號發生正緣時,該第一下橋驅動級之輸出端輸出該第一下橋電壓; 一第二下橋驅動級,具有第一輸入端、第二輸入端以及輸出端,該第二下橋驅動級之輸出端耦接於該第二下橋功率開關之控制端以及該第一下橋驅動級之第一輸入端,該第二下橋驅動級之第二輸入端耦接於該第一下橋功率開關之控制端,當該第二下橋驅動級之第一輸入端以及第二輸入端同時為該第一下橋電壓時,該第二下橋驅動級之輸出端輸出該第一下橋電壓,否則該第二下橋驅動級之輸出端輸出該第二下橋電壓;以及一功率開關控制電路,具有一輸出端耦接於該第一下橋驅動級之第二輸入端以及該第二下橋驅動級之第一輸入端,用以輸出該第一下橋電壓或該第二下橋電壓以控制該下橋功率開關之通道之導通或截止。 The device of claim 1, wherein the first lower bridge power switch and the second lower bridge power open relationship are an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor, The power switch driving stage further includes: a first lower bridge voltage terminal having a first lower bridge voltage; a second lower bridge voltage terminal having a second lower bridge voltage, and the second lower bridge voltage is less than the a first lower bridge voltage; a first transistor is a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor, and the channel of the first transistor is coupled to the first lower bridge voltage Between the terminal and the control end of the first lower bridge power switch; a second transistor is an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor, the channel of the second transistor Coupled to a second lower bridge voltage terminal and a control end of the first lower bridge power switch; a third transistor is a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor, a channel of the third transistor is coupled between the voltage of the first lower bridge and the gate or the base of the first transistor; and a transmission gate, one end of the channel of the transmission gate is coupled to the first transistor a gate or a base, the positive phase control end of the transfer gate is coupled to the gate or the base of the third transistor, and the inverting control end of the transfer gate is coupled to the gate of the second transistor or a fourth transistor, which is an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor, the channel of the fourth transistor being coupled to the other end of the channel of the transmission gate and Between one end of the channel of the lower bridge power switch, the gate or the base of the fourth transistor is coupled to the gate or the base of the third transistor; an inverting gate, the input end of the inverting gate The gate or the base of the fourth transistor is coupled to the output of the reverse gate a first lower bridge driving stage having a first input end, a second input end, and an output end, wherein the output end of the first lower bridge driving stage is coupled to the input end of the inverting gate, when the first When the signal received by the first input end of the lower bridge driver stage has a negative edge, the output of the first lower bridge driver stage outputs the second lower bridge voltage, and the second input terminal of the first lower bridge driver stage receives the second input terminal. When the signal has a positive edge, the output of the first lower bridge driver stage outputs the first lower bridge voltage; a second lower bridge driving stage having a first input end, a second input end, and an output end, wherein the output end of the second lower bridge driving stage is coupled to the control end of the second lower bridge power switch and the first a first input end of the bridge driving stage, a second input end of the second lower bridge driving stage is coupled to the control end of the first lower bridge power switch, when the first input end of the second lower bridge driving stage When the two input terminals are simultaneously the first lower bridge voltage, the output end of the second lower bridge driving stage outputs the first lower bridge voltage, otherwise the output end of the second lower bridge driving stage outputs the second lower bridge voltage; And a power switch control circuit having an output coupled to the second input of the first lower bridge driver stage and the first input of the second lower bridge driver stage for outputting the first lower bridge voltage or The second lower bridge voltage controls the turn-on or turn-off of the channel of the lower bridge power switch. 如請求項第2項所述之裝置,其中該第一上橋功率開關以及該第二上橋功率開關係為P型金屬氧化半導體場效電晶體或是PNP型之雙極性接面電晶體,且該功率開關驅動級更包含:一第一下橋電壓端,具有一第一下橋電壓;一第二下橋電壓端,具有一第二下橋電壓,且該第二下橋電壓小於該第一下橋電壓;一第一電晶體,係為P型金屬氧化半導體場效電晶體或PNP型之雙極性接面電晶體,該第一電晶體之通道耦接於該第一下橋電壓端以及該第一下橋功率開關之控制端之間; 一第二電晶體,係為N型金屬氧化半導體場效電晶體或NPN型之雙極性接面電晶體,該第二電晶體之通道耦接於該第二下橋電壓端以及該第一下橋功率開關之控制端之間;一第三電晶體,係為P型金屬氧化半導體場效電晶體或PNP型之雙極性接面電晶體,該第三電晶體之通道耦接於該第一下橋電壓端以及該第一電晶體之閘極或基極之間;一傳輸閘,該傳輸閘之通道之一端耦接於該第一電晶體之閘極或基極,該傳輸閘之正相控制端耦接於該第三電晶體之閘極或基極,該傳輸閘之反相控制端耦接於該第二電晶體之閘極或基極;一第四電晶體,係為N型金屬氧化半導體場效電晶體或NPN型之雙極性接面電晶體,該第四電晶體之通道耦接於該傳輸閘之通道之另一端以及該下橋功率開關之通道之一端之間,該第四電晶體之閘極或基極耦接於該第三電晶體之之閘極或基極;一反相閘,該反相閘之輸入端耦接於該第四電晶體之閘極或基極,該反相閘之輸出端耦接於該傳輸閘之反相控制端;一第一下橋驅動級,具有第一輸入端、第二輸入端以及輸出端,該第一下橋驅動級之輸出端耦接於該反相閘之輸入端,該第一下橋驅動級之第一輸入端耦接於該第二下橋功率開關之控制端,該第一下橋驅動級之第二輸入端耦接於該第一上橋功率開關之控制端,當該第一下橋驅動級之第 一輸入端接收之訊號發生負緣時,該第一下橋驅動級之輸出端輸出該第二下橋電壓,當該第一下橋驅動級之第二輸入端接收之訊號發生正緣時,該第一下橋驅動級之輸出端輸出該第一下橋電壓;一第二下橋驅動級,具有第一輸入端、第二輸入端以及輸出端,該第二下橋驅動級之輸出端耦接於該第二下橋功率開關之控制端,該第二下橋驅動級之第二輸入端耦接於該第一下橋功率開關之控制端,當該第二下橋驅動級之第一輸入端以及第二輸入端同時為該第一下橋電壓時,該第二下橋驅動級之輸出端輸出該第一下橋電壓,否則該第二下橋驅動級之輸出端輸出該第二下橋電壓;一第一上橋驅動級,具有第一輸入端、第二輸入端以及輸出端,該第一上橋驅動級之輸出端耦接於該第一上橋功率開關之控制端,該第一上橋驅動級之第一輸入端耦接於該第一下橋功率開關之控制端,該第一上橋驅動級之第二輸入端耦接於該第二上橋功率開關之控制端,當該第一上橋驅動級之第一輸入端接收之訊號發生負緣時,該第一上橋驅動級之輸出端輸出一第二上橋電壓,當該第一上橋驅動級之第二輸入端接收之訊號發生正緣時,該第一上橋驅動級之輸出端輸出一第一上橋電壓;一第二上橋驅動級,具有第一輸入端、第二輸入端以及輸出端,該第二上橋驅動級之輸出端耦接於該第二上橋功率開關之控制端,該第二上橋驅動級之第一輸入端耦接於該第一上橋功率開關之控制端,當該第二上橋驅動級之第一 輸入端以及第二輸入端之兩者之一為該第一上橋電壓時,該第二上橋驅動級之輸出端輸出該第一上橋電壓,否則該第二上橋驅動級之輸出端輸出該第二上橋電壓;以及一功率開關控制電路,具有一輸出端,該功率開關控制電路之輸出端耦接於該第二上橋驅動級之第二輸入端以及該第二下橋驅動級之第一輸入端,用以控制該上橋功率開關以及該下橋功率開關之通道之導通或截止。 The device of claim 2, wherein the first upper bridge power switch and the second upper bridge power open relationship are a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor, The power switch driving stage further includes: a first lower bridge voltage terminal having a first lower bridge voltage; a second lower bridge voltage terminal having a second lower bridge voltage, and the second lower bridge voltage is less than the a first lower bridge voltage; a first transistor is a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor, and the channel of the first transistor is coupled to the first lower bridge voltage Between the terminal and the control end of the first lower bridge power switch; a second transistor, which is an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor, the channel of the second transistor is coupled to the second lower bridge voltage terminal and the first Between the control terminals of the bridge power switch; a third transistor is a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor, and the channel of the third transistor is coupled to the first a voltage of the lower bridge and a gate or a base of the first transistor; a transmission gate, one end of the channel of the transmission gate is coupled to the gate or the base of the first transistor, and the transmission gate is positive The phase control terminal is coupled to the gate or the base of the third transistor, and the inverting control end of the transmission gate is coupled to the gate or the base of the second transistor; a fourth transistor is N a metal-oxide-semiconductor field effect transistor or an NPN-type bipolar junction transistor, the channel of the fourth transistor being coupled between the other end of the channel of the transmission gate and one end of the channel of the lower bridge power switch, a gate or a base of the fourth transistor is coupled to a gate or a base of the third transistor An inverting gate, the input end of the inverting gate is coupled to the gate or the base of the fourth transistor, and the output end of the inverting gate is coupled to the inverting control end of the transmission gate; a bridge driver stage having a first input terminal, a second input terminal, and an output terminal, wherein an output end of the first lower bridge driver stage is coupled to an input end of the inverting gate, and a first input of the first lower bridge driver stage The second input end of the first lower bridge driving stage is coupled to the control end of the first upper bridge power switch, and the first lower bridge driving stage is coupled to the control end of the second lower bridge power switch First When the signal received by an input terminal has a negative edge, the output end of the first lower bridge driver stage outputs the second lower bridge voltage, and when the signal received by the second input end of the first lower bridge driver stage has a positive edge, An output of the first lower bridge driver stage outputs the first lower bridge voltage; a second lower bridge driver stage has a first input terminal, a second input terminal, and an output terminal, and an output end of the second lower bridge driver stage The second input end of the second lower bridge driving stage is coupled to the control end of the first lower bridge power switch, and the second lower bridge driving stage is coupled to the control end of the second lower bridge power switch When an input end and a second input end are simultaneously the first lower bridge voltage, the output end of the second lower bridge driving stage outputs the first lower bridge voltage, otherwise the output end of the second lower bridge driving stage outputs the first a second bridge voltage; a first upper bridge driver stage having a first input terminal, a second input terminal, and an output terminal, wherein the output end of the first upper bridge driver stage is coupled to the control end of the first upper bridge power switch The first input end of the first upper bridge driver stage is coupled to the first lower bridge function a second input end of the first upper bridge driving stage is coupled to the control end of the second upper bridge power switch, and a signal is received at a first input end of the first upper bridge driving stage The output end of the first upper bridge driver stage outputs a second upper bridge voltage, and when the signal received by the second input end of the first upper bridge driver stage has a positive edge, the output of the first upper bridge driver stage The terminal outputs a first upper bridge voltage; a second upper bridge driver stage has a first input end, a second input end, and an output end, and the output end of the second upper bridge drive stage is coupled to the second upper bridge power a first input end of the second upper bridge driving stage is coupled to the control end of the first upper bridge power switch, and the first upper bridge driving stage is first When the input terminal and the second input terminal are both the first upper bridge voltage, the output end of the second upper bridge driver stage outputs the first upper bridge voltage, otherwise the output end of the second upper bridge driver stage Outputting the second upper bridge voltage; and a power switch control circuit having an output end, the output end of the power switch control circuit being coupled to the second input end of the second upper bridge drive stage and the second lower bridge drive The first input of the stage is configured to control whether the upper bridge power switch and the channel of the lower bridge power switch are turned on or off. 如請求項第4或5項所述之裝置,其中該第四電晶體係為N型橫向擴散金屬氧化半導體,用以相容於該下橋功率開關之通道之一端之電壓。 The device of claim 4, wherein the fourth electro-crystalline system is an N-type laterally diffused metal oxide semiconductor for compatibility with a voltage at one end of the channel of the lower bridge power switch. 如請求項第2項所述之裝置,其中該第一上橋功率開關以及該第二上橋功率開關係為P型金屬氧化半導體場效電晶體或是PNP型之雙極性接面電晶體,且該功率開關驅動級更包含:一第一上橋電壓端,具有一第一上橋電壓;一第二上橋電壓端,具有一第二上橋電壓,且該第二上橋電壓小於該第一上橋電壓;一第一電晶體,係為N型金屬氧化半導體場效電晶體或NPN型之雙極性接面電晶體,該第一電晶體之通道耦接於該第二上橋電壓端以及該第一上橋功率開關之控制端之間;一第二電晶體,係為P型金屬氧化半導體場效電晶體或PNP型之雙極性接面電晶體,該第二電晶體之通道耦接於 該第一上橋電壓端以及該第一上橋功率開關之控制端之間;一第三電晶體,係為N型金屬氧化半導體場效電晶體或NPN型之雙極性接面電晶體,該第三電晶體之通道耦接於該第二上橋電壓端以及該第一電晶體之閘極或基極之間;一傳輸閘,該傳輸閘之通道之一端耦接於該第一電晶體之閘極或基極,該傳輸閘之反相控制端耦接於該第三電晶體之閘極或基極,該傳輸閘之正相控制端耦接於該第二電晶體之閘極或基極;一第四電晶體,係為P型金屬氧化半導體場效電晶體或PNP型之雙極性接面電晶體,該第四電晶體之通道耦接於該傳輸閘之通道之另一端以及該上橋功率開關之通道之一端之間,該第四電晶體之閘極或基極耦接於該第三電晶體之之閘極或基極;一反相閘,該反相閘之輸入端耦接於該第四電晶體之閘極或基極,該反相閘之輸出端耦接於該傳輸閘之正相控制端;一第一上橋驅動級,具有第一輸入端、第二輸入端以及輸出端,該第一上橋驅動級之輸出端耦接於該反相閘之輸入端,該第一上橋驅動級之第一輸入端耦接於該第一下橋功率開關之控制端,該第一上橋驅動級之第二輸入端耦接於該第二上橋功率開關之控制端,當該第一上橋驅動級之第一輸入端接收之訊號發生負緣時,該第一上橋驅動級之輸出端輸出該第二上橋電壓,當該第一上橋驅動級之第二輸 入端接收之訊號發生正緣時,該第一上橋驅動級之輸出端輸出該第一上橋電壓;一第二上橋驅動級,具有第一輸入端、第二輸入端以及輸出端,該第二上橋驅動級之輸出端耦接於該第二上橋功率開關之控制端,該第二上橋驅動級之第一輸入端耦接於該第一上橋功率開關之控制端,當該第二上橋驅動級之第一輸入端以及第二輸入端之兩者之一為該第一上橋電壓時,該第二上橋驅動級之輸出端輸出該第一上橋電壓,否則該第二上橋驅動級之輸出端輸出該第二上橋電壓;一第一下橋驅動級,具有第一輸入端、第二輸入端以及輸出端,該第一下橋驅動級之輸出端耦接於該第一下橋功率開關之控制端,該第一下橋驅動級之第一輸入端耦接於該第二下橋功率開關之控制端,該第一下橋驅動級之第二輸入端耦接於該第一上橋功率開關之控制端,當該第一下橋驅動級之第一輸入端接收之訊號發生負緣時,該第一下橋驅動級之輸出端輸出一第二下橋電壓,當該第一下橋驅動級之第二輸入端接收之訊號發生正緣時,該第一下橋驅動級之輸出端輸出一第一下橋電壓;一第二下橋驅動級,具有第一輸入端、第二輸入端以及輸出端,該第二下橋驅動級之輸出端耦接於該第二下橋功率開關之控制端,該第二下橋驅動級之第二輸入端耦接於該第一下橋功率開關之控制端,當該第二下橋驅動級之第一輸入端以及第二輸入端同時為該第一下橋電壓時,該第二 下橋驅動級之輸出端輸出該第一下橋電壓,否則該第二下橋驅動級之輸出端輸出該第二下橋電壓;以及一功率開關控制電路,具有一輸出端,該功率開關控制電路之輸出端耦接於該第二上橋驅動級之第二輸入端以及該第二下橋驅動級之第一輸入端,以控制該上橋功率開關以及該下橋功率開關之通道之導通或截止。 The device of claim 2, wherein the first upper bridge power switch and the second upper bridge power open relationship are a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor, The power switch driving stage further includes: a first upper bridge voltage terminal having a first upper bridge voltage; a second upper bridge voltage terminal having a second upper bridge voltage, and the second upper bridge voltage is less than the a first upper bridge voltage; a first transistor is an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor, and the channel of the first transistor is coupled to the second upper bridge voltage Between the terminal and the control end of the first upper bridge power switch; a second transistor is a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor, the channel of the second transistor Coupled to a first upper bridge voltage terminal and a control end of the first upper bridge power switch; a third transistor is an N-type metal oxide semiconductor field effect transistor or an NPN type bipolar junction transistor, a channel of the third transistor is coupled between the voltage terminal of the second upper bridge and the gate or the base of the first transistor; and a transmission gate, one end of the channel of the transmission gate is coupled to the first transistor The gate or the base of the transmission gate is coupled to the gate or the base of the third transistor, and the positive phase control terminal of the transmission gate is coupled to the gate of the second transistor or a fourth transistor, which is a P-type metal oxide semiconductor field effect transistor or a PNP type bipolar junction transistor, the channel of the fourth transistor being coupled to the other end of the channel of the transmission gate and Between one end of the channel of the upper bridge power switch, the gate or the base of the fourth transistor is coupled to the gate or the base of the third transistor; an inverting gate, the input of the inverting gate The end is coupled to the gate or the base of the fourth transistor, and the output end of the inverting gate is coupled to the positive of the transmission gate a first upper bridge driving stage having a first input end, a second input end, and an output end, wherein the output end of the first upper bridge driving stage is coupled to the input end of the inverting gate, the first The first input end of the bridge drive stage is coupled to the control end of the first lower bridge power switch, and the second input end of the first upper bridge drive stage is coupled to the control end of the second upper bridge power switch. When the signal received by the first input end of the first upper bridge driver stage has a negative edge, the output end of the first upper bridge driver stage outputs the second upper bridge voltage, and when the first upper bridge driver stage is the second input When the signal received by the input terminal has a positive edge, the output end of the first upper bridge driver stage outputs the first upper bridge voltage; and the second upper bridge driver stage has a first input end, a second input end, and an output end, The output end of the second upper bridge power stage is coupled to the control end of the second upper bridge power switch, and the first input end of the second upper bridge drive stage is coupled to the control end of the first upper bridge power switch. When the first input terminal and the second input terminal of the second upper bridge driving stage are the first upper bridge voltage, the output end of the second upper bridge driving stage outputs the first upper bridge voltage, Otherwise, the output of the second upper bridge driver stage outputs the second upper bridge voltage; a first lower bridge driver stage has a first input terminal, a second input terminal, and an output terminal, and the output of the first lower bridge driver stage The first input end of the first lower bridge driving stage is coupled to the control end of the second lower bridge power switch, and the first lower bridge driving stage is coupled to the control end of the first lower bridge power switch The second input end is coupled to the control end of the first upper bridge power switch, when the first lower bridge is driven When the signal received by the first input terminal has a negative edge, the output end of the first lower bridge driver stage outputs a second lower bridge voltage, and when the signal received by the second input end of the first lower bridge driver stage occurs, a positive edge occurs. The output terminal of the first lower bridge driver stage outputs a first lower bridge voltage; a second lower bridge driver stage has a first input terminal, a second input terminal, and an output terminal, and the second lower bridge driver stage The output end is coupled to the control end of the second lower bridge power switch, and the second input end of the second lower bridge drive stage is coupled to the control end of the first lower bridge power switch, when the second lower bridge drive stage When the first input end and the second input end are simultaneously the first lower bridge voltage, the second The output of the lower bridge driver stage outputs the first lower bridge voltage, otherwise the output of the second lower bridge driver stage outputs the second lower bridge voltage; and a power switch control circuit having an output terminal, the power switch control The output end of the circuit is coupled to the second input end of the second upper bridge driving stage and the first input end of the second lower bridge driving stage to control the conduction of the upper bridge power switch and the channel of the lower bridge power switch Or deadline. 如請求項第7項所述之裝置,其中該第四電晶體係為P型橫向擴散金屬氧化半導體,用以相容於該上橋功率開關之通道之一端之電壓。 The device of claim 7, wherein the fourth electro-crystalline system is a P-type laterally diffused metal-oxide-semiconductor for compatibility with a voltage at one end of the channel of the upper bridge power switch. 如請求項第1至5項中、第7至8項中任一項所述之裝置,其中該電壓轉換電路係為降壓式開關電源轉換器之態樣。 The apparatus of any one of clauses 1 to 5, wherein the voltage conversion circuit is a buck switching power converter. 如請求項第1至3項中、第7至8項中任一項所述之裝置,其中該電壓轉換電路係為升壓式開關電源轉換器之態樣。 The apparatus of any one of clauses 1 to 3, wherein the voltage conversion circuit is in the form of a step-up switching power converter. 一種防止寄生元件導通之方法,應用於一電壓轉換電路,用以防止功率開關之寄生元件導通,所述方法包含下列步驟:判斷一功率開關驅動級是否發出訊號以導通一下橋功率開關,若是,則進行下一步驟;先導通一第一下橋功率開關,再導通一第二下橋功率開關;判斷該功率開關驅動級是否發出訊號以關閉該下橋功率開關,若是,則進行下一步驟;先關閉該第二下橋功率開關,再關閉該第一下橋功率開關; 回到判斷該功率開關驅動級是否發出訊號以導通該下橋功率開關之步驟。 A method for preventing conduction of a parasitic element is applied to a voltage conversion circuit for preventing conduction of a parasitic element of a power switch, the method comprising the steps of: determining whether a power switch driver stage emits a signal to turn on a bridge power switch, and if so, Then proceeding to the next step; first conducting a first lower bridge power switch, and then conducting a second lower bridge power switch; determining whether the power switch driver stage sends a signal to turn off the lower bridge power switch, and if so, proceeding to the next step Turning off the second lower bridge power switch first, and then turning off the first lower bridge power switch; Returning to the step of determining whether the power switch driver stage signals to turn on the lower bridge power switch. 如請求項第11項所述之方法,更包含下列步驟:若判斷該功率開關驅動級發出訊號以導通該下橋功率開關之步驟之結果為是,則先進行判斷該下橋功率開關之通道之一端電壓是否低於一電壓閥值之步驟,若是,再進行先導通該第一下橋功率開關,再導通該第二下橋功率開關之步驟。 The method of claim 11, further comprising the following steps: if it is determined that the power switch driver stage sends a signal to turn on the lower bridge power switch, the result is that the channel of the lower bridge power switch is first determined. Whether the voltage of one of the terminals is lower than a voltage threshold, and if so, the step of first conducting the first lower bridge power switch and then conducting the second lower bridge power switch. 一種防止寄生元件導通之方法,應用於一電壓轉換電路,用以防止功率開關之寄生元件導通,所述方法包含下列步驟:判斷一功率開關驅動級是否發出訊號以導通一下橋功率開關,若是,則進行下一步驟;先關閉一第二上橋功率開關,再關閉一第一上橋功率開關;先導通一第一下橋功率開關,再導通一第二下橋功率開關;判斷該功率開關驅動級是否發出訊號以導通一上橋功率開關,若是,則進行下一步驟;先關閉該第二下橋功率開關,再關閉該第一下橋功率開關;先導通該第一上橋功率開關,再導通該第二上橋功率開關; 回到判斷該功率開關驅動級是否發出訊號以導通該下橋功率開關之步驟。 A method for preventing conduction of a parasitic element is applied to a voltage conversion circuit for preventing conduction of a parasitic element of a power switch, the method comprising the steps of: determining whether a power switch driver stage emits a signal to turn on a bridge power switch, and if so, Then proceed to the next step; first turn off a second upper bridge power switch, then turn off a first upper bridge power switch; first turn on a first lower bridge power switch, and then turn on a second lower bridge power switch; determine the power switch Whether the driver stage sends a signal to turn on an upper bridge power switch, and if so, proceeds to the next step; first turns off the second lower bridge power switch, and then turns off the first lower bridge power switch; first turns on the first upper bridge power switch And then turning on the second upper bridge power switch; Returning to the step of determining whether the power switch driver stage signals to turn on the lower bridge power switch. 如請求項第13項所述之方法,更包含下列步驟:在進行先關閉該第二上橋功率開關,再關閉該第一上橋功率開關之步驟後,先進行判斷該下橋功率開關之通道之一端電壓是否低於一電壓閥值之步驟,若是,再進行先導通該第一下橋功率開關,再導通該第二下橋功率開關之步驟。 The method of claim 13, further comprising the steps of: first performing the step of turning off the second upper bridge power switch, and then turning off the first upper bridge power switch, first determining the lower bridge power switch Whether the voltage at one of the channels is lower than a voltage threshold, and if so, the step of first conducting the first lower bridge power switch and then conducting the second lower bridge power switch. 如請求項第13項所述之方法,更包含下列步驟:在進行先關閉該第二下橋功率開關,再關閉該第一下橋功率開關之步驟後,先進行判斷該上橋功率開關之通道之一端電壓是否高於一電壓閥值之步驟,若是,再進行先導通該第一上橋功率開關,再導通該第二上橋功率開關之步驟。 The method of claim 13, further comprising the steps of: determining the power switch of the upper bridge after performing the step of first turning off the power switch of the second lower bridge and then turning off the power switch of the first lower bridge; Whether the voltage at one end of the channel is higher than a voltage threshold, and if so, the step of first conducting the first upper bridge power switch and then conducting the second upper bridge power switch.
TW102110332A 2013-03-22 2013-03-22 Apparatus and method for avoiding conduction of parasitic devices TWI504119B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW102110332A TWI504119B (en) 2013-03-22 2013-03-22 Apparatus and method for avoiding conduction of parasitic devices

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW102110332A TWI504119B (en) 2013-03-22 2013-03-22 Apparatus and method for avoiding conduction of parasitic devices

Publications (2)

Publication Number Publication Date
TW201438390A TW201438390A (en) 2014-10-01
TWI504119B true TWI504119B (en) 2015-10-11

Family

ID=52113521

Family Applications (1)

Application Number Title Priority Date Filing Date
TW102110332A TWI504119B (en) 2013-03-22 2013-03-22 Apparatus and method for avoiding conduction of parasitic devices

Country Status (1)

Country Link
TW (1) TWI504119B (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104660042A (en) * 2014-12-19 2015-05-27 立锜科技股份有限公司 Switching circuit for voltage conversion

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6741099B1 (en) * 2003-01-31 2004-05-25 Power-One Limited Transistor driver circuit
TW200532926A (en) * 2004-03-25 2005-10-01 Richtek Techohnology Corp Apparatus for driving depletion type junction field effect transistor

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6741099B1 (en) * 2003-01-31 2004-05-25 Power-One Limited Transistor driver circuit
TW200532926A (en) * 2004-03-25 2005-10-01 Richtek Techohnology Corp Apparatus for driving depletion type junction field effect transistor

Also Published As

Publication number Publication date
TW201438390A (en) 2014-10-01

Similar Documents

Publication Publication Date Title
EP3149852B1 (en) Cascode switching circuit
US10063224B2 (en) Driver circuit and semiconductor module having same
JP6392347B2 (en) Switching circuit and power supply circuit having the same
CN107615664B (en) Power transistor driving device
US20120268091A1 (en) Switching circuit device and power supply device having same
WO2010134276A1 (en) Gate driving circuit
US9362827B2 (en) Soft-switching bi-directional power converter and method of operating the same
JP6255766B2 (en) Gate drive circuit
US7508175B2 (en) System and method for reducing body diode conduction
WO2011118321A1 (en) Semiconductor device
US10110216B1 (en) Over voltage protection of a transistor device
Ma Driving GaN power transistors
US8513930B2 (en) Active power switch topology for switching regulators
US11011971B2 (en) Rectifying circuit and power supply device
US9595947B2 (en) Driver device for transistors, and corresponding integrated circuit
US9007793B2 (en) Synchronous rectifier driver circuit rectifier
JP7047898B2 (en) Switching device and control method of switching device
TWI465016B (en) Boostrap circuit and method for controlling the same
TWI496403B (en) Voltage converter controller and voltage converter circuit
KR20130037172A (en) Semiconductor device
TWI504119B (en) Apparatus and method for avoiding conduction of parasitic devices
KR102026929B1 (en) Gate driving circuit for power switch
JP4830829B2 (en) Insulated gate transistor drive circuit
CN112054791B (en) Hybrid driving circuit
WO2016192799A1 (en) Parallel-coupled switching devices and switch-mode power converter