TWI425623B - Nonvolatile resistance memory device - Google Patents
Nonvolatile resistance memory device Download PDFInfo
- Publication number
- TWI425623B TWI425623B TW097126633A TW97126633A TWI425623B TW I425623 B TWI425623 B TW I425623B TW 097126633 A TW097126633 A TW 097126633A TW 97126633 A TW97126633 A TW 97126633A TW I425623 B TWI425623 B TW I425623B
- Authority
- TW
- Taiwan
- Prior art keywords
- oxide layer
- oxide
- layer
- preferred
- present
- Prior art date
Links
Landscapes
- Semiconductor Memories (AREA)
Description
本發明是有關於一種非揮發性記憶體(nonvolatile memory,簡稱NVM),特別是指一種非揮發性電阻式記憶體(RRAM)。The present invention relates to a nonvolatile memory (NVM), and more particularly to a non-volatile resistive memory (RRAM).
近年來,移動式個人電子設備逐漸流行化,智慧型手機、數位相機、筆記型電腦與消費型電子產品等的大量使用,亦使得具備有低耗能及長時間記憶能力的記憶體之需求量提高;因此,非揮發性記憶體的使用量將大幅成長。非揮發性記憶體是記憶體中的一類,其最主要的特色是當外加電源關閉後,其記憶體中的資訊儲存內容並不會因此而消失,可以如同硬碟一般,當成資訊儲存元件來使用。In recent years, mobile personal electronic devices have become increasingly popular, and the use of smart phones, digital cameras, notebook computers, and consumer electronics has also led to the demand for memory with low energy consumption and long memory. Increase; therefore, the use of non-volatile memory will grow substantially. Non-volatile memory is a type of memory. Its main feature is that when the external power is turned off, the information stored in the memory will not disappear. It can be used as a storage device as a hard disk. use.
電阻式記憶體的記憶元件,基本上是由一個可經由電脈衝施加改變電阻之電阻器及一個電晶體(1R1T)所組成。此電阻器的結構主要為上電極/絕緣層/下電極,目前具有此可變電阻特性之絕緣層所使用的材料可見有,呈鈣鈦礦結構的氧化物(perovskite oxides)及過渡金屬氧化物(transition metal oxides)等。透過對具有可變電阻特性之絕緣層施加脈衝偏壓訊號後所產生之立即性的電阻值改變[即,所謂的電阻轉換效應(resistive switching effect)],來達到寫入(write;set)或拭除(erase;reset)的功能。讀取資料時,則是給予一小偏壓來讀取其電流值,而相對的高低阻態則可當作記憶訊號的來源。因此,當抹除之高電阻狀態(HRS)對寫入之 低電阻狀態(LRS)的比值越高時,便表示記憶體的辨識度越高。The memory element of the resistive memory is basically composed of a resistor that can change the resistance via an electrical pulse and a transistor (1R1T). The structure of the resistor is mainly the upper electrode/insulating layer/lower electrode. The materials used for the insulating layer having the variable resistance characteristic can be seen as perovskite oxides and transition metal oxides. (transition metal oxides) and the like. Write (set) or write by applying an immediate resistance value change (ie, a so-called resistive switching effect) generated by applying a pulse bias signal to an insulating layer having a variable resistance characteristic Erase (erase; reset) function. When reading data, it is given a small bias to read its current value, while the relative high and low resistance states can be used as a source of memory signals. Therefore, when erasing the high resistance state (HRS) is written to The higher the ratio of the low resistance state (LRS), the higher the memory identification.
在呈鈣鈦礦結構的氧化物之RRAM當中,絕緣層可見有使用鐠鈣錳氧(PrCaMnO3 ,簡稱PCMO)鑭鈣錳氧(LaCaMnO3 ),或鉻摻雜鋯酸鍶(Cr doped SrZrO3 ),而上、下電極則可見有使用Pt,或釔鋇銅氧(YBa2 Cu3 O7-x ,簡稱YBCO)。雖然此種呈鈣鈦礦結構之氧化物的RRAM具備有永久性記憶讀寫的功能;然而,鈣鈦礦氧化物屬多元氧化物,不僅需仰賴高溫製程,此外,與二元氧化物(binary oxides)相比較之下,多元氧化物成分組成亦較難以精確控制,並且不易在CMOS製程中被引入。Among the RRAMs of perovskite-structured oxides, erbium-manganese-oxygen (PrCaMnO 3 , PCMO for short) calcium-manganese oxide (LaCaMnO 3 ) or chromium-doped lanthanum zirconate (Cr doped SrZrO 3 ) can be found in the insulating layer. ), while the upper and lower electrodes are found to use Pt, or yttrium copper oxide (YBa 2 Cu 3 O 7-x , abbreviated as YBCO). Although such an RRAM having an oxide of a perovskite structure has a permanent memory reading and writing function; however, a perovskite oxide is a multi-oxide, which depends not only on a high-temperature process but also on a binary oxide (binary Oxides) In contrast, the composition of the multi-element oxide is also difficult to precisely control and is not easily introduced in the CMOS process.
在過渡金屬氧化物之RRAM當中,絕緣層可見有使用NiOx 、CuO、ZrO2 、TiO2 、HfO2 等二元氧化物。目前應用最常見者多以NiOx 與CuO為主,而上、下電極則是使用Pt。雖然此等二元氧化物所構成的RRAM較多元氧化物所構成者容易控制;然而,二元氧化物所構成之RRAM,如一般傳統的Pt/TiO2 /Pt結構,其開啟電場(forming field)與轉換電壓[(switching voltage),即,寫入電壓與抹除電壓],分別高達2~3 MV/cm與4~5 V;此外,高低電阻狀態分布較散亂,轉換電流亦高。因此,不僅耗損高、轉換電壓穩定性不佳,而且辨識度仍有待改進。Among the RRAMs of the transition metal oxide, binary oxides such as NiO x , CuO, ZrO 2 , TiO 2 , and HfO 2 may be used as the insulating layer. At present, the most common applications are NiO x and CuO, while the upper and lower electrodes use Pt. Although the RRAM composed of these binary oxides is easier to control than the constituents of the multi-element oxide; however, the RRAM composed of the binary oxide, such as the conventional Pt/TiO 2 /Pt structure, has an open field (forming field) ) and the switching voltage [(switching voltage), that is, the write voltage and the erase voltage] are as high as 2~3 MV/cm and 4~5 V respectively; in addition, the distribution of the high and low resistance states is scattered and the switching current is also high. Therefore, not only is the loss high, the conversion voltage is not stable, and the degree of recognition still needs to be improved.
經上述說明可知,追求低耗損、高穩定性的轉換電壓與優異的辨識度,是非揮發性電阻式記憶體相關領域者所待克服的難題。According to the above description, the pursuit of low-loss, high-stability conversion voltage and excellent recognition is a problem to be overcome in the field of non-volatile resistive memory.
RRAM相關領域者皆知,燈絲理論(filamentary model)為目前RRAM之工作機制的理論之一。燈絲理論主要是被認為在氧化物層內具有某些可導電的細絲(filament)。RRAM所套用的燈絲理論之工作機制,是簡單地說明於下。As is known in the RRAM-related field, the filamentary theory is one of the theories of the current working mechanism of RRAM. Filament theory is primarily believed to have some electrically conductive filaments within the oxide layer. The working mechanism of the filament theory applied by RRAM is briefly explained below.
當氧化物被施予一外加電場時,將使得電流量因其內部部分導電物質移動、聚集並連接導通而瞬間地激增,其電阻態亦將因導電絲的傳導而形成低電阻態(LRS;set)。另,在低阻態時提供外加電場,大量電流傳輸通過導電絲亦隨之產生大量的熱能,將使得導電絲因過熱而斷裂;因此,電阻態因電流量的驟降而又變回高電阻態(HRS;reset)。此電阻轉換又分為兩類,一為單極型(unipolar),即高電阻態轉換是由相同極性但不同大小電壓所驅動;另一為雙極型(bipolar),其高低電阻態的轉換是由不同極性電壓所驅動 導電絲的形成主要是仰賴電流驅動離子(如,氧化物內的陰離子或金屬陽離子)的移動。在一般隨機分佈的晶粒或非晶質結構情況下,此種離子移動的路徑是散亂分佈,使得導電絲路徑之生成是呈樹枝狀。在每次實施寫入/抹除電壓時所產生的導電絲路徑並非一致;因此,轉換偏壓的穩定性不佳。When the oxide is applied to an applied electric field, the amount of current will be instantaneously increased due to the movement, aggregation and connection of the conductive material inside the portion, and the resistance state will also form a low resistance state (LRS due to conduction of the conductive wire; Set). In addition, an external electric field is provided in a low resistance state, and a large amount of current is transmitted through the conductive wire, which also generates a large amount of thermal energy, which causes the conductive wire to be broken due to overheating; therefore, the resistance state changes back to high resistance due to a sudden drop in current amount. State (HRS; reset). This resistance conversion is divided into two categories, one is unipolar, that is, the high resistance state is driven by the same polarity but different magnitudes of voltage; the other is bipolar, the conversion of high and low resistance states Is driven by voltages of different polarities The formation of conductive filaments is primarily dependent on the movement of ions (eg, anions or metal cations within the oxide) that drive current. In the case of generally randomly distributed grain or amorphous structures, the path of such ion movement is a scattered distribution, so that the formation of the conductive wire path is dendritic. The path of the conductive filaments generated each time the write/erase voltage is applied is not uniform; therefore, the stability of the switching bias is not good.
有鑑於前述因導電絲路徑呈樹枝狀散亂分布所致的轉換偏壓不穩等問題,本發明主要是使用呈柱狀晶粒 (columnar grain)結構、具特定優選結晶性,與具有可變電阻特性(variable resistance)的氧化物來作為紀錄高低電阻態的氧化物層。藉由柱狀晶粒間的平直晶界(grain boundary)來提供電流驅動離子移動時的路徑,進而形成方向性傾向一致化的導電絲路徑。In view of the above problems of unstable switching bias caused by the dendritic dispersion of the conductive wire path, the present invention mainly uses columnar crystal grains. (columnar grain) structure, with a particularly preferred crystallinity, and an oxide having variable resistance as an oxide layer for recording high and low resistance states. The path of the current-driven ion movement is provided by a straight grain boundary between the columnar crystal grains, thereby forming a conductive wire path in which the directional tendency is uniform.
因此,本發明之目的,即在提供一種非揮發性電阻式記憶體。Accordingly, it is an object of the present invention to provide a non-volatile resistive memory.
於是,本發明非揮發性電阻式記憶體,包含:一第一電極、一形成於該第一電極上方的第二電極,及一夾置於該第一、二電極之間的氧化物層。該氧化物層具有電流驅動之可變電阻特性,且沿著一實質上垂直於其層面的方向是呈柱狀晶粒結構。該氧化物層之部分柱狀晶粒是呈徑向相互並列。藉相鄰之柱狀晶粒的晶界作為該氧化物層內之離子在電流驅動時的移動路徑。Therefore, the non-volatile resistive memory of the present invention comprises: a first electrode, a second electrode formed over the first electrode, and an oxide layer sandwiched between the first and second electrodes. The oxide layer has a current-driven varistor characteristic and is in a columnar grain structure along a direction substantially perpendicular to its layer. Part of the columnar grains of the oxide layer are juxtaposed in the radial direction. The grain boundary of the adjacent columnar grains is used as a moving path of ions in the oxide layer when driven by current.
本發明之功效在於,降低非揮發性電阻式記憶體的耗損,同時提昇其轉換電壓的穩定性與辨識度。The effect of the invention is to reduce the loss of the non-volatile resistive memory while improving the stability and recognition of the switching voltage.
有關本發明之前述及其他技術內容、特點與功效,在以下配合參考圖式之兩個較佳實施例的詳細說明中,將可清楚的呈現。The above and other technical contents, features and advantages of the present invention will be apparent from the following detailed description of the preferred embodiments of the invention.
在本發明被詳細描述之前,要注意的是,在以下的說明內容中,類似的元件是以相同的編號來表示。Before the present invention is described in detail, it is noted that in the following description, similar elements are denoted by the same reference numerals.
參閱圖1,本發明非揮發性電阻式記憶體之一第一較佳 實施例,包含:一第一電極2、一形成於該第一電極2上方的第二電極3,及一夾置於該第一、二電極2、3之間的氧化物層4。該氧化物層4具有電流驅動之可變電阻特性,且沿著一實質上垂直於其層面的方向X是呈柱狀晶粒結構。該氧化物層4之柱狀晶粒是呈徑向相互並列。藉相鄰之柱狀晶粒的晶界作為該氧化物層4內之離子在電流驅動時的移動路徑。Referring to FIG. 1, a first preferred non-volatile resistive memory of the present invention is preferred. The embodiment comprises: a first electrode 2, a second electrode 3 formed above the first electrode 2, and an oxide layer 4 sandwiched between the first and second electrodes 2, 3. The oxide layer 4 has a current-driven varistor characteristic and is in a columnar grain structure along a direction X substantially perpendicular to its layer. The columnar crystal grains of the oxide layer 4 are juxtaposed to each other in the radial direction. The grain boundary of the adjacent columnar crystal grains is used as a moving path of ions in the oxide layer 4 when driven by current.
較佳地,本發明該第一較佳實施例更包含一矽基板5、一形成於該矽基板5的鈦層6,及一夾置於該鈦層6與該矽基板5之間的氧化矽層7。適用於本發明該第一較佳實施例之第一、二電極2、3是由鉑(Pt)、Ti、Ag、導電氧化物(如,RuO2 、YBCO),或氮化物(如TiN、TaN)所製成,且該第一電極2是夾置於該氧化物層4與該鈦層6之間。在本發明該第一較佳實施例中,該第二電極3是一由Pt所製成之直徑為220μm的圓形電極。Preferably, the first preferred embodiment of the present invention further comprises a substrate 5, a titanium layer 6 formed on the germanium substrate 5, and an oxidation sandwiched between the titanium layer 6 and the germanium substrate 5.矽 layer 7. The first and second electrodes 2, 3 suitable for use in the first preferred embodiment of the present invention are made of platinum (Pt), Ti, Ag, a conductive oxide (e.g., RuO 2 , YBCO), or a nitride (e.g., TiN, TaN) is formed, and the first electrode 2 is sandwiched between the oxide layer 4 and the titanium layer 6. In the first preferred embodiment of the present invention, the second electrode 3 is a circular electrode made of Pt having a diameter of 220 μm.
此處值得一提的是,本發明主要是利用相鄰柱狀晶粒間的晶界來作為電流驅動氧空缺移動時的路徑以形成導電絲,當柱狀晶粒之徑向晶粒尺寸過小時,較無法形成柱狀晶粒;相對地,過大的柱狀晶粒之徑向晶粒尺寸,在奈米級微型化的元件應用上,該氧化物層4將無法取得足夠量的柱狀晶粒,並將因傾向為單一晶粒(single grain)結構而無法提供來自平直晶界的導電絲路徑。因此,較佳地,該氧化物層4之柱狀晶粒的徑向晶粒尺寸是介於5nm~100nm之間。在本發明該第一較佳實施例中,該氧化物層4之柱 狀晶粒的徑向晶粒尺寸約25 nm。It is worth mentioning here that the present invention mainly utilizes grain boundaries between adjacent columnar grains as a path for current driving oxygen vacancies to form a conductive filament, when the radial grain size of the columnar grains is over In an hour, it is less likely to form columnar grains; in contrast, the radial grain size of excessively large columnar grains, in the application of nano-scale miniaturized elements, the oxide layer 4 will not be able to obtain a sufficient amount of columnar The grains, and will tend to provide a conductive filament path from the flat grain boundaries due to the tendency to be a single grain structure. Therefore, preferably, the radial grain size of the columnar grains of the oxide layer 4 is between 5 nm and 100 nm. In the first preferred embodiment of the present invention, the pillar of the oxide layer 4 The radial grain size of the grains is about 25 nm.
適用於本發明之氧化物層4是由氧化鋅(Zn0)或氧化鈹(BeO)之六方晶結構(HCP)的絕緣性氧化物所製成;在本發明該第一較佳實施例中,該氧化物層4是在室溫與5×103 Torr的工作壓力下,經由對一射頻磁控濺鍍系統(rf magnetron sputtering system)內的ZnO靶材(圖未示)施予40 W的輸出功率所完成。The oxide layer 4 suitable for use in the present invention is made of an insulating oxide of a hexagonal crystal structure (HCP) of zinc oxide (Zn0) or yttrium oxide (BeO); in the first preferred embodiment of the present invention, The oxide layer 4 is subjected to 40 W at a room temperature and a working pressure of 5 × 10 3 Torr via a ZnO target (not shown) in a rf magnetron sputtering system. The output power is completed.
另,當該氧化物層4的厚度不足時,則本發明之元件整體將因漏電流問題而形成短路;反之,當該氧化物層4的厚度過大時,則本發明之整體元件的耗損問題將因操作時的寫入/抹除電壓過高而相對地增加。因此,較佳地,該氧化物層4的厚度是介於5 nm~500 nm之間。In addition, when the thickness of the oxide layer 4 is insufficient, the element of the present invention as a whole will be short-circuited due to a leakage current problem; conversely, when the thickness of the oxide layer 4 is too large, the loss of the entire element of the present invention It will increase relatively because the write/erase voltage during operation is too high. Therefore, preferably, the thickness of the oxide layer 4 is between 5 nm and 500 nm.
此處值得一提的是,當該氧化物層4的厚度較薄時(例如,100 nm以下),則適合用來作為雙極型電阻式記憶體;反之,當該氧化物層4的厚度較大(例如,100 nm以上)時,則適合用來作為單極型電阻式記憶體。在本發明該第一較佳實施例中,該氧化物層4的厚度是100 nm(即,適用於單極型電阻式記憶體)。It is worth mentioning here that when the thickness of the oxide layer 4 is thin (for example, below 100 nm), it is suitable for use as a bipolar resistive memory; conversely, when the thickness of the oxide layer 4 is Larger (for example, above 100 nm), it is suitable for use as a unipolar resistive memory. In the first preferred embodiment of the invention, the thickness of the oxide layer 4 is 100 nm (i.e., suitable for unipolar resistive memory).
參閱圖2,由本發明該第一較佳實施例之掃描式電子顯微鏡(scanning electron microscope,簡稱SEM)形貌截面圖顯示可知,該氧化物層(即,ZnO)4是呈柱狀晶粒結構。Referring to FIG. 2, a scanning electron microscope (SEM) topographical cross-sectional view of the first preferred embodiment of the present invention shows that the oxide layer (ie, ZnO) 4 has a columnar grain structure. .
參閱圖3,由本發明該第一較佳實施例之X射線繞射能譜圖(X-ray diffraction spectrogram,簡稱XRD)顯示可知,該第一較佳實施例之ZnO是具有(002)[即,C軸優選取向 (orientation)]之六方晶相結構,其柱狀晶粒的成長方向是沿著C軸指向成長。Referring to FIG. 3, the X-ray diffraction spectrogram (XRD) of the first preferred embodiment of the present invention shows that the ZnO of the first preferred embodiment has (002) [ie, , C axis preferred orientation (Orientation)] The hexagonal crystal phase structure in which the growth direction of the columnar crystal grains is directed to grow along the C axis.
參閱圖4,由本發明該第一較佳實施例之ZnO的X射線光電子能譜圖(X-ray photoelectron spectrogram,簡稱XPS)顯示可知,Zn 2p 1/ 2 訊號峰與Zn 2p 3/2 訊號峰的鍵能(binding energy)是分別位於1045.3 eV與1022.3 eV,其兩者間的鍵能差約23.0 eV,相當於鋅的全氧化態(即,Zn2+ )。因此,本發明該第一較佳實施例之ZnO是呈氧化態的絕緣薄膜,可避免該第一較佳實施例之整體元件因部分金屬態的鋅而導電,並致使元件因短路而無法使用。Referring to FIG. 4, the X-ray photoelectron spectrogram (XPS) of the ZnO of the first preferred embodiment of the present invention shows that the Zn 2 p 1 / 2 signal peak and the Zn 2 p 3/2 The binding energy of the signal peaks is at 1045.3 eV and 1022.3 eV, respectively, and the bond energy difference between them is about 23.0 eV, which is equivalent to the total oxidation state of zinc (ie, Zn 2+ ). Therefore, the ZnO of the first preferred embodiment of the present invention is an insulating film in an oxidized state, which can prevent the integral component of the first preferred embodiment from being electrically conductive due to part of the metallic zinc, and the component cannot be used due to a short circuit. .
參閱圖5,由本發明該第一較佳實施例之電流對電壓(I-V)曲線圖顯示可知,在限制電流(current compliance)為30 mA的操作條件下,本發明該第一較佳實施例之開啟電壓及對應的開啟電場分別僅約3 V與0.3 MV/cm;而寫入電壓(即,write或set)與抹除電壓(即,erase或reset)分別約為2 V與小於1 V。與先前技術所提之傳統Pt/TiO2 /Pt結構的開啟電場(2~3 MV/cm)相比較下,本發明該第一較佳實施例之開啟電場相對減少許多。Referring to FIG. 5, the current versus voltage (I-V) graph of the first preferred embodiment of the present invention shows that the first preferred embodiment of the present invention is under operating conditions with a current compliance of 30 mA. For example, the turn-on voltage and the corresponding turn-on electric field are only about 3 V and 0.3 MV/cm, respectively; and the write voltage (ie, write or set) and the erase voltage (ie, erase or reset) are about 2 V and less than 1 respectively. V. The on-state electric field of the first preferred embodiment of the present invention is relatively much reduced compared to the open electric field (2 to 3 MV/cm) of the conventional Pt/TiO 2 /Pt structure proposed in the prior art.
參閱圖6,由本發明該第一較佳實施例之單軸向的I-V曲線與電阻對反轉次數曲線圖顯示可知,寫入電壓與抹除電壓分別集中於1.25 V~2.35 V之間與0.60~0.75 V之間,且轉換電壓小於2.0 V。顯示出本發明該第一較佳實施例因呈柱狀晶粒結構的ZnO而有效地提供了氧空缺在移動時的均勻路徑;因此,操作(寫入/抹除)電壓穩定。此外,與 先前技術所提之傳統Pt/TiO2 /Pt結構的轉換電壓(5 V)相比較之下,本發明該第一較佳實施例之整體元件耗損較低。另,雖然本發明該第一較佳實施例於起始階段的高電阻態(HRS)是呈現抖動的趨勢;然而,於第50次反轉後的高電阻態則是已趨於穩定,且,該第一較佳實施例在抹除的高電阻態(HRS)對寫入的低電阻態(LRS)之比值已達3~4個數量級,亦顯示出整體元件於辨識度上的優異表現。Referring to FIG. 6, the uniaxial I-V curve and the resistance versus inversion number of the first preferred embodiment of the present invention show that the write voltage and the erase voltage are respectively concentrated between 1.25 V and 2.35 V. Between 0.60 and 0.75 V, and the conversion voltage is less than 2.0 V. It is shown that the first preferred embodiment of the present invention effectively provides a uniform path of oxygen vacancies during movement due to ZnO having a columnar grain structure; therefore, the operation (write/erase) voltage is stabilized. Furthermore, the overall component of the first preferred embodiment of the present invention consumes less power than the switching voltage (5 V) of the conventional Pt/TiO 2 /Pt structure proposed in the prior art. In addition, although the high resistance state (HRS) of the first preferred embodiment of the present invention exhibits a tendency to shake at the initial stage; however, the high resistance state after the 50th inversion is stable, and In the first preferred embodiment, the ratio of the high resistance state (HRS) to the written low resistance state (LRS) of the erased has reached 3-4 orders of magnitude, and the excellent performance of the overall component is also demonstrated. .
再參圖1,本發明非揮發性電阻式記憶體之一第二較佳實施例大致上是相同於該第一較佳實施例。其不同處是在於,該氧化物層4的厚度約25 nm(即,適用於雙極型電阻式記憶體)。Referring again to Figure 1, a second preferred embodiment of the non-volatile resistive memory of the present invention is substantially identical to the first preferred embodiment. The difference is that the oxide layer 4 has a thickness of about 25 nm (i.e., is suitable for a bipolar resistive memory).
參閱圖7,由本發明該第二較佳實施例之穿透式電子顯微鏡(transmission electron microscope,簡稱TEM)形貌截面圖顯示可知,本發明該第二較佳實施例之氧化物層(即,ZnO)4的厚度約25 nm,且呈柱狀晶粒結構。Referring to FIG. 7, a cross-sectional view of a transmission electron microscope (TEM) of the second preferred embodiment of the present invention shows that the oxide layer of the second preferred embodiment of the present invention (ie, ZnO) 4 has a thickness of about 25 nm and has a columnar grain structure.
參閱圖8,由本發明該第二較佳實施例之雙軸向的I-V曲線與電壓對反轉次數曲線圖顯示可知,寫入電壓與抹除電壓分別集中於0.6 V~0.8 V之間與-0.4 V~-0.8 V之間,且轉換電壓小於1.0 V。此外,與先前技術所提之傳統Pt/TiO2 /Pt結構的轉換電壓(5 V)相比較之下,本發明該第二較佳實施例之整體元件耗損較低。顯示出本發明該第二較佳實施例因呈柱狀晶粒結構的ZnO而有效地提供了氧空缺在移動時的均勻路徑;因此,操作(寫入/抹除)電壓穩定。Referring to FIG. 8, the biaxial I-V curve and the voltage versus inversion number of the second preferred embodiment of the present invention show that the write voltage and the erase voltage are respectively concentrated between 0.6 V and 0.8 V. Between -0.4 V and -0.8 V, and the conversion voltage is less than 1.0 V. Furthermore, the overall component of the second preferred embodiment of the present invention consumes less power than the switching voltage (5 V) of the conventional Pt/TiO 2 /Pt structure proposed in the prior art. It is shown that the second preferred embodiment of the present invention effectively provides a uniform path of oxygen vacancies during movement due to the columnar grain structure of ZnO; therefore, the operation (write/erase) voltage is stabilized.
綜上所述,本發明非揮發性電阻式記憶體,不僅耗損 低,亦具備有操作電壓穩定度高與優異的辨識度等特點,確實達到本發明之目的。In summary, the non-volatile resistive memory of the present invention not only consumes Low, it also has the characteristics of high operating voltage stability and excellent recognition, and indeed achieves the purpose of the present invention.
惟以上所述者,僅為本發明之較佳實施例而已,當不能以此限定本發明實施之範圍,即大凡依本發明申請專利範圍及發明說明內容所作之簡單的等效變化與修飾,皆仍屬本發明專利涵蓋之範圍內。The above is only the preferred embodiment of the present invention, and the scope of the invention is not limited thereto, that is, the simple equivalent changes and modifications made by the scope of the invention and the description of the invention are All remain within the scope of the invention patent.
2‧‧‧第一電極2‧‧‧First electrode
3‧‧‧第二電極3‧‧‧second electrode
4‧‧‧氧化物層4‧‧‧Oxide layer
5‧‧‧矽基板5‧‧‧矽 substrate
6‧‧‧鈦層6‧‧‧Titanium layer
7‧‧‧氧化矽層7‧‧‧Oxide layer
X‧‧‧方向X‧‧‧ direction
圖1是一正視示意圖,說明本發明非揮發性電阻式記憶體的一第一較佳實施例;圖2是一SEM形貌圖,說明本發明該第一較佳實施例之橫截面形貌;圖3是一XRD分析數據,說明本發明該第一較佳實施例之一氧化物層(ZnO)的晶體結構;圖4是一XPS能譜圖,說明本發明該第一較佳實施例之ZnO的氧化態;圖5是一I-V曲線圖,說明本發明該第一較佳實施例之開啟電壓、寫入電壓與抹除電壓的狀態;圖6是一I-V曲線與電阻對反轉次數曲線圖,說明本發明該第一較佳實施例之操作穩定性與辨識度;圖7是一TEM形貌圖,說明本發明該第二較佳實施例之橫截面形貌;及圖8是一I-V曲線與電壓對反轉次數曲線圖,說明本發明該第二較佳實施例之操作穩定性與辨識度。1 is a front elevational view showing a first preferred embodiment of the non-volatile resistive memory of the present invention; and FIG. 2 is a SEM topographical view showing the cross-sectional morphology of the first preferred embodiment of the present invention. Figure 3 is an XRD analysis data illustrating the crystal structure of an oxide layer (ZnO) of the first preferred embodiment of the present invention; and Figure 4 is an XPS energy spectrum illustrating the first preferred embodiment of the present invention. FIG. 5 is an I-V graph illustrating the state of the turn-on voltage, the write voltage, and the erase voltage of the first preferred embodiment of the present invention; FIG. 6 is an I-V curve and resistor. For the inverse number of times graph, the operational stability and the identification of the first preferred embodiment of the present invention are illustrated; FIG. 7 is a TEM topographical view illustrating the cross-sectional topography of the second preferred embodiment of the present invention; FIG. 8 is a graph of I-V curve and voltage pair reversal times, illustrating operational stability and recognition of the second preferred embodiment of the present invention.
2‧‧‧第一電極2‧‧‧First electrode
3‧‧‧第二電極3‧‧‧second electrode
4‧‧‧氧化物層4‧‧‧Oxide layer
5‧‧‧矽基板5‧‧‧矽 substrate
6‧‧‧鈦層6‧‧‧Titanium layer
7‧‧‧氧化矽層7‧‧‧Oxide layer
X‧‧‧方向X‧‧‧ direction
Claims (5)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW097126633A TWI425623B (en) | 2008-07-14 | 2008-07-14 | Nonvolatile resistance memory device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW097126633A TWI425623B (en) | 2008-07-14 | 2008-07-14 | Nonvolatile resistance memory device |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201003899A TW201003899A (en) | 2010-01-16 |
TWI425623B true TWI425623B (en) | 2014-02-01 |
Family
ID=44825717
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW097126633A TWI425623B (en) | 2008-07-14 | 2008-07-14 | Nonvolatile resistance memory device |
Country Status (1)
Country | Link |
---|---|
TW (1) | TWI425623B (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI513074B (en) | 2013-01-08 | 2015-12-11 | Nat Univ Tsing Hua | Resistive random access memory |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2005223234A (en) * | 2004-02-09 | 2005-08-18 | Renesas Technology Corp | Semiconductor memory apparatus and method of manufacturing the same |
TW200729455A (en) * | 2005-11-23 | 2007-08-01 | Sandisk 3D Llc | Memory cell comprising nickel-cobalt oxide switching element |
TW200805629A (en) * | 2006-03-31 | 2008-01-16 | Sandisk 3D Llc | Nonvolatile memory cell comprising a resistivity-switching oxide or nitride and an antifuse |
-
2008
- 2008-07-14 TW TW097126633A patent/TWI425623B/en not_active IP Right Cessation
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2005223234A (en) * | 2004-02-09 | 2005-08-18 | Renesas Technology Corp | Semiconductor memory apparatus and method of manufacturing the same |
TW200729455A (en) * | 2005-11-23 | 2007-08-01 | Sandisk 3D Llc | Memory cell comprising nickel-cobalt oxide switching element |
TW200805629A (en) * | 2006-03-31 | 2008-01-16 | Sandisk 3D Llc | Nonvolatile memory cell comprising a resistivity-switching oxide or nitride and an antifuse |
Non-Patent Citations (1)
Title |
---|
J. C. Scott, L. D. Bozano, "Nonvolatile Memory Elements Based on Organic Materials",Advanced Materials, Volume 19, Issue 11, June, 2007^&rn^^&rn^ * |
Also Published As
Publication number | Publication date |
---|---|
TW201003899A (en) | 2010-01-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
Panda et al. | Perovskite oxides as resistive switching memories: a review | |
JP5154138B2 (en) | Variable resistance random access memory device with n + interface layer | |
KR100790882B1 (en) | Non-volatile memory device comprising variable resistance material | |
JP4698630B2 (en) | Variable resistance memory device having buffer layer formed on lower electrode | |
JP4607257B2 (en) | Nonvolatile memory element and nonvolatile memory device | |
US9208869B2 (en) | Resistive RAM, method for fabricating the same, and method for driving the same | |
US8724369B2 (en) | Composition of memory cell with resistance-switching layers | |
TWI284320B (en) | Driving method of variable resistance element and memory device | |
Baek et al. | Highly scalable nonvolatile resistive memory using simple binary oxide driven by asymmetric unipolar voltage pulses | |
JP4938489B2 (en) | Nonvolatile memory device including amorphous alloy oxide layer | |
TWI402980B (en) | Resistive memory structure with buffer layer | |
JP5438707B2 (en) | Variable resistance element, method of manufacturing the same, and nonvolatile semiconductor memory device including the variable resistance element | |
EP1914806A1 (en) | Variable resistor element and production method therefor and storage device provided with it | |
US8675393B2 (en) | Method for driving non-volatile memory element, and non-volatile memory device | |
JP2013157469A (en) | Variable resistive element, and nonvolatile semiconductor storage device | |
JP2013534723A (en) | Composition of memory cell with resistive switching layer | |
JP4308884B2 (en) | Resistance change memory device and nonvolatile switching device | |
US20130126818A1 (en) | Resistive random access memory (rram) using stacked dielectrics and method for manufacturing the same | |
JP2007533118A (en) | Memory device having variable resistance | |
CN101159309A (en) | Method for implementing low power consumption resistance memory | |
US20140056056A1 (en) | Method for reading data from nonvolatile memory element, and nonvolatile memory device | |
JP2013004655A (en) | Nonvolatile semiconductor storage device and manufacturing method of the same | |
KR102464065B1 (en) | switching device and method of fabricating the same, and resistive random access memory having the switching device as selection device | |
JPWO2007007606A1 (en) | Variable resistance element | |
TWI425623B (en) | Nonvolatile resistance memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |