TWI419630B - Embedded printed circuit board and method of manufacturing the same - Google Patents
Embedded printed circuit board and method of manufacturing the same Download PDFInfo
- Publication number
- TWI419630B TWI419630B TW100104847A TW100104847A TWI419630B TW I419630 B TWI419630 B TW I419630B TW 100104847 A TW100104847 A TW 100104847A TW 100104847 A TW100104847 A TW 100104847A TW I419630 B TWI419630 B TW I419630B
- Authority
- TW
- Taiwan
- Prior art keywords
- circuit pattern
- layer
- wafer
- forming
- electronic device
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/185—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
- H05K1/188—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit manufactured by mounting on or attaching to a structure having a conductive layer, e.g. a metal foil, such that the terminals of the component are connected to or adjacent to the conductive layer before embedding, and by using the conductive layer, which is patterned after embedding, at least partially for connecting the component
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19105—Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10636—Leadless chip, e.g. chip capacitor or resistor
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10674—Flip chip
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/108—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by semi-additive methods; masks therefor
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4602—Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Description
本發明主張關於2010年2月12日所申請的南韓專利案號10-2010-0013439的優先權,並在此以引用的方式併入本文中,以作為參考。The present invention claims priority to the Korean Patent Application No. 10-2010-0013439, filed on Feb. 12, 2010, which is hereby incorporated by reference.
本發明係有關於一種嵌入式印刷電路板之製造方法及藉由該製造方法獲得一嵌入式印刷電路板結構,特別是有關於一種技術,其能夠形成一電子裝置晶片與一印刷電路板之間的有效電性連接結構,並可廣泛地被應用。The present invention relates to a method of fabricating an embedded printed circuit board and obtaining an embedded printed circuit board structure by the manufacturing method, and more particularly to a technique capable of forming an electronic device wafer and a printed circuit board. The effective electrical connection structure can be widely applied.
隨著半導體及電子裝置之發展,印刷電路板變成一種重要電子元件,並廣泛地被應用作為構成電氣及電子裝置之電路元件,範圍涵蓋各種電氣及電子產品,例如無線電、電視、電腦之程式計算記憶體、以及高科技電子設備。最近在電氣及電子裝置有值得注意的進展,需要一高品質印刷電路板,因此印刷電路板之電路密度快速增大。就嵌入式印刷電路板而言,藉由使用乾膜光阻之遮罩製程及電鍍區域製程而使元件將固定有金屬,例如金(Au),以達成高品質及高電路密度。With the development of semiconductors and electronic devices, printed circuit boards have become an important electronic component and are widely used as circuit components constituting electrical and electronic devices, covering a wide range of electrical and electronic products, such as radio, television, and computer computing. Memory, and high-tech electronics. Recent advances in electrical and electronic devices have required a high quality printed circuit board, so the circuit density of printed circuit boards is rapidly increasing. In the case of an embedded printed circuit board, the component will be fixed with a metal such as gold (Au) by using a dry film photoresist mask process and a plating area process to achieve high quality and high circuit density.
嵌入式印刷電路板技術之最重要部分為其嵌入元件是否妥善處理高輸入/輸出數目。這可表示成微間距(fine pitch)等級。製造嵌入式印刷電路板之大部分技術使用微圖案電路技術,例如使用通孔/銲墊(via/land)、金屬凸塊/銲墊(bump/land)或銲料/墊(solder/pad)結構之接合製程,用以將一電子裝置晶片連接至一電路。The most important part of embedded printed circuit board technology is whether its embedded components handle high input/output numbers properly. This can be expressed as a fine pitch grade. Most of the technology for manufacturing embedded printed circuit boards uses micropatterned circuit technology, such as via/land, bump/land or solder/pad structures. A bonding process for connecting an electronic device wafer to a circuit.
圖1顯示在嵌入式印刷電路板之習知製造方法中,藉由使用銲料/墊(solder/pad)結構,將一電子裝置晶片5固定於一電路板。1 shows a conventional method of manufacturing an embedded printed circuit board in which an electronic device wafer 5 is attached to a circuit board by using a solder/pad structure.
參考圖1,為了將一電子裝置晶片5固定於一內部電路板,該內部電路板是由一絕緣層1、外部金屬層2、2’、一電路圖案3所構成。一銲球7形成於一銲球墊6上,並間接地連接於電路圖案3之一部分。然後,一絕緣層8形成於包含有電子裝置晶片5之電路板上,並將該電路板翻轉。接下來,一外部電路圖案10被形成,或一鍍通孔11被形成,且電鍍被進行,已完成電路。Referring to Fig. 1, in order to fix an electronic device wafer 5 to an internal circuit board, the internal circuit board is composed of an insulating layer 1, an outer metal layer 2, 2', and a circuit pattern 3. A solder ball 7 is formed on a solder ball pad 6 and is indirectly connected to a portion of the circuit pattern 3. Then, an insulating layer 8 is formed on the circuit board including the electronic device wafer 5, and the circuit board is turned over. Next, an external circuit pattern 10 is formed, or a plated through hole 11 is formed, and plating is performed, and the circuit is completed.
然而,當使用通孔/銲墊(via/land)、金屬凸塊/銲墊(bump/land)或銲料/墊(solder/pad)結構將一嵌入式元件連接至印刷電路板時,嵌入式元件之電極間距減少將會造成限制。大部分元件電極之實際間距為200 μm,勉強可減少為130 μm。因此,就大量製造而言,一主動裝置需要具有重佈層(re-distributed layer)結構之晶圓級封裝件,而重佈層可連接於一印刷電路板及一晶片,且一被動層需要大於200 μm之電極間距,以獲得可靠連接。However, when using an via/land, bump/land or solder/pad structure to connect an embedded component to a printed circuit board, it is embedded A reduction in the electrode spacing of the components will cause a limitation. The actual spacing of most of the component electrodes is 200 μm, and the bareness can be reduced to 130 μm. Therefore, in terms of mass manufacturing, an active device requires a wafer-level package having a re-distributed layer structure, and the redistribution layer can be connected to a printed circuit board and a wafer, and a passive layer is required. Electrode spacing greater than 200 μm for a reliable connection.
本發明提供一種嵌入式印刷電路板之製造方法及一嵌入式印刷電路板結構,其中嵌入式元件直接連接印刷電路板,而沒有使用額外結構,例如通孔/銲墊(via/land)、金屬凸塊/銲墊(bump/land)、銲料/墊(solder/pad)或導電性膏/墊(paste/pad),而可達成微細間距之輸入輸出連接,確保電子元件之便利舒適,並達成印刷電路板之設計自由度最大化。The invention provides a method for manufacturing an embedded printed circuit board and an embedded printed circuit board structure, wherein the embedded component is directly connected to the printed circuit board without using additional structures, such as via/land, metal Bump/land, solder/pad or paste/pad, which achieve fine-pitch input and output connections, ensuring the convenience and comfort of electronic components The freedom of design of printed circuit boards is maximized.
根據本發明之目的,本發明提供一種嵌入式印刷電路板之製造方法,包含第一步驟:形成一內部電路圖案,其裸露出嵌入於一絕緣層內之一電子裝置晶片的一晶片接點;第二步驟:形成一第一電路圖案,其直接連接於晶片接點及內部電路圖案。According to an aspect of the present invention, a method for manufacturing an embedded printed circuit board includes the first step of forming an internal circuit pattern that exposes a wafer contact embedded in an electronic device wafer in an insulating layer; The second step: forming a first circuit pattern directly connected to the wafer contacts and the internal circuit pattern.
該第一步驟包含:一步驟a1:將該內部電路圖案形成於一金屬種子層上;一步驟a2:將一電子裝置晶片固定於與該內部電路圖案互相間隔之一固定區域上;一步驟a3:形成包含有該絕緣層之一外部電路圖案層,其中該電子裝置晶片及該晶片接點嵌入該絕緣層;以及一步驟a4:將該電子裝置晶片之該晶片接點裸露在外。The first step includes: a step a1: forming the internal circuit pattern on a metal seed layer; and a step a2: fixing an electronic device wafer on a fixed area spaced from the internal circuit pattern; a step a3 Forming an external circuit pattern layer including the insulating layer, wherein the electronic device wafer and the wafer contact are embedded in the insulating layer; and a step a4: exposing the wafer contact of the electronic device wafer.
在步驟a1、a2、a3及a4中,將該金屬種子層形成於位在一載板上。亦即,該步驟a1包含:將該內部電路圖案形成於位在一載板上方之金屬種子層上,以及該步驟a4包含:移除載板,使該電子裝置晶片之該晶片接點裸露在外。In steps a1, a2, a3 and a4, the metal seed layer is formed on a carrier. That is, the step a1 includes: forming the internal circuit pattern on the metal seed layer above the carrier, and the step a4 includes: removing the carrier to expose the wafer contact of the electronic device chip .
該步驟a1包含:將乾膜光阻圖案形成於該金屬種子層上,然後進行電鍍。The step a1 comprises: forming a dry film photoresist pattern on the metal seed layer, followed by electroplating.
該步驟a2包含:將一主動裝置或一被動裝置接合於與該固定區域上,藉由使用一非導電膠而裸露該金屬種子層。The step a2 includes: bonding an active device or a passive device to the fixed region, and exposing the metal seed layer by using a non-conductive glue.
該步驟a3包含:將至少一第一絕緣膜與一第二絕緣膜對齊,其中該第一絕緣膜被形成而圍繞該電子裝置晶片,該第二絕緣膜覆蓋該第一絕緣膜之頂面;將一外部電路層形成於該第二絕緣膜上;以及加熱並壓合以形成該外部電路層。或者,該步驟a3包含:將至少一第一絕緣膜、一第二絕緣膜與一外部電路層對齊,其中該第一絕緣膜被形成而圍繞該電子裝置晶片,該第二絕緣膜覆蓋該第一絕緣膜之頂面,且該外部電路層包含一電路圖案,該電路圖案配置於該第一絕緣膜與第二絕緣膜之間。The step a3 includes: aligning at least one first insulating film with a second insulating film, wherein the first insulating film is formed to surround the electronic device wafer, and the second insulating film covers a top surface of the first insulating film; An external circuit layer is formed on the second insulating film; and heated and pressed to form the external circuit layer. Alternatively, the step a3 includes: aligning at least one first insulating film and a second insulating film with an external circuit layer, wherein the first insulating film is formed to surround the electronic device wafer, and the second insulating film covers the first a top surface of the insulating film, and the external circuit layer includes a circuit pattern disposed between the first insulating film and the second insulating film.
該步驟a4包含:藉由一半蝕刻製程將該載板及該金屬種子層移除。在該半蝕刻製程後,在半蝕刻面上另進行一乾蝕刻步驟。The step a4 includes removing the carrier and the metal seed layer by a half etching process. After the half etching process, a dry etching step is further performed on the half etching surface.
該第二步驟包含:形成包含有一連接區域之該第一電路圖案,其中該電子裝置晶片之該晶片接點與該內部電路圖案彼此直接連接。The second step includes: forming the first circuit pattern including a connection region, wherein the wafer contacts of the electronic device wafer and the internal circuit pattern are directly connected to each other.
該第二步驟包含:將一乾膜光阻塗佈於該內部電路圖案之頂面或底面,並將該乾膜光阻圖案化;電鍍該圖案化區域,以形成該第一電路圖案;以及將該乾膜光阻移除。或者,該第二步驟包含:將一金屬薄膜形成於該內部電路圖案之頂面或底面;藉由光微影,將該金屬薄膜圖案化,以形成該第一電路圖案;以及將該外部電路層圖案化,以形成一外部電路圖案。The second step includes: applying a dry film photoresist to the top or bottom surface of the internal circuit pattern, and patterning the dry film photoresist; plating the patterned region to form the first circuit pattern; The dry film photoresist is removed. Alternatively, the second step includes: forming a metal film on a top surface or a bottom surface of the internal circuit pattern; patterning the metal film by photolithography to form the first circuit pattern; and forming the external circuit The layers are patterned to form an external circuit pattern.
該製造方法另包含:一第三步驟:將一絕緣層及一外部電路層形成於包含有該第一電路圖案之該印刷電路板之兩側;一第四步驟:形成一通孔,其電性連接於該第一電路圖案及該內部電路圖案之至少一區域;一第五步驟:將該外部電路層圖案化,以形成一第二電路圖案;一第六步驟:將一防銲層形成於該第二電路圖案之一預定區域;以及一第七步驟:將該第二電路圖案之沒有形成該防銲層之一區域進行一表面處理。The manufacturing method further includes: a third step of: forming an insulating layer and an external circuit layer on both sides of the printed circuit board including the first circuit pattern; and a fourth step: forming a through hole, the electrical property thereof Connecting to at least one region of the first circuit pattern and the internal circuit pattern; a fifth step of: patterning the external circuit layer to form a second circuit pattern; and a sixth step: forming a solder resist layer on a predetermined area of the second circuit pattern; and a seventh step of performing a surface treatment on a region of the second circuit pattern that does not form the solder resist layer.
一種前述製造方法所製之嵌入式印刷電路板,包含:一電子裝置晶片,包含一外部晶片接點;一第一電路圖案,包含一連接區域,其直接連接於該電子裝置晶片之該晶片接點的一端;一絕緣層,該電子裝置晶片及該第一電路圖案嵌入該絕緣層內;以及一第二電路圖案,電性連接於該第一電路圖案。An embedded printed circuit board manufactured by the above manufacturing method, comprising: an electronic device chip comprising an external wafer contact; a first circuit pattern comprising a connection region directly connected to the wafer connection of the electronic device chip One end of the dot; an insulating layer, the electronic device chip and the first circuit pattern are embedded in the insulating layer; and a second circuit pattern electrically connected to the first circuit pattern.
該連接區域可由該第一電路圖案直接連接於該晶片接點以及形成於該第一電路圖案下方之一內部電路圖案所構成。The connection region may be formed by directly connecting the first circuit pattern to the wafer contact and an internal circuit pattern formed under the first circuit pattern.
該連接區域可由該第一電路圖案之一預定部分覆蓋該晶片接點之頂面或側邊的一部分所構成。The connection region may be formed by a predetermined portion of the first circuit pattern covering a top surface or a portion of a side of the wafer contact.
該第一電路圖案之頂面高度線可等於或高於該晶片接點該端之頂面高度線。The top surface height line of the first circuit pattern may be equal to or higher than the top surface height line of the end of the wafer contact.
該內部電路圖案之頂面高度線可等於或低於晶片接點該端之底面高度線。The top surface height line of the internal circuit pattern may be equal to or lower than the bottom surface height line of the end of the wafer contact.
該電子裝置晶片可為一主動裝置或一被動裝置。The electronic device chip can be an active device or a passive device.
根據本發明,嵌入式元件可直接連接印刷電路板,而沒有使用額外結構,例如通孔/銲墊(via/land)、金屬凸塊/銲墊(bump/land)、銲料/墊(solder/pad)或導電性膏/墊(paste/pad),而可達成微細間距之輸入輸出連接,確保電子元件之便利舒適,並達成印刷電路板之設計自由度最大化。According to the present invention, the embedded component can be directly connected to the printed circuit board without using additional structures such as via/land, bump/land, solder/pad (solder/ Pad) or conductive paste/pad (paste/pad), which can achieve fine pitch input and output connections, ensure the convenience and comfort of electronic components, and achieve maximum freedom of design of printed circuit boards.
現在將結合圖式部份對本發明的較佳實施方式作詳細說明。以下介紹的這些實施例被用作例子,以將它們的精神傳達至本領域之普通技術人員。因此,這些實施例以不同形狀被具體化,而並非限制於本說明書所述之這些實施例。此外,為了圖式之方便,此裝置之尺寸與厚度可以被放大。在本揭露以及這些圖式部份中所使用的相同的參考標號代表相同或同類部件。Preferred embodiments of the present invention will now be described in detail in conjunction with the drawings. The embodiments described below are used as examples to convey their spirit to those of ordinary skill in the art. Accordingly, the embodiments are embodied in different shapes and are not limited to the embodiments described herein. Moreover, the size and thickness of the device can be exaggerated for convenience of the drawings. The same reference numbers are used in the present disclosure and the drawings.
本發明提供一種嵌入式印刷電路板之製造方法,其裸露出嵌入式元件之輸入/輸出接點(terminal)至印刷電路板之外,並藉由電鍍將輸入/輸出接點直接連接於印刷電路板之電路圖案,而非使用通孔/銲墊(via/land)、金屬凸塊/銲墊(bump/land)、銲料/墊(solder/pad)或導電性膏/墊(paste/pad)及製造方法所完成之印刷電路板結構。The invention provides a method for manufacturing an embedded printed circuit board, which exposes an input/output terminal of an embedded component to a printed circuit board, and directly connects an input/output contact to the printed circuit by electroplating Board circuit pattern, instead of using via/land, bump/land, solder/pad or paste/pad And the printed circuit board structure completed by the manufacturing method.
為了達成此目標,製造方法包含第一步驟:形成一內部電路圖案,其裸露出嵌入於一絕緣層內之一電子裝置晶片的一接點;第二步驟:形成一第一電路圖案,其直接連接於接點及內部電路圖案。In order to achieve the object, the manufacturing method comprises the first step of: forming an internal circuit pattern exposing a contact embedded in an electronic device wafer in an insulating layer; and second step: forming a first circuit pattern directly Connected to contacts and internal circuit patterns.
製造方法所完成之印刷電路板包含一電子裝置晶片、一第一電路圖案、一絕緣層及一第二電路圖案,電子裝置晶片具有外部晶片接點,第一電路圖案具有一連接區,該連接區直接連接於晶片具有連接至電子裝置晶片之接點的一端,電子裝置晶片及第一電路圖案嵌入於絕緣層,且第二電路圖案電性連接於第一電路圖案。The printed circuit board completed by the manufacturing method comprises an electronic device chip, a first circuit pattern, an insulating layer and a second circuit pattern, the electronic device chip has an external wafer contact, and the first circuit pattern has a connection region, the connection The area is directly connected to the wafer having one end connected to the contact of the electronic device chip, the electronic device chip and the first circuit pattern are embedded in the insulating layer, and the second circuit pattern is electrically connected to the first circuit pattern.
根據本發明之一實施例之嵌入式印刷電路板之製造方法,現將參考圖2、3及4詳細說明如下。A method of manufacturing an embedded printed circuit board according to an embodiment of the present invention will now be described in detail with reference to Figs. 2, 3 and 4.
根據本發明之一實施例之嵌入式印刷電路板之製造方法,包含第一步驟:形成一內部電路圖案層,其裸露出嵌入於一絕緣層內之一電子裝置晶片的一接點;第二步驟:形成一第一電路圖案,其直接連接於接點及內部電路圖案層。特別地,第一步驟可形成內部電路圖案層,在此一方式下,一隔離電路圖案形成於一金屬種子層上,或電路圖案形成於位在一載板(carrier board)上方之金屬種子層上。在本發明之實施例中,金屬種子層形成於載板上。將電路圖案形成於載板上方之金屬種子層上的製程與將電路圖案形成於沒有載板之金屬種子層上的製程只需藉由載板移除步驟就可區分。A method of fabricating an embedded printed circuit board according to an embodiment of the present invention includes a first step of forming an internal circuit pattern layer exposing a contact embedded in an electronic device wafer in an insulating layer; Step: Form a first circuit pattern directly connected to the contact and the internal circuit pattern layer. In particular, the first step may form an internal circuit pattern layer, in which an isolation circuit pattern is formed on a metal seed layer, or a circuit pattern is formed on a metal seed layer above a carrier board. on. In an embodiment of the invention, a metal seed layer is formed on the carrier. The process of forming the circuit pattern on the metal seed layer above the carrier and the process of forming the circuit pattern on the metal seed layer without the carrier can be distinguished only by the carrier removal step.
參考圖2,在步驟S1中,提供一載板及形成於其上之金屬種子層,在步驟S2中,對應於一隔離電路圖案之內部電路圖案層形成於金屬種子層上,且一電子裝置晶片固定於其上。然後,在步驟S3中,一絕緣層形成於內部電路圖案層及電子裝置晶片,在步驟S4及S5中,電子裝置晶片之一連接接點(下文參考作為晶片接點)被裸露出,以及在步驟S6中,晶片接點藉由電鍍而直接連接於電路圖案。Referring to FIG. 2, in step S1, a carrier and a metal seed layer formed thereon are provided. In step S2, an internal circuit pattern layer corresponding to an isolation circuit pattern is formed on the metal seed layer, and an electronic device The wafer is attached thereto. Then, in step S3, an insulating layer is formed on the inner circuit pattern layer and the electronic device wafer, and in steps S4 and S5, one of the connection pads of the electronic device wafer (hereinafter referred to as a wafer contact) is exposed, and In step S6, the wafer contacts are directly connected to the circuit pattern by electroplating.
1. 電子裝置晶片之嵌入製程與電子裝置晶片之晶片接點的裸露製程。1. The bare process of the embedded process of the electronic device chip and the wafer contact of the electronic device chip.
前述製造方法,現將參考圖3詳細說明如下。The foregoing manufacturing method will now be described in detail with reference to FIG. 3.
在步驟S1中,一預定內部電路圖案130形成於一110上方,一金屬種子層120形成於載板110上。在此,藉由乾膜光阻塗佈於金屬種子層120上並對包含有乾膜光阻圖案之金屬種子層120進行圖案化及電鍍的方式,而形成內部電路圖案130。In step S1, a predetermined internal circuit pattern 130 is formed over a 110, and a metal seed layer 120 is formed on the carrier 110. Here, the internal circuit pattern 130 is formed by applying a dry film photoresist to the metal seed layer 120 and patterning and plating the metal seed layer 120 including the dry film photoresist pattern.
在步驟S2中,電子裝置晶片150固定於金屬種子層120之一部份上,該部分沒有形成有任何內部電路圖案130。電子裝置晶片150包含一主動裝置及一被動裝置。在圖3,一主動裝置153具有一晶片接點152,該晶片接點152形成於主動裝置153底面,一被動裝置151具有一晶片接點152,該晶片接點152圍繞被動裝置151側邊,以上敘述顯示於電子裝置晶片150。可以將非導電膠140塗佈於金屬種子層120上之方式而進行固定製程,並將電子裝置晶片150接合於非導電膠140上。In step S2, the electronic device wafer 150 is fixed to a portion of the metal seed layer 120, which is not formed with any internal circuit pattern 130. The electronic device chip 150 includes an active device and a passive device. In FIG. 3, an active device 153 has a wafer contact 152 formed on the bottom surface of the active device 153. A passive device 151 has a wafer contact 152 that surrounds the side of the passive device 151. The above description is shown on the electronic device wafer 150. The fixing process can be performed by applying the non-conductive paste 140 on the metal seed layer 120, and the electronic device wafer 150 is bonded to the non-conductive paste 140.
在步驟S3中,一絕緣層160及一外部電路層170被形成以圍繞電子裝置晶片150。絕緣層160可為多層結構所形成。特別地,至少一第一絕緣膜161被形成而圍繞電子裝置晶片150,一第二絕緣膜162覆蓋第一絕緣膜161之頂面,且第二絕緣膜162對齊第一絕緣膜161,將外部電路層170形成於第二絕緣膜162上,加熱並壓合以形成一外部電路層。在此,在步驟S31中,第一絕緣膜161及第二絕緣膜162可被堆疊。再者,第一絕緣膜161及第二絕緣膜162之任一者可由多層所構成。環氧樹脂、酚醛樹脂(phenolic resin)、膠片(prepreg)、聚醯亞胺薄膜(polyimide film)或ABF(ajinomoto build-up film)薄膜可作為第一絕緣膜161及第二絕緣膜162之材料。In step S3, an insulating layer 160 and an external circuit layer 170 are formed to surround the electronic device wafer 150. The insulating layer 160 may be formed in a multilayer structure. In particular, at least one first insulating film 161 is formed to surround the electronic device wafer 150, a second insulating film 162 covers the top surface of the first insulating film 161, and the second insulating film 162 is aligned with the first insulating film 161 to externally The circuit layer 170 is formed on the second insulating film 162, heated and pressed to form an external circuit layer. Here, in step S31, the first insulating film 161 and the second insulating film 162 may be stacked. Further, any of the first insulating film 161 and the second insulating film 162 may be composed of a plurality of layers. An epoxy resin, a phenolic resin, a prepreg, a polyimide film or an ABF (ajinomoto build-up film) film can be used as the material of the first insulating film 161 and the second insulating film 162. .
同時,在步驟S32中,至少一第一絕緣膜161之一者可形成一結構(第三絕緣膜),該結構包含多個電路圖案164及導電通孔165,該些電路圖案164分別形成於一絕緣層163之兩側,導電通孔165將該些電路圖案164彼此電性連接。At the same time, in step S32, at least one of the first insulating films 161 may form a structure (third insulating film), the structure includes a plurality of circuit patterns 164 and conductive vias 165, and the circuit patterns 164 are respectively formed on The conductive vias 165 electrically connect the circuit patterns 164 to each other on both sides of an insulating layer 163.
在步驟S4中,形成外部電路層170後,移除載板110。下列步驟將說明假設載板已自該結構移除,並將該結構翻轉,使電子裝置之晶片接點向上。In step S4, after the external circuit layer 170 is formed, the carrier 110 is removed. The following steps will illustrate the assumption that the carrier has been removed from the structure and flipped the structure so that the wafer contacts of the electronic device are up.
在步驟S5中,移除載板後,晶片接點(電子裝置晶片之連接接點)被裸露在外。特別地,在步驟S51及S52中,藉由半蝕刻製程將金屬種子層120移除。然後,在步驟S53中,可在半蝕刻面上進行乾蝕刻,藉此更有效裸露晶片接點。In step S5, after the carrier is removed, the wafer contacts (connection contacts of the electronic device wafer) are exposed. Specifically, in steps S51 and S52, the metal seed layer 120 is removed by a half etching process. Then, in step S53, dry etching may be performed on the half-etched surface, thereby more effectively exposing the wafer contacts.
2. 電子裝置晶片之晶片接點及電路圖案之直接連接的製程(圖4)。2. The process of directly connecting the wafer contacts of the electronic device chip and the circuit pattern (Fig. 4).
進行第一步驟之前述製程後,在步驟S6中,將實施第二步驟:形成直接連接於電子裝置晶片之晶片接點及內部電路圖案的第一電路圖案。After performing the foregoing process of the first step, in step S6, a second step of forming a first circuit pattern directly connected to the wafer contacts of the electronic device chip and the internal circuit pattern is performed.
特別地,一感光材料155(例如乾膜光阻)塗佈並圖案化於包含有晶片接點152、154之印刷電路板上,然後將包含有乾膜光阻155之印刷電路板實施電鍍,以形成一第一電路圖案180。舉例,將乾膜光阻155塗佈並圖案化於內部電路圖案130之頂面或底面,藉由電鍍將第一電路圖案180形成於圖案化區域內。然後,將外部電路層170圖案化,再將乾膜光阻移除,如步驟S61、S62及S63所示。Specifically, a photosensitive material 155 (eg, a dry film photoresist) is coated and patterned on a printed circuit board including wafer contacts 152, 154, and then a printed circuit board including the dry film photoresist 155 is plated. To form a first circuit pattern 180. For example, the dry film photoresist 155 is coated and patterned on the top or bottom surface of the internal circuit pattern 130, and the first circuit pattern 180 is formed in the patterned region by electroplating. Then, the external circuit layer 170 is patterned, and the dry film photoresist is removed, as shown in steps S61, S62, and S63.
或者,一金屬薄膜可用以形成第一電路圖案。特別地,藉由電鍍可形成金屬薄膜,並藉由光微影(photolithography)以形成第一電路圖案。然後,將外部電路層圖案化,再將乾膜光阻移除。Alternatively, a metal film can be used to form the first circuit pattern. In particular, a metal thin film can be formed by electroplating, and photolithography is used to form a first circuit pattern. The external circuit layer is then patterned and the dry film photoresist is removed.
特別地,在步驟S6中,第一電路圖案包含連接區域181a、181b、181c及181d,在連接區域內電子裝置晶片之晶片接點與內部電路圖案彼此直接連接。在此,電子裝置晶片之晶片接點直接連接電路圖案,而沒有另外使用通孔/銲墊(via/land)、金屬凸塊/銲墊(bump/land)、銲料/墊(solder/pad)或導電性膏/墊(paste/pad)。In particular, in step S6, the first circuit pattern includes connection regions 181a, 181b, 181c, and 181d in which the wafer contacts of the electronic device wafer and the internal circuit patterns are directly connected to each other. Here, the wafer contacts of the electronic device chip are directly connected to the circuit pattern without additional use of via/land, bump/land, solder/pad. Or conductive paste / pad (paste / pad).
因此,可使用金屬(例如銅)在對應於一輸入/輸出接點之裸露的晶片接點上形成第一電路圖案,而不需形成通孔/銲墊(via/land)。另外,第一電路圖案可形成各種外形,例如線形、圓形及多邊形,並連接於晶片接點,第一電路圖案之位置可根據電路佈置而自由改變。再者,由於無銲墊,電子裝置晶片之輸入/輸出接點間距可符合印刷電路板電路之間距(目前最小線距L/S為15/15 μm,間距為30 μm)。Thus, a metal (e.g., copper) can be used to form a first circuit pattern on bare wafer contacts corresponding to an input/output contact without the need to form vias/vias. In addition, the first circuit pattern may be formed in various shapes, such as a line shape, a circle shape, and a polygon shape, and connected to the wafer contacts, and the position of the first circuit pattern may be freely changed according to the circuit arrangement. Moreover, due to the absence of solder pads, the input/output contact pitch of the electronic device chip can be in accordance with the distance between the printed circuit board circuits (currently the minimum line spacing L/S is 15/15 μm, and the pitch is 30 μm).
換言之,當使用前述技術時,元件可有效被嵌入,以達成一高整合(high integrated)印刷電路板,甚至於在減少輸入/輸出接點間距之條件下,輸入/輸出接點墊之數目將降低半導體裝置之高積體性(high integration)。再者,嵌入式元件之物理型態(physical form),例如凸塊化、電子材料等,將不受到限定,因此元件可廣泛應用,並可改善印刷電路板之設計自由度。In other words, when the foregoing techniques are used, the components can be effectively embedded to achieve a high integrated printed circuit board, and even under the condition of reducing the input/output contact pitch, the number of input/output contact pads will be Reduce the high integration of semiconductor devices. Furthermore, the physical form of the embedded component, such as bumping, electronic materials, etc., will not be limited, so the component can be widely applied and the design freedom of the printed circuit board can be improved.
3. 高整合(high integrated)印刷電路板(完全堆疊形式)之製造。3. Manufacture of high integrated printed circuit boards (completely stacked).
在晶片接點藉由前述製程而直接連接電路圖案後,以製造一高整合印刷電路板。After the circuit contacts are directly connected to the circuit patterns by the foregoing process, a highly integrated printed circuit board is fabricated.
參考圖5,在步驟S7及S8中,包含有一絕緣層之一外部電路層形成於印刷電路板之兩側,然後在步驟S9中,形成一通孔並填滿電鍍材料,在步驟S10及S11中,形成第二電路圖案,在步驟S12及S13中,可另外進行塗佈防銲層或表面處理。Referring to FIG. 5, in steps S7 and S8, an external circuit layer including an insulating layer is formed on both sides of the printed circuit board, and then in step S9, a through hole is formed and filled with the plating material, in steps S10 and S11. A second circuit pattern is formed, and in steps S12 and S13, a solder resist layer or a surface treatment may be additionally applied.
特別地,參考圖6,前述步驟S6之後,在步驟S7及S8中,接續將一絕緣層210及一外部電路層220形成於印刷電路板之兩側,且晶片接點與第一電路圖案彼此連接。然後,在步驟S9中,形成一通孔H,用以電性連接第一電路圖案及內部電路圖案之至少一區域。在步驟S10中,藉由一製程(例如雷射處理)而形成通孔H,並將通孔H內填滿一金屬230。金屬230可為銅、銀、錫、金、鎳及鉛之其中一者。可藉由使用無電電鍍(electroless plating)、電鍍、網印、濺鍍、蒸鍍、噴墨、點膠(dispensing)或其組合而將通孔H內填滿一金屬。Specifically, referring to FIG. 6, after the foregoing step S6, in steps S7 and S8, an insulating layer 210 and an external circuit layer 220 are successively formed on both sides of the printed circuit board, and the wafer contacts and the first circuit pattern are in contact with each other. connection. Then, in step S9, a through hole H is formed to electrically connect at least one region of the first circuit pattern and the internal circuit pattern. In step S10, the via hole H is formed by a process (for example, laser processing), and the via hole H is filled with a metal 230. Metal 230 can be one of copper, silver, tin, gold, nickel, and lead. The via hole H may be filled with a metal by using electroless plating, electroplating, screen printing, sputtering, evaporation, inkjet, dispensing, or a combination thereof.
將外部電路層220圖案化,以形成第二電路圖案221。然後,將一防銲層240形成於第二電路圖案221之預定部分,並在沒有形成防銲層240之第二電路圖案221之部分進行表面處理。The outer circuit layer 220 is patterned to form a second circuit pattern 221. Then, a solder resist layer 240 is formed on a predetermined portion of the second circuit pattern 221, and a surface treatment is performed on a portion where the second circuit pattern 221 of the solder resist layer 240 is not formed.
所進行之表面處理是將第二電路圖案221之表面電鍍有鍍層250,例如銅、鎳、鉛、金、錫、銀、鈷或由前述金屬之二元合金或三元合金所形成的單層鍍層或多層鍍層。The surface treatment is performed by plating the surface of the second circuit pattern 221 with a plating layer 250 such as copper, nickel, lead, gold, tin, silver, cobalt or a single layer formed of a binary alloy or a ternary alloy of the foregoing metal. Plating or multi-layer plating.
換言之,根據本發明之製造方法,其包含用於產品積體性(integration of products)之第一步驟及第二步驟,可藉由使用一印刷電路板之一銅化合物層內形成有一凹穴並主要嵌入有一電子裝置晶片,而製造出完全堆疊型式高積體性印刷電路板。達成此目標,一通常使用物理方法(例如表面研磨)沒有被使用,因此可確保印刷電路板之嵌入式元件的穩定性。In other words, according to the manufacturing method of the present invention, which comprises a first step and a second step for product integration of products, a recess can be formed in a copper compound layer by using a printed circuit board and The electronic device wafer is mainly embedded, and a fully stacked type high-integral printed circuit board is manufactured. To achieve this goal, a physical method (such as surface grinding) is usually not used, thus ensuring the stability of the embedded components of the printed circuit board.
圖7為根據本發明之嵌入式印刷電路板之製造方法所完成之嵌入式印刷電路板的剖面圖。特別地,在電子裝置晶片接點之一區域放大圖顯示直接連接於電路圖案。Figure 7 is a cross-sectional view of an embedded printed circuit board completed by a method of fabricating an embedded printed circuit board in accordance with the present invention. In particular, an enlarged view of an area of the electronic device wafer contacts is directly connected to the circuit pattern.
根據本發明之印刷電路板包含一電子裝置晶片150、電路圖案130、180、絕緣層160及第二電路圖案221,電子裝置晶片150具有外部晶片接點152,電路圖案130、180具有連接區180d,該連接區180d直接連接於晶片接點152的一端,電子裝置晶片150及電路圖案130、180嵌入於絕緣層160,且第二電路圖案221電性連接於第一電路圖案180。The printed circuit board according to the present invention comprises an electronic device wafer 150, circuit patterns 130, 180, an insulating layer 160 and a second circuit pattern 221, the electronic device wafer 150 has external wafer contacts 152, and the circuit patterns 130, 180 have a connection region 180d The connection area 180d is directly connected to one end of the wafer contact 152, the electronic device wafer 150 and the circuit patterns 130 and 180 are embedded in the insulating layer 160, and the second circuit pattern 221 is electrically connected to the first circuit pattern 180.
連接區域180d可由直接連接於晶片接點152之第一電路圖案180與形成於第一電路圖案180下方之內部電路圖案130所構成。特別地,第一電路圖案180之一區域可覆蓋晶片接點152之頂面或側面。The connection region 180d may be composed of a first circuit pattern 180 directly connected to the wafer contact 152 and an internal circuit pattern 130 formed under the first circuit pattern 180. In particular, a region of the first circuit pattern 180 may cover the top or side of the wafer contacts 152.
在連接區域內,晶片接點152與第一電路圖案180可被配置並連接,藉此使第一電路圖案180之頂面高度線X等於或高於晶片接點152一端之頂面高度線Y1。In the connection region, the wafer contacts 152 and the first circuit pattern 180 may be configured and connected, whereby the top surface height line X of the first circuit pattern 180 is equal to or higher than the top surface height line Y1 of one end of the wafer contact 152. .
或者,連接區域可被形成,使內部電路圖案130之頂面高度線Z等於或低於晶片接點152一端之底面高度線Y2。Alternatively, the connection region may be formed such that the top surface height line Z of the internal circuit pattern 130 is equal to or lower than the bottom surface height line Y2 at one end of the wafer contact 152.
雖然圖6顯示只有一被動裝置作為電子裝置晶片150,但是本發明可配置一主動裝置之接點,其相同於圖6所示之被動裝置的佈置。Although FIG. 6 shows only one passive device as the electronic device wafer 150, the present invention can be configured with a contact of the active device, which is identical to the arrangement of the passive device shown in FIG.
雖然本發明已以前述實施例揭示,然其並非用以限定本發明,任何本發明所屬技術領域中具有通常知識者,在不脫離本發明之精神和範圍內,當可作各種之更動與修改。因此本發明之保護範圍當視後附之申請專利範圍所界定者為準。The present invention has been disclosed in the foregoing embodiments, and is not intended to limit the present invention. Any of the ordinary skill in the art to which the invention pertains can be modified and modified without departing from the spirit and scope of the invention. . Therefore, the scope of the invention is defined by the scope of the appended claims.
1...絕緣層1. . . Insulation
2...金屬層2. . . Metal layer
2’...金屬層2'. . . Metal layer
3...電路圖案3. . . Circuit pattern
6...銲球墊6. . . Solder ball pad
7...銲球7. . . Solder ball
8...絕緣層8. . . Insulation
10...外部電路圖案10. . . External circuit pattern
110...載板110. . . Carrier board
120...金屬種子層120. . . Metal seed layer
130...內部電路圖案130. . . Internal circuit pattern
140...非導電膠140. . . Non-conductive glue
150...電子裝置晶片150. . . Electronic device chip
151...被動裝置151. . . Passive device
152...晶片接點152. . . Wafer contact
153...主動裝置153. . . Active device
152...晶片接點152. . . Wafer contact
155...乾膜光阻155. . . Dry film photoresist
160...絕緣層160. . . Insulation
161...絕緣膜161. . . Insulating film
162...絕緣膜162. . . Insulating film
163...絕緣層163. . . Insulation
164...電路圖案164. . . Circuit pattern
165...導電通孔165. . . Conductive through hole
170...外部電路層170. . . External circuit layer
180...第一電路圖案180. . . First circuit pattern
180d...連接區域180d. . . Connection area
181a...連接區域181a. . . Connection area
181b...連接區域181b. . . Connection area
181c...連接區域181c. . . Connection area
181d...連接區域181d. . . Connection area
210...絕緣層210. . . Insulation
220...外部電路層220. . . External circuit layer
221...第二電路圖案221. . . Second circuit pattern
230...金屬230. . . metal
240...防銲層240. . . Solder mask
250...鍍層250. . . Plating
H...通孔H. . . Through hole
S1~S13...步驟S1~S13. . . step
S31~S32...步驟S31~S32. . . step
S51~S53...步驟S51~S53. . . step
S61~S63...步驟S61~S63. . . step
X...高度線X. . . Height line
Y1...高度線Y1. . . Height line
Y2...高度線Y2. . . Height line
Z...高度線Z. . . Height line
圖1顯示以嵌入結構方式將一電子裝置晶片固定於一電路板之習知方法;1 shows a conventional method of fixing an electronic device wafer to a circuit board in an embedded structure;
圖2為一流程圖,顯示根據本發明之嵌入式印刷電路板之製造方法;2 is a flow chart showing a method of manufacturing an embedded printed circuit board according to the present invention;
圖3及圖4,顯示根據本發明之嵌入式印刷電路板之製造方法;3 and 4, showing a method of fabricating an embedded printed circuit board according to the present invention;
圖5為一流程圖,顯示圖3之製造方法後之後續根據本發明之嵌入式印刷電路板之製造方法;5 is a flow chart showing a method of manufacturing the embedded printed circuit board according to the present invention after the manufacturing method of FIG. 3;
圖6,顯示圖4之製造方法;以及Figure 6, showing the manufacturing method of Figure 4;
圖7為一連接區域之放大圖,顯示根據本發明之印刷電路板結構之一電子裝置晶片接點及一電路圖案彼此連接。Figure 7 is an enlarged view of a connection area showing an electronic device wafer contact and a circuit pattern connected to each other in accordance with the printed circuit board structure of the present invention.
S1~S6...步驟S1~S6. . . step
Claims (19)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020100013439A KR101134519B1 (en) | 2010-02-12 | 2010-02-12 | Embedded PCB and Manufacturing method of the same |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201204204A TW201204204A (en) | 2012-01-16 |
TWI419630B true TWI419630B (en) | 2013-12-11 |
Family
ID=44368332
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW100104847A TWI419630B (en) | 2010-02-12 | 2011-02-11 | Embedded printed circuit board and method of manufacturing the same |
Country Status (3)
Country | Link |
---|---|
KR (1) | KR101134519B1 (en) |
TW (1) | TWI419630B (en) |
WO (1) | WO2011099817A2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI581690B (en) * | 2014-12-30 | 2017-05-01 | 恆勁科技股份有限公司 | Package apparatus and manufacturing method thereof |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
AT13436U1 (en) * | 2011-08-31 | 2013-12-15 | Austria Tech & System Tech | METHOD FOR INTEGRATING A COMPONENT INTO A PCB OR A PCB INTERMEDIATE PRODUCT, AND A PCB OR INTERMEDIATE CIRCUIT PRODUCT |
KR101438915B1 (en) | 2012-11-02 | 2014-09-11 | 엘지이노텍 주식회사 | The printed circuit board and the method for manufacturing the same |
CN104244582A (en) * | 2013-06-13 | 2014-12-24 | 宏启胜精密电子(秦皇岛)有限公司 | Embedded type high-density interconnection printed circuit board and manufacturing method of embedded type high-density interconnection printed circuit board |
KR102194718B1 (en) * | 2014-10-13 | 2020-12-23 | 삼성전기주식회사 | Embedded board and method of manufacturing the same |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW200715930A (en) * | 2005-10-14 | 2007-04-16 | Advanced Semiconductor Eng | Method for manufacturing a substrate embedded with an electronic component and device from the same |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100747022B1 (en) * | 2006-01-20 | 2007-08-07 | 삼성전기주식회사 | Imbedded circuit board and fabricating method therefore |
JP5326269B2 (en) * | 2006-12-18 | 2013-10-30 | 大日本印刷株式会社 | Electronic component built-in wiring board, and heat dissipation method for electronic component built-in wiring board |
JP2008288298A (en) * | 2007-05-16 | 2008-11-27 | Toppan Printing Co Ltd | Method for manufacturing printed-wiring board with built-in electronic part |
KR100926657B1 (en) * | 2008-04-22 | 2009-11-17 | 대덕전자 주식회사 | Wafer-level packaged printed circuit boards and manufacturing methods |
KR100996914B1 (en) * | 2008-06-19 | 2010-11-26 | 삼성전기주식회사 | Chip embedded printed circuit board and manufacturing method thereof |
-
2010
- 2010-02-12 KR KR1020100013439A patent/KR101134519B1/en active IP Right Grant
-
2011
- 2011-02-11 WO PCT/KR2011/000950 patent/WO2011099817A2/en active Application Filing
- 2011-02-11 TW TW100104847A patent/TWI419630B/en active
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW200715930A (en) * | 2005-10-14 | 2007-04-16 | Advanced Semiconductor Eng | Method for manufacturing a substrate embedded with an electronic component and device from the same |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI581690B (en) * | 2014-12-30 | 2017-05-01 | 恆勁科技股份有限公司 | Package apparatus and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
KR101134519B1 (en) | 2012-04-19 |
WO2011099817A3 (en) | 2012-02-02 |
KR20110093408A (en) | 2011-08-18 |
TW201204204A (en) | 2012-01-16 |
WO2011099817A2 (en) | 2011-08-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI395274B (en) | Method of manufacturing a circuit substrate and method of manufacturing an electronic parts packaging structure | |
JP5026400B2 (en) | Wiring board and manufacturing method thereof | |
US8209856B2 (en) | Printed wiring board and method for manufacturing the same | |
US7705456B2 (en) | Semiconductor package substrate | |
US20080258293A1 (en) | Semiconductor device package to improve functions of heat sink and ground shield | |
US7151050B2 (en) | Method for fabricating electrical connection structure of circuit board | |
US20110221069A1 (en) | Semiconductor device and method of manufacturing the same | |
US20040155337A1 (en) | High density chip level package for the packaging of integrated circuits and method to manufacture same | |
US9935053B2 (en) | Electronic component integrated substrate | |
JPH1116933A (en) | Manufacture of circuit board having metallic bump and semiconductor chip package using this circuit board | |
JP2010283044A (en) | Wiring board and method of manufacturing wiring board | |
US20080265411A1 (en) | Structure of packaging substrate and method for making the same | |
US20090102050A1 (en) | Solder ball disposing surface structure of package substrate | |
KR20100133317A (en) | Method of manufacturing wiring substrate | |
JP6418757B2 (en) | WIRING BOARD, MANUFACTURING METHOD THEREOF, AND SEMICONDUCTOR DEVICE | |
TWI419630B (en) | Embedded printed circuit board and method of manufacturing the same | |
JP2011014944A (en) | Method of manufacturing electronic parts packaging structure | |
JP4494249B2 (en) | Semiconductor device | |
US7544599B2 (en) | Manufacturing method of solder ball disposing surface structure of package substrate | |
US20210296260A1 (en) | Semiconductor packaging substrate, fabrication method and packaging process thereof | |
TWI621194B (en) | Testing board component | |
KR102633431B1 (en) | Semiconductor device and manufacturing method thereof | |
TWI612599B (en) | Testing board component and manufacturing method thereof | |
KR101115476B1 (en) | Embedded PCB and Manufacturing method of the same | |
TWI582933B (en) | Fabrication process for making embedded package structure |