TW288142B - - Google Patents
Info
- Publication number
- TW288142B TW288142B TW084106513A TW84106513A TW288142B TW 288142 B TW288142 B TW 288142B TW 084106513 A TW084106513 A TW 084106513A TW 84106513 A TW84106513 A TW 84106513A TW 288142 B TW288142 B TW 288142B
- Authority
- TW
- Taiwan
Links
Classifications
- 
        - G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1048—Data bus control circuits, e.g. precharging, presetting, equalising
 
- 
        - G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4096—Input/output [I/O] data management or control circuits, e.g. reading or writing circuits, I/O drivers or bit-line switches
 
Landscapes
- Engineering & Computer Science (AREA)
- Databases & Information Systems (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Static Random-Access Memory (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| US08/297,723 US5453951A (en) | 1994-08-26 | 1994-08-26 | Fast voltage equilibration of complementary data lines following write cycle in memory circuits | 
Publications (1)
| Publication Number | Publication Date | 
|---|---|
| TW288142B true TW288142B (en:Method) | 1996-10-11 | 
Family
ID=23147476
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| TW084106513A TW288142B (en:Method) | 1994-08-26 | 1995-06-24 | 
Country Status (2)
| Country | Link | 
|---|---|
| US (1) | US5453951A (en:Method) | 
| TW (1) | TW288142B (en:Method) | 
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US5602785A (en) * | 1995-12-13 | 1997-02-11 | Micron Technology, Inc. | P-channel sense amplifier pull-up circuit with a timed pulse for use in DRAM memories having non-bootstrapped word lines | 
| US6108257A (en) * | 1999-09-30 | 2000-08-22 | Philips Electronics North America Corporation | Zero power SRAM precharge | 
| FR2985839B1 (fr) * | 2012-01-16 | 2014-02-07 | Soitec Silicon On Insulator | Circuit et procede pour detecter une difference de tension sur une paire de lignes de signal duales, en particulier par un transistor d'egalisation | 
| JP2019102106A (ja) * | 2017-11-28 | 2019-06-24 | ルネサスエレクトロニクス株式会社 | 半導体装置 | 
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US4689771A (en) * | 1986-03-03 | 1987-08-25 | Motorola, Inc. | Memory with improved write mode to read mode transition | 
| KR920010345B1 (ko) * | 1990-06-30 | 1992-11-27 | 삼성전자 주식회사 | 선충전수단을 구비한 라이트 드라이버(write driver) | 
| US5250854A (en) * | 1991-11-19 | 1993-10-05 | Integrated Device Technology, Inc. | Bitline pull-up circuit operable in a low-resistance test mode | 
- 
        1994
        - 1994-08-26 US US08/297,723 patent/US5453951A/en not_active Expired - Lifetime
 
- 
        1995
        - 1995-06-24 TW TW084106513A patent/TW288142B/zh active
 
Also Published As
| Publication number | Publication date | 
|---|---|
| US5453951A (en) | 1995-09-26 |