JPWO2022249675A1 - - Google Patents

Info

Publication number
JPWO2022249675A1
JPWO2022249675A1 JP2023524035A JP2023524035A JPWO2022249675A1 JP WO2022249675 A1 JPWO2022249675 A1 JP WO2022249675A1 JP 2023524035 A JP2023524035 A JP 2023524035A JP 2023524035 A JP2023524035 A JP 2023524035A JP WO2022249675 A1 JPWO2022249675 A1 JP WO2022249675A1
Authority
JP
Japan
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP2023524035A
Other languages
Japanese (ja)
Other versions
JP7635838B2 (ja
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Publication of JPWO2022249675A1 publication Critical patent/JPWO2022249675A1/ja
Application granted granted Critical
Publication of JP7635838B2 publication Critical patent/JP7635838B2/ja
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02002Preparing wafers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67092Apparatus for mechanical treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/185Joining of semiconductor bodies for junction formation
    • H01L21/187Joining of semiconductor bodies for junction formation by direct bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02002Preparing wafers
    • H01L21/02005Preparing bulk and homogeneous wafers
    • H01L21/02008Multistep processes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/185Joining of semiconductor bodies for junction formation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30604Chemical etching
    • H01L21/30612Etching of AIIIBV compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
    • H01L21/52Mounting semiconductor bodies in containers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/7806Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices involving the separation of the active layers from a substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/147Semiconductor insulating substrates

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Chemical & Material Sciences (AREA)
  • Led Devices (AREA)
  • Recrystallisation Techniques (AREA)
JP2023524035A 2021-05-25 2022-03-17 化合物半導体接合基板の製造方法 Active JP7635838B2 (ja)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
JP2021087550 2021-05-25
JP2021087550 2021-05-25
PCT/JP2022/012221 WO2022249675A1 (ja) 2021-05-25 2022-03-17 化合物半導体接合基板の製造方法、及び化合物半導体接合基板

Publications (2)

Publication Number Publication Date
JPWO2022249675A1 true JPWO2022249675A1 (enrdf_load_stackoverflow) 2022-12-01
JP7635838B2 JP7635838B2 (ja) 2025-02-26

Family

ID=84229819

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2023524035A Active JP7635838B2 (ja) 2021-05-25 2022-03-17 化合物半導体接合基板の製造方法

Country Status (7)

Country Link
US (1) US20240371641A1 (enrdf_load_stackoverflow)
EP (1) EP4350738A4 (enrdf_load_stackoverflow)
JP (1) JP7635838B2 (enrdf_load_stackoverflow)
KR (1) KR20240011697A (enrdf_load_stackoverflow)
CN (1) CN117321732A (enrdf_load_stackoverflow)
TW (1) TW202247263A (enrdf_load_stackoverflow)
WO (1) WO2022249675A1 (enrdf_load_stackoverflow)

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2019186470A (ja) * 2018-04-16 2019-10-24 信越化学工業株式会社 回路付基板加工体及び回路付基板加工方法
JP2021027301A (ja) * 2019-08-08 2021-02-22 信越半導体株式会社 半導体基板の仮接合方法

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10692752B2 (en) * 2017-06-20 2020-06-23 Elta Systems Ltd. Gallium nitride semiconductor structure and process for fabricating thereof

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2019186470A (ja) * 2018-04-16 2019-10-24 信越化学工業株式会社 回路付基板加工体及び回路付基板加工方法
JP2021027301A (ja) * 2019-08-08 2021-02-22 信越半導体株式会社 半導体基板の仮接合方法

Also Published As

Publication number Publication date
JP7635838B2 (ja) 2025-02-26
KR20240011697A (ko) 2024-01-26
WO2022249675A1 (ja) 2022-12-01
US20240371641A1 (en) 2024-11-07
TW202247263A (zh) 2022-12-01
CN117321732A (zh) 2023-12-29
EP4350738A1 (en) 2024-04-10
EP4350738A4 (en) 2025-06-18

Similar Documents

Publication Publication Date Title
BR112023005462A2 (enrdf_load_stackoverflow)
BR112023012656A2 (enrdf_load_stackoverflow)
BR112021014123A2 (enrdf_load_stackoverflow)
BR112023009656A2 (enrdf_load_stackoverflow)
BR112022009896A2 (enrdf_load_stackoverflow)
BR112023008622A2 (enrdf_load_stackoverflow)
BR112022024743A2 (enrdf_load_stackoverflow)
BR112022026905A2 (enrdf_load_stackoverflow)
BR112023011738A2 (enrdf_load_stackoverflow)
JPWO2022202653A1 (enrdf_load_stackoverflow)
BR112023004146A2 (enrdf_load_stackoverflow)
BR102021018859A2 (enrdf_load_stackoverflow)
BR102021015500A2 (enrdf_load_stackoverflow)
BR112021017747A2 (enrdf_load_stackoverflow)
BR102021007058A2 (enrdf_load_stackoverflow)
JPWO2022249675A1 (enrdf_load_stackoverflow)
BR112023016292A2 (enrdf_load_stackoverflow)
BR112023011610A2 (enrdf_load_stackoverflow)
BR112023011539A2 (enrdf_load_stackoverflow)
BR112023008976A2 (enrdf_load_stackoverflow)
BR102021020147A2 (enrdf_load_stackoverflow)
BR102021018926A2 (enrdf_load_stackoverflow)
BR102021018167A2 (enrdf_load_stackoverflow)
BR102021017576A2 (enrdf_load_stackoverflow)
BR102021016837A2 (enrdf_load_stackoverflow)

Legal Events

Date Code Title Description
A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20231110

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20241001

A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20241113

TRDD Decision of grant or rejection written
A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

Effective date: 20250114

A61 First payment of annual fees (during grant procedure)

Free format text: JAPANESE INTERMEDIATE CODE: A61

Effective date: 20250127

R150 Certificate of patent or registration of utility model

Ref document number: 7635838

Country of ref document: JP

Free format text: JAPANESE INTERMEDIATE CODE: R150