JPS6450438U - - Google Patents
Info
- Publication number
- JPS6450438U JPS6450438U JP1987145802U JP14580287U JPS6450438U JP S6450438 U JPS6450438 U JP S6450438U JP 1987145802 U JP1987145802 U JP 1987145802U JP 14580287 U JP14580287 U JP 14580287U JP S6450438 U JPS6450438 U JP S6450438U
- Authority
- JP
- Japan
- Prior art keywords
- package
- coating film
- metal base
- heat
- semiconductor element
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 claims description 6
- 239000011248 coating agent Substances 0.000 claims description 3
- 238000000576 coating method Methods 0.000 claims description 3
- 239000002184 metal Substances 0.000 claims description 3
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1987145802U JPH0610695Y2 (ja) | 1987-09-24 | 1987-09-24 | 半導体素子収納用パッケージ |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1987145802U JPH0610695Y2 (ja) | 1987-09-24 | 1987-09-24 | 半導体素子収納用パッケージ |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS6450438U true JPS6450438U (US06878557-20050412-C00065.png) | 1989-03-29 |
JPH0610695Y2 JPH0610695Y2 (ja) | 1994-03-16 |
Family
ID=31414710
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1987145802U Expired - Lifetime JPH0610695Y2 (ja) | 1987-09-24 | 1987-09-24 | 半導体素子収納用パッケージ |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH0610695Y2 (US06878557-20050412-C00065.png) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0472638U (US06878557-20050412-C00065.png) * | 1990-10-31 | 1992-06-26 | ||
WO2019039258A1 (ja) * | 2017-08-25 | 2019-02-28 | 京セラ株式会社 | 電子部品搭載用パッケージおよび電子装置 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5471572A (en) * | 1977-11-18 | 1979-06-08 | Fujitsu Ltd | Semiconductor device |
JPS61168640U (US06878557-20050412-C00065.png) * | 1985-04-05 | 1986-10-20 | ||
JPS6473750A (en) * | 1987-09-16 | 1989-03-20 | Nec Corp | Semiconductor device |
-
1987
- 1987-09-24 JP JP1987145802U patent/JPH0610695Y2/ja not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5471572A (en) * | 1977-11-18 | 1979-06-08 | Fujitsu Ltd | Semiconductor device |
JPS61168640U (US06878557-20050412-C00065.png) * | 1985-04-05 | 1986-10-20 | ||
JPS6473750A (en) * | 1987-09-16 | 1989-03-20 | Nec Corp | Semiconductor device |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0472638U (US06878557-20050412-C00065.png) * | 1990-10-31 | 1992-06-26 | ||
WO2019039258A1 (ja) * | 2017-08-25 | 2019-02-28 | 京セラ株式会社 | 電子部品搭載用パッケージおよび電子装置 |
JPWO2019039258A1 (ja) * | 2017-08-25 | 2020-09-17 | 京セラ株式会社 | 電子部品搭載用パッケージおよび電子装置 |
Also Published As
Publication number | Publication date |
---|---|
JPH0610695Y2 (ja) | 1994-03-16 |