JPS63314669A - マルチプロセッサシステムにおけるクロック同期方式 - Google Patents

マルチプロセッサシステムにおけるクロック同期方式

Info

Publication number
JPS63314669A
JPS63314669A JP62151826A JP15182687A JPS63314669A JP S63314669 A JPS63314669 A JP S63314669A JP 62151826 A JP62151826 A JP 62151826A JP 15182687 A JP15182687 A JP 15182687A JP S63314669 A JPS63314669 A JP S63314669A
Authority
JP
Japan
Prior art keywords
processor
time
clock
processors
control block
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP62151826A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0528863B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html
Inventor
Shoichiro Nakai
正一郎 中井
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Priority to JP62151826A priority Critical patent/JPS63314669A/ja
Publication of JPS63314669A publication Critical patent/JPS63314669A/ja
Publication of JPH0528863B2 publication Critical patent/JPH0528863B2/ja
Granted legal-status Critical Current

Links

Landscapes

  • Multi Processors (AREA)
JP62151826A 1987-06-17 1987-06-17 マルチプロセッサシステムにおけるクロック同期方式 Granted JPS63314669A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP62151826A JPS63314669A (ja) 1987-06-17 1987-06-17 マルチプロセッサシステムにおけるクロック同期方式

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP62151826A JPS63314669A (ja) 1987-06-17 1987-06-17 マルチプロセッサシステムにおけるクロック同期方式

Publications (2)

Publication Number Publication Date
JPS63314669A true JPS63314669A (ja) 1988-12-22
JPH0528863B2 JPH0528863B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1993-04-27

Family

ID=15527159

Family Applications (1)

Application Number Title Priority Date Filing Date
JP62151826A Granted JPS63314669A (ja) 1987-06-17 1987-06-17 マルチプロセッサシステムにおけるクロック同期方式

Country Status (1)

Country Link
JP (1) JPS63314669A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Also Published As

Publication number Publication date
JPH0528863B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1993-04-27

Similar Documents

Publication Publication Date Title
US4746920A (en) Method and apparatus for clock management
Ciraci et al. FNCS: A framework for power system and communication networks co-simulation
US5041966A (en) Partially distributed method for clock synchronization
US7843811B2 (en) Method of solving a split-brain condition
US20100103781A1 (en) Time synchronization in cluster systems
US7124151B1 (en) Database synchronization apparatus in element management system and method therefor
CN110221938A (zh) 电子装置、区块链共识的方法及存储介质
US5617561A (en) Message sequence number control in a virtual time system
CN113190620A (zh) Redis集群之间数据的同步方法、装置、设备及存储介质
CN112486740A (zh) 一种多控制器之间的主从关系确认方法、系统及相关装置
CN102497498B (zh) 一种广播电视播出控制方法、装置及系统
Eischer et al. Low-latency geo-replicated state machines with guaranteed writes
Johansson et al. Heartbeat bully: failure detection and redundancy role selection for network-centric controller
CN109684130B (zh) 一种机房间数据备份的方法及装置
JPS63314669A (ja) マルチプロセッサシステムにおけるクロック同期方式
CN109088937B (zh) 一种基于统一管理的集群授权方法及装置
JPH06348527A (ja) 多重要素処理システム
JPS63314670A (ja) マルチプロセッサシステムにおけるクロック同期方式
US11706295B2 (en) System and a method implementing a directed acyclic graph (DAG) consensus algorithm via a gossip protocol
JPH0528865B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPH01270119A (ja) マルチプロセッサシステムにおけるクロック同期方式
KR101997978B1 (ko) 분산 데이터스토어 성능 개선 장치 및 방법
CN115328880B (zh) 分布式文件在线恢复方法、系统、计算机设备及存储介质
JP2005293325A (ja) データベースの即時レプリケーション性能監視システム
JPH01116862A (ja) マルチプロセッサシステムにおけるクロック同期方式