JPS63165847U - - Google Patents

Info

Publication number
JPS63165847U
JPS63165847U JP1987058803U JP5880387U JPS63165847U JP S63165847 U JPS63165847 U JP S63165847U JP 1987058803 U JP1987058803 U JP 1987058803U JP 5880387 U JP5880387 U JP 5880387U JP S63165847 U JPS63165847 U JP S63165847U
Authority
JP
Japan
Prior art keywords
drain
source
semiconductor chip
gate
ohmic contact
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP1987058803U
Other languages
English (en)
Japanese (ja)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP1987058803U priority Critical patent/JPS63165847U/ja
Publication of JPS63165847U publication Critical patent/JPS63165847U/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W72/00Interconnections or connectors in packages
    • H10W72/90Bond pads, in general
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W72/00Interconnections or connectors in packages
    • H10W72/50Bond wires
    • H10W72/541Dispositions of bond wires
    • H10W72/5449Dispositions of bond wires not being orthogonal to a side surface of the chip, e.g. fan-out arrangements
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W72/00Interconnections or connectors in packages
    • H10W72/851Dispositions of multiple connectors or interconnections
    • H10W72/874On different surfaces
    • H10W72/884Die-attach connectors and bond wires
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W72/00Interconnections or connectors in packages
    • H10W72/90Bond pads, in general
    • H10W72/931Shapes of bond pads
    • H10W72/932Plan-view shape, i.e. in top view
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W90/00Package configurations
    • H10W90/701Package configurations characterised by the relative positions of pads or connectors relative to package parts
    • H10W90/731Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors
    • H10W90/736Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors between a chip and a stacked lead frame, conducting package substrate or heat sink
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W90/00Package configurations
    • H10W90/701Package configurations characterised by the relative positions of pads or connectors relative to package parts
    • H10W90/751Package configurations characterised by the relative positions of pads or connectors relative to package parts of bond wires
    • H10W90/756Package configurations characterised by the relative positions of pads or connectors relative to package parts of bond wires between a chip and a stacked lead frame, conducting package substrate or heat sink

Landscapes

  • Wire Bonding (AREA)
  • Die Bonding (AREA)
  • Lead Frames For Integrated Circuits (AREA)
  • Junction Field-Effect Transistors (AREA)
JP1987058803U 1987-04-17 1987-04-17 Pending JPS63165847U (enExample)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP1987058803U JPS63165847U (enExample) 1987-04-17 1987-04-17

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1987058803U JPS63165847U (enExample) 1987-04-17 1987-04-17

Publications (1)

Publication Number Publication Date
JPS63165847U true JPS63165847U (enExample) 1988-10-28

Family

ID=30889703

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1987058803U Pending JPS63165847U (enExample) 1987-04-17 1987-04-17

Country Status (1)

Country Link
JP (1) JPS63165847U (enExample)

Similar Documents

Publication Publication Date Title
JPS62196360U (enExample)
JPH02140863U (enExample)
JPS63165847U (enExample)
JPH022833U (enExample)
JPH0371327U (enExample)
JPS6364041U (enExample)
JPH02137054U (enExample)
JPH0241456U (enExample)
JPS6232537U (enExample)
JPS6170950U (enExample)
JPS63174464U (enExample)
JPS6429855U (enExample)
JPS62151769U (enExample)
JPS62196359U (enExample)
JPH01127262U (enExample)
JPS6192072U (enExample)
JPS6429856U (enExample)
JPS6448054U (enExample)
JPS6312861U (enExample)
JPS61114841U (enExample)
JPH01169048U (enExample)
JPS6221558U (enExample)
JPH0258346U (enExample)
JPH02136340U (enExample)
JPS6312864U (enExample)