JPS5755220B2 - - Google Patents

Info

Publication number
JPS5755220B2
JPS5755220B2 JP13743974A JP13743974A JPS5755220B2 JP S5755220 B2 JPS5755220 B2 JP S5755220B2 JP 13743974 A JP13743974 A JP 13743974A JP 13743974 A JP13743974 A JP 13743974A JP S5755220 B2 JPS5755220 B2 JP S5755220B2
Authority
JP
Japan
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP13743974A
Other languages
Japanese (ja)
Other versions
JPS5162668A (ja
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP13743974A priority Critical patent/JPS5162668A/ja
Publication of JPS5162668A publication Critical patent/JPS5162668A/ja
Publication of JPS5755220B2 publication Critical patent/JPS5755220B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
JP13743974A 1974-11-27 1974-11-27 Moorudogatahandotaisochino seizohoho Granted JPS5162668A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP13743974A JPS5162668A (ja) 1974-11-27 1974-11-27 Moorudogatahandotaisochino seizohoho

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP13743974A JPS5162668A (ja) 1974-11-27 1974-11-27 Moorudogatahandotaisochino seizohoho

Publications (2)

Publication Number Publication Date
JPS5162668A JPS5162668A (ja) 1976-05-31
JPS5755220B2 true JPS5755220B2 (enrdf_load_stackoverflow) 1982-11-22

Family

ID=15198638

Family Applications (1)

Application Number Title Priority Date Filing Date
JP13743974A Granted JPS5162668A (ja) 1974-11-27 1974-11-27 Moorudogatahandotaisochino seizohoho

Country Status (1)

Country Link
JP (1) JPS5162668A (enrdf_load_stackoverflow)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5322365A (en) * 1976-08-13 1978-03-01 Hitachi Ltd Resin mold type semiconductor device and its production

Also Published As

Publication number Publication date
JPS5162668A (ja) 1976-05-31

Similar Documents

Publication Publication Date Title
DK141204C (enrdf_load_stackoverflow)
DK138161C (enrdf_load_stackoverflow)
FI753577A7 (enrdf_load_stackoverflow)
JPS5329549B2 (enrdf_load_stackoverflow)
JPS5735313B2 (enrdf_load_stackoverflow)
DK689774A (enrdf_load_stackoverflow)
FR2258858B1 (enrdf_load_stackoverflow)
FR2263886B1 (enrdf_load_stackoverflow)
JPS5617730Y2 (enrdf_load_stackoverflow)
JPS5755220B2 (enrdf_load_stackoverflow)
AU495844B2 (enrdf_load_stackoverflow)
AU495821B2 (enrdf_load_stackoverflow)
AU479230B2 (enrdf_load_stackoverflow)
DK147175A (enrdf_load_stackoverflow)
AU7253374A (enrdf_load_stackoverflow)
AU6599874A (enrdf_load_stackoverflow)
AR201233Q (enrdf_load_stackoverflow)
AU481873A (enrdf_load_stackoverflow)
AU482284A (enrdf_load_stackoverflow)
AU479683A (enrdf_load_stackoverflow)
AU480145A (enrdf_load_stackoverflow)
AU480247A (enrdf_load_stackoverflow)
AU480583A (enrdf_load_stackoverflow)
BG19713A1 (enrdf_load_stackoverflow)
AU480783A (enrdf_load_stackoverflow)