JPS57173957A - Method of forming dielectric isolation region - Google Patents
Method of forming dielectric isolation regionInfo
- Publication number
- JPS57173957A JPS57173957A JP57022202A JP2220282A JPS57173957A JP S57173957 A JPS57173957 A JP S57173957A JP 57022202 A JP57022202 A JP 57022202A JP 2220282 A JP2220282 A JP 2220282A JP S57173957 A JPS57173957 A JP S57173957A
- Authority
- JP
- Japan
- Prior art keywords
- isolation region
- dielectric isolation
- forming dielectric
- forming
- region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000002955 isolation Methods 0.000 title 1
- 238000000034 method Methods 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
- H01L21/76232—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials of trenches having a shape other than rectangular or V-shape, e.g. rounded corners, oblique or rounded trench walls
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
- H01L21/76229—Concurrent filling of a plurality of trenches having a different trench shape or dimension, e.g. rectangular and V-shaped trenches, wide and narrow trenches, shallow and deep trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/72—Transistor-type devices, i.e. able to continuously respond to applied control signals
- H01L29/73—Bipolar junction transistors
- H01L29/732—Vertical transistors
- H01L29/7325—Vertical transistors having an emitter-base junction leaving at a main surface and a base-collector junction leaving at a peripheral surface of the body, e.g. mesa planar transistor
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/131—Reactive ion etching rie
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Inorganic Chemistry (AREA)
- Chemical & Material Sciences (AREA)
- Ceramic Engineering (AREA)
- Element Separation (AREA)
- Bipolar Transistors (AREA)
- Drying Of Semiconductors (AREA)
- Local Oxidation Of Silicon (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/251,698 US4333794A (en) | 1981-04-07 | 1981-04-07 | Omission of thick Si3 N4 layers in ISA schemes |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS57173957A true JPS57173957A (en) | 1982-10-26 |
JPS6236389B2 JPS6236389B2 (ja) | 1987-08-06 |
Family
ID=22953041
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP57022202A Granted JPS57173957A (en) | 1981-04-07 | 1982-02-16 | Method of forming dielectric isolation region |
Country Status (4)
Country | Link |
---|---|
US (1) | US4333794A (ja) |
EP (1) | EP0062170B1 (ja) |
JP (1) | JPS57173957A (ja) |
DE (1) | DE3279277D1 (ja) |
Families Citing this family (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5864044A (ja) * | 1981-10-14 | 1983-04-16 | Toshiba Corp | 半導体装置の製造方法 |
JPS59123266A (ja) * | 1982-12-28 | 1984-07-17 | Toshiba Corp | Misトランジスタ及びその製造方法 |
US4699803A (en) * | 1983-11-30 | 1987-10-13 | International Business Machines Corporation | Method for forming electrical components comprising cured vinyl and/or acetylene terminated copolymers |
US4656050A (en) * | 1983-11-30 | 1987-04-07 | International Business Machines Corporation | Method of producing electronic components utilizing cured vinyl and/or acetylene terminated copolymers |
US4574469A (en) * | 1984-09-14 | 1986-03-11 | Motorola, Inc. | Process for self-aligned buried layer, channel-stop, and isolation |
US4583282A (en) * | 1984-09-14 | 1986-04-22 | Motorola, Inc. | Process for self-aligned buried layer, field guard, and isolation |
US4568601A (en) * | 1984-10-19 | 1986-02-04 | International Business Machines Corporation | Use of radiation sensitive polymerizable oligomers to produce polyimide negative resists and planarized dielectric components for semiconductor structures |
JPS61147571A (ja) * | 1984-12-21 | 1986-07-05 | Toshiba Corp | ヘテロ接合バイポ−ラトランジスタの製造方法 |
JPS61258468A (ja) * | 1985-05-13 | 1986-11-15 | Hitachi Ltd | 半導体記憶装置およびその製造方法 |
NL8503408A (nl) * | 1985-12-11 | 1987-07-01 | Philips Nv | Hoogfrequenttransistor en werkwijze ter vervaardiging daarvan. |
EP0265584A3 (en) * | 1986-10-30 | 1989-12-06 | International Business Machines Corporation | Method and materials for etching silicon dioxide using silicon nitride or silicon rich dioxide as an etch barrier |
US4738624A (en) * | 1987-04-13 | 1988-04-19 | International Business Machines Corporation | Bipolar transistor structure with self-aligned device and isolation and fabrication process therefor |
US4799990A (en) * | 1987-04-30 | 1989-01-24 | Ibm Corporation | Method of self-aligning a trench isolation structure to an implanted well region |
US4829015A (en) * | 1987-05-21 | 1989-05-09 | Siemens Aktiengesellschaft | Method for manufacturing a fully self-adjusted bipolar transistor |
EP0378794A1 (en) * | 1989-01-18 | 1990-07-25 | International Business Machines Corporation | Vertical bipolar transistor structure and method of manufacturing |
US5128271A (en) * | 1989-01-18 | 1992-07-07 | International Business Machines Corporation | High performance vertical bipolar transistor structure via self-aligning processing techniques |
US5026663A (en) * | 1989-07-21 | 1991-06-25 | Motorola, Inc. | Method of fabricating a structure having self-aligned diffused junctions |
JP2814161B2 (ja) | 1992-04-28 | 1998-10-22 | 株式会社半導体エネルギー研究所 | アクティブマトリクス表示装置およびその駆動方法 |
US6693681B1 (en) * | 1992-04-28 | 2004-02-17 | Semiconductor Energy Laboratory Co., Ltd. | Electro-optical device and method of driving the same |
DE59409300D1 (de) * | 1993-06-23 | 2000-05-31 | Siemens Ag | Verfahren zur Herstellung von einem Isolationsgraben in einem Substrat für Smart-Power-Technologien |
US5821163A (en) * | 1996-02-13 | 1998-10-13 | Vlsi Technology, Inc. | Method for achieving accurate SOG etchback selectivity |
US5882977A (en) * | 1997-10-03 | 1999-03-16 | International Business Machines Corporation | Method of forming a self-aligned, sub-minimum isolation ring |
US6096618A (en) * | 1998-01-20 | 2000-08-01 | International Business Machines Corporation | Method of making a Schottky diode with sub-minimum guard ring |
US7279267B2 (en) * | 2003-08-19 | 2007-10-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for manipulating the topography of a film surface |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4142926A (en) * | 1977-02-24 | 1979-03-06 | Intel Corporation | Self-aligning double polycrystalline silicon etching process |
US4135954A (en) * | 1977-07-12 | 1979-01-23 | International Business Machines Corporation | Method for fabricating self-aligned semiconductor devices utilizing selectively etchable masking layers |
US4209349A (en) * | 1978-11-03 | 1980-06-24 | International Business Machines Corporation | Method for forming a narrow dimensioned mask opening on a silicon body utilizing reactive ion etching |
US4252579A (en) * | 1979-05-07 | 1981-02-24 | International Business Machines Corporation | Method for making single electrode U-MOSFET random access memory utilizing reactive ion etching and polycrystalline deposition |
-
1981
- 1981-04-07 US US06/251,698 patent/US4333794A/en not_active Expired - Fee Related
-
1982
- 1982-02-16 JP JP57022202A patent/JPS57173957A/ja active Granted
- 1982-03-09 EP EP82101857A patent/EP0062170B1/en not_active Expired
- 1982-03-09 DE DE8282101857T patent/DE3279277D1/de not_active Expired
Also Published As
Publication number | Publication date |
---|---|
DE3279277D1 (en) | 1989-01-12 |
EP0062170B1 (en) | 1988-12-07 |
JPS6236389B2 (ja) | 1987-08-06 |
EP0062170A2 (en) | 1982-10-13 |
US4333794A (en) | 1982-06-08 |
EP0062170A3 (en) | 1986-05-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE3279672D1 (en) | Method for forming recessed dielectric isolation | |
JPS57173957A (en) | Method of forming dielectric isolation region | |
EP0166141A3 (en) | Method of forming dielectric isolation | |
DE3177048D1 (en) | Method for making fine deep dielectric isolation | |
JPS57163919A (en) | Method of forming protruded contact | |
JPS57177139A (en) | Method of forming picture | |
JPS57177140A (en) | Method of forming picture | |
DE3279998D1 (en) | Method for forming high density dielectric isolation | |
JPS5745925A (en) | Method of forming conductor | |
JPS57204173A (en) | Method of forming gate insulator | |
JPS5544795A (en) | Method of forming dielectric separating region | |
JPS57102023A (en) | Method of forming metallized dielectric structure | |
JPS57169204A (en) | Method of forming electrode | |
JPS57143803A (en) | Method of forming resisotr | |
JPS5766252A (en) | Heat insulating method of outer wall | |
JPS557339A (en) | Method of forming insulating waterrproof wall | |
PL236034A1 (en) | Method of isolation of tetracyclines | |
JPS57134805A (en) | Method of connecting insulating material | |
PL129359B2 (en) | Method of making cores | |
JPS57806A (en) | Method of forming wavy insulator | |
JPS57141806A (en) | Method of forming insulating film | |
JPS5718389A (en) | Method of forming insulating film | |
PL238933A2 (en) | Method of making insulation | |
PL232328A1 (en) | Method of propylene oxide isolation | |
JPS57147231A (en) | Method of producing porcelain capacitor |