JPS566525A - 2-phase clock pulse generating circuit - Google Patents
2-phase clock pulse generating circuitInfo
- Publication number
- JPS566525A JPS566525A JP8135279A JP8135279A JPS566525A JP S566525 A JPS566525 A JP S566525A JP 8135279 A JP8135279 A JP 8135279A JP 8135279 A JP8135279 A JP 8135279A JP S566525 A JPS566525 A JP S566525A
- Authority
- JP
- Japan
- Prior art keywords
- circuit
- output
- gate
- input
- phase clock
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/15—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors
- H03K5/151—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with two complementary outputs
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Manipulation Of Pulses (AREA)
Abstract
PURPOSE:To secure the compensation for the signal delay at the clock signal line in the 2-phase clock pulse generating circuit consisting of the latch circuit, by producing the feedback signal via the delay circuit. CONSTITUTION:The 1-phase clock signal CP is applied to inverting circuit IN1 to produce signal CP'. Then clock signal CP is applied to the 1st input of NOR gate circuit G1, and at the same time clock signal CP' is supplied to the 1st input of NOR gate G2 each. The output of NOR gate circuit G1 is turned into output CP''' via the output buffer circuit consisting of the inverted push-pull circuit; and the output of NOR gate circuit G2 is turned into output CP'' via the output buffer circuit. Then output CP''' is fed back to the 2nd input of NOR gate circuit G2 via delay circuit DL2; and output CP'' is fed back to the 2nd input of NOR gate circuit G1 via delay circuit DL1 respectively.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8135279A JPS566525A (en) | 1979-06-29 | 1979-06-29 | 2-phase clock pulse generating circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8135279A JPS566525A (en) | 1979-06-29 | 1979-06-29 | 2-phase clock pulse generating circuit |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS566525A true JPS566525A (en) | 1981-01-23 |
Family
ID=13743963
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP8135279A Pending JPS566525A (en) | 1979-06-29 | 1979-06-29 | 2-phase clock pulse generating circuit |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS566525A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH01311718A (en) * | 1988-06-10 | 1989-12-15 | Nec Ic Microcomput Syst Ltd | Clock driver circuit |
US9378789B2 (en) | 2014-09-26 | 2016-06-28 | Qualcomm Incorporated | Voltage level shifted self-clocked write assistance |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5218630B1 (en) * | 1966-03-21 | 1977-05-23 |
-
1979
- 1979-06-29 JP JP8135279A patent/JPS566525A/en active Pending
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5218630B1 (en) * | 1966-03-21 | 1977-05-23 |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH01311718A (en) * | 1988-06-10 | 1989-12-15 | Nec Ic Microcomput Syst Ltd | Clock driver circuit |
US9378789B2 (en) | 2014-09-26 | 2016-06-28 | Qualcomm Incorporated | Voltage level shifted self-clocked write assistance |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0031672A3 (en) | An address buffer circuit | |
GB1452823A (en) | Dispersion compensated circuitry for analogue charged systems | |
JPS566525A (en) | 2-phase clock pulse generating circuit | |
JPS5376719A (en) | Output buffer circuit with tri-state control | |
JPS5398762A (en) | Differential amplifier circuit | |
JPS5534518A (en) | Lsi parameter setting system | |
JPS55120215A (en) | Control circuit for continuous resistance of field effect transistor | |
JPS5544213A (en) | Input buffer circuit | |
JPS56111181A (en) | Amplifier circuit for logic signal | |
JPS6486271A (en) | Accumulator | |
JPS5539474A (en) | Flip-flop circuit | |
JPS5677991A (en) | Shift register circuit | |
JPS51143181A (en) | Process controller | |
JPS6488258A (en) | Comparator | |
JPS54142058A (en) | Logic circuit | |
JPS55118226A (en) | Clock driver | |
GB1485372A (en) | Electrical apparatus for the production of pulses | |
JPS5635553A (en) | Parallel data transfer system | |
JPS5373928A (en) | Timing pulse generating circuit | |
JPS54140446A (en) | Pulse generator | |
JPS57106229A (en) | Cmos multiinput storage circuit | |
JPS5215249A (en) | Reverberation sound forming unit | |
JPS56747A (en) | Binary counter circuit | |
JPS647743A (en) | Full wave rectification circuit | |
JPS5792484A (en) | Timing pulse generating circuit |