JPS4833740A - - Google Patents
Info
- Publication number
- JPS4833740A JPS4833740A JP47082064A JP8206472A JPS4833740A JP S4833740 A JPS4833740 A JP S4833740A JP 47082064 A JP47082064 A JP 47082064A JP 8206472 A JP8206472 A JP 8206472A JP S4833740 A JPS4833740 A JP S4833740A
- Authority
- JP
- Japan
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/491—Computations with decimal numbers radix 12 or 20.
- G06F7/492—Computations with decimal numbers radix 12 or 20. using a binary weighted representation within each denomination
- G06F7/493—Computations with decimal numbers radix 12 or 20. using a binary weighted representation within each denomination the representation being the natural binary coded representation, i.e. 8421-code
- G06F7/494—Adding; Subtracting
- G06F7/495—Adding; Subtracting in digit-serial fashion, i.e. having a single digit-handling circuit treating all denominations after each other
Landscapes
- Engineering & Computer Science (AREA)
- Computing Systems (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computational Mathematics (AREA)
- Mathematical Analysis (AREA)
- Mathematical Optimization (AREA)
- Pure & Applied Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Error Detection And Correction (AREA)
- Compression, Expansion, Code Conversion, And Decoders (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR7131333A FR2151477A5 (ja) | 1971-08-30 | 1971-08-30 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS4833740A true JPS4833740A (ja) | 1973-05-12 |
Family
ID=9082316
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP47082064A Pending JPS4833740A (ja) | 1971-08-30 | 1972-08-16 |
Country Status (8)
Country | Link |
---|---|
US (1) | US3795897A (ja) |
JP (1) | JPS4833740A (ja) |
BE (1) | BE787672A (ja) |
BR (1) | BR7205848D0 (ja) |
DE (1) | DE2238409A1 (ja) |
FR (1) | FR2151477A5 (ja) |
IT (1) | IT964194B (ja) |
NL (1) | NL7211229A (ja) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3961170A (en) * | 1971-04-22 | 1976-06-01 | Ing. C. Olivetti & C., S.P.A. | Fixed point to floating point conversion in an electronic computer |
DE2737483C3 (de) * | 1977-08-19 | 1980-07-03 | Siemens Ag, 1000 Berlin Und 8000 Muenchen | Korrektur-Schaltungsanordnung für Additions- oder Substraktionsoperationen mit nicht-hexadezimalen Operanden in hexadezimalen Rechenwerken |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US2969913A (en) * | 1954-02-23 | 1961-01-31 | Hughes Aircraft Co | Circuits for selectively shifting, extracting, and inserting digital information |
US3529296A (en) * | 1967-06-08 | 1970-09-15 | Filmotype Corp | Hyphen-based line composing apparatus and method |
US3507998A (en) * | 1967-12-07 | 1970-04-21 | Teletype Corp | Resynchronizing circuit |
US3662346A (en) * | 1969-02-15 | 1972-05-09 | Sanyo Electric Co | Information output system |
US3648237A (en) * | 1969-02-28 | 1972-03-07 | Ibm | Apparatus and method for obtaining synchronization of a maximum length pseudorandom sequence |
US3613082A (en) * | 1969-06-30 | 1971-10-12 | Sanders Associates Inc | Logic evaluator and adaptive recognition network |
-
1971
- 1971-08-30 FR FR7131333A patent/FR2151477A5/fr not_active Expired
-
1972
- 1972-08-02 US US00277229A patent/US3795897A/en not_active Expired - Lifetime
- 1972-08-04 DE DE2238409A patent/DE2238409A1/de active Pending
- 1972-08-16 JP JP47082064A patent/JPS4833740A/ja active Pending
- 1972-08-17 NL NL7211229A patent/NL7211229A/xx unknown
- 1972-08-17 BE BE787672A patent/BE787672A/xx unknown
- 1972-08-23 IT IT28430/72A patent/IT964194B/it active
- 1972-08-25 BR BR5848/72A patent/BR7205848D0/pt unknown
Also Published As
Publication number | Publication date |
---|---|
IT964194B (it) | 1974-01-21 |
BE787672A (fr) | 1972-12-18 |
NL7211229A (ja) | 1973-03-02 |
BR7205848D0 (pt) | 1974-08-22 |
FR2151477A5 (ja) | 1973-04-20 |
DE2238409A1 (de) | 1973-03-08 |
US3795897A (en) | 1974-03-05 |