JPH054712B2 - - Google Patents

Info

Publication number
JPH054712B2
JPH054712B2 JP61011577A JP1157786A JPH054712B2 JP H054712 B2 JPH054712 B2 JP H054712B2 JP 61011577 A JP61011577 A JP 61011577A JP 1157786 A JP1157786 A JP 1157786A JP H054712 B2 JPH054712 B2 JP H054712B2
Authority
JP
Japan
Prior art keywords
unrolling
loop
program
operation sequence
vector operation
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
JP61011577A
Other languages
English (en)
Japanese (ja)
Other versions
JPS62169272A (ja
Inventor
Masaki Aoki
Morie Sagawa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP61011577A priority Critical patent/JPS62169272A/ja
Publication of JPS62169272A publication Critical patent/JPS62169272A/ja
Publication of JPH054712B2 publication Critical patent/JPH054712B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • G06F15/76Architectures of general purpose stored program computers
    • G06F15/80Architectures of general purpose stored program computers comprising an array of processing units with common control, e.g. single instruction multiple data processors
    • G06F15/8053Vector processors

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Computing Systems (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Complex Calculations (AREA)
  • Devices For Executing Special Programs (AREA)
JP61011577A 1986-01-22 1986-01-22 ベクトル演算列ル−プアンロ−リング処理方式 Granted JPS62169272A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP61011577A JPS62169272A (ja) 1986-01-22 1986-01-22 ベクトル演算列ル−プアンロ−リング処理方式

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP61011577A JPS62169272A (ja) 1986-01-22 1986-01-22 ベクトル演算列ル−プアンロ−リング処理方式

Publications (2)

Publication Number Publication Date
JPS62169272A JPS62169272A (ja) 1987-07-25
JPH054712B2 true JPH054712B2 (enrdf_load_stackoverflow) 1993-01-20

Family

ID=11781767

Family Applications (1)

Application Number Title Priority Date Filing Date
JP61011577A Granted JPS62169272A (ja) 1986-01-22 1986-01-22 ベクトル演算列ル−プアンロ−リング処理方式

Country Status (1)

Country Link
JP (1) JPS62169272A (enrdf_load_stackoverflow)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH03150636A (ja) * 1989-11-08 1991-06-27 Matsushita Electric Ind Co Ltd コンパイル方法
JP2718816B2 (ja) * 1990-10-19 1998-02-25 富士通株式会社 コンパイラ装置
JP2009070070A (ja) * 2007-09-12 2009-04-02 Nec Corp コンパイラ及びコンパイル方法

Also Published As

Publication number Publication date
JPS62169272A (ja) 1987-07-25

Similar Documents

Publication Publication Date Title
EP0735468B1 (en) Method and apparatus for an optimizing compiler
US10776127B2 (en) Reducing data hazards in pipelined processors to provide high processor utilization
US5835776A (en) Method and apparatus for instruction scheduling in an optimizing compiler for minimizing overhead instructions
US6754893B2 (en) Method for collapsing the prolog and epilog of software pipelined loops
JP3317825B2 (ja) ループ最適化翻訳処理方法
US5867711A (en) Method and apparatus for time-reversed instruction scheduling with modulo constraints in an optimizing compiler
JP3896087B2 (ja) コンパイラ装置およびコンパイル方法
US5537620A (en) Redundant load elimination on optimizing compilers
US5664193A (en) Method and apparatus for automatic selection of the load latency to be used in modulo scheduling in an optimizing compiler
US5809308A (en) Method and apparatus for efficient determination of an RMII vector for modulo scheduled loops in an optimizing compiler
US5613121A (en) Method and system of generating combined storage references
JPH1097430A (ja) 最適化のためにアセンブリコードルーチンをソースコードルーチンに挿入する方法およびそのシステム
JPH02217926A (ja) コード生成方法
JPH04330527A (ja) プログラムの最適化方法及びコンパイラ・システム
US6671878B1 (en) Modulo scheduling via binary search for minimum acceptable initiation interval method and apparatus
JPS63132338A (ja) コード生成方法
Muthukumar et al. Software pipelining of nested loops
US6064820A (en) Apparatus and method to incrementally update single static assignment (SSA) form
JP4719415B2 (ja) 情報処理システム及びコード生成方法
JP3311381B2 (ja) コンパイラにおける命令スケジューリング処理方法
JPH054712B2 (enrdf_load_stackoverflow)
JP3840149B2 (ja) コンパイラ、演算処理システム及び演算処理方法
Hong et al. Rapid prototyping of DSP algorithms on VLIW TMS320C6701 DSP
EP0180077B1 (en) A data processing machine for compiling computer programs
JP3196625B2 (ja) 並列化コンパイル方式

Legal Events

Date Code Title Description
LAPS Cancellation because of no payment of annual fees